Searched refs:ZIP1 (Results 1 – 7 of 7) sorted by relevance
/freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/ |
H A D | AArch64SchedKryoDetails.td | 2329 (instregex "((TRN1|TRN2|ZIP1|UZP1|UZP2)v2i64|ZIP2(v2i64|v4i32|v8i16|v16i8))")>; 2365 (instregex "(UZP1|UZP2|ZIP1|ZIP2)(v2i32|v4i16|v8i8)")>; 2377 (instregex "ZIP1(v4i32|v8i16|v16i8)")>;
|
H A D | AArch64ISelLowering.h | 211 ZIP1, enumerator
|
H A D | AArch64ISelLowering.cpp | 2634 MAKE_CASE(AArch64ISD::ZIP1) in getTargetNodeName() 5777 return DAG.getNode(AArch64ISD::ZIP1, dl, Op.getValueType(), in LowerINTRINSIC_WO_CHAIN() 12835 return DAG.getNode(AArch64ISD::ZIP1, dl, VT, OpLHS, OpRHS); in GeneratePerfectShuffle() 13134 DAG.getNode(AArch64ISD::ZIP1, dl, SrcVT, SrcOp, Zeros)); in LowerZERO_EXTEND_VECTOR_INREG() 13234 unsigned Opc = (WhichResult == 0) ? AArch64ISD::ZIP1 : AArch64ISD::ZIP2; in LowerVECTOR_SHUFFLE() 13247 unsigned Opc = (WhichResult == 0) ? AArch64ISD::ZIP1 : AArch64ISD::ZIP2; in LowerVECTOR_SHUFFLE() 19484 if (N->getNumOperands() == 2 && N0Opc == AArch64ISD::ZIP1 && in performConcatVectorsCombine() 19491 return DAG.getNode(AArch64ISD::ZIP1, dl, VT, E0, E1); in performConcatVectorsCombine() 22807 SDValue Zipped = DAG.getNode(AArch64ISD::ZIP1, DL, VecVT, in vectorToScalarBitmask() 27957 SDValue Lo = DAG.getNode(AArch64ISD::ZIP1, DL, OpVT, Op.getOperand(0), in LowerVECTOR_INTERLEAVE() [all …]
|
H A D | AArch64SchedFalkorDetails.td | 920 def : InstRW<[FalkorWr_1VXVY_1cyc], (instregex "^(TRN1|TRN2|ZIP1|UZP1|UZP2|ZIP2|XTN)(v2i32|v2i64|v4i16|v4i32|v8i8|v8i16|v16i8)$")>;
|
H A D | AArch64SchedThunderX3T110.td | 1643 (instregex "^UZP1", "^UZP2", "^ZIP1", "^ZIP2")>;
|
H A D | AArch64SchedA64FX.td | 1695 (instregex "^UZP1", "^UZP2", "^ZIP1", "^ZIP2")>;
|
H A D | AArch64InstrInfo.td | 744 def AArch64zip1 : SDNode<"AArch64ISD::ZIP1", SDT_AArch64Zip>; 6516 defm ZIP1 : SIMDZipVector<0b011, "zip1", AArch64zip1>;
|