Searched refs:ResRegs (Results 1 – 4 of 4) sorted by relevance
/freebsd/contrib/llvm-project/llvm/lib/CodeGen/GlobalISel/ |
H A D | InlineAsmLowering.cpp | 563 ArrayRef<Register> ResRegs = GetOrCreateVRegs(Call); in lowerInlineAsm() local 564 if (ResRegs.size() != OutputOperands.size()) { in lowerInlineAsm() 569 for (unsigned int i = 0, e = ResRegs.size(); i < e; i++) { in lowerInlineAsm() 586 LLT ResTy = MRI->getType(ResRegs[i]); in lowerInlineAsm() 594 MIRBuilder.buildTrunc(ResRegs[i], Tmp1Reg); in lowerInlineAsm() 596 MIRBuilder.buildCopy(ResRegs[i], SrcReg); in lowerInlineAsm()
|
H A D | CallLowering.cpp | 95 ArrayRef<Register> ResRegs, in lowerCall() argument 179 Info.OrigRet = ArgInfo{ResRegs, RetTy, 0, getAttributesForReturn(CB)}; in lowerCall() 186 ReturnHintAlignReg = MRI.cloneVirtualRegister(ResRegs[0]); in lowerCall() 212 MIRBuilder.buildAssertAlign(ResRegs[0], ReturnHintAlignReg, in lowerCall()
|
H A D | IRTranslator.cpp | 1512 ArrayRef<Register> ResRegs = getOrCreateVRegs(U); in translateSelect() local 1520 for (unsigned i = 0; i < ResRegs.size(); ++i) { in translateSelect() 1521 MIRBuilder.buildSelect(ResRegs[i], Tst, Op0Regs[i], Op1Regs[i], Flags); in translateSelect() 1860 ArrayRef<Register> ResRegs = getOrCreateVRegs(CI); in translateOverflowIntrinsic() local 1862 Op, {ResRegs[0], ResRegs[1]}, in translateOverflowIntrinsic() 3016 ArrayRef<Register> ResRegs = getOrCreateVRegs(LP); in translateLandingPad() local 3017 MIRBuilder.buildCopy(ResRegs[0], ExceptionReg); in translateLandingPad() 3026 MIRBuilder.buildCast(ResRegs[1], PtrVReg); in translateLandingPad()
|
/freebsd/contrib/llvm-project/llvm/include/llvm/CodeGen/GlobalISel/ |
H A D | CallLowering.h | 596 ArrayRef<Register> ResRegs,
|