Searched +full:rmii +full:- +full:refclk +full:- +full:in (Results  1 – 10 of 10) sorted by relevance
| /linux/Documentation/devicetree/bindings/net/ | 
| H A D | nxp,tja11xx.yaml | 1 # SPDX-License-Identifier: GPL-2.0+3 ---
 5 $schema: http://devicetree.org/meta-schemas/core.yaml#
 10   - Andrew Lunn <andrew@lunn.ch>
 11   - Florian Fainelli <f.fainelli@gmail.com>
 12   - Heiner Kallweit <hkallweit1@gmail.com>
 20       - ethernet-phy-id0180.dc40
 21       - ethernet-phy-id0180.dc41
 22       - ethernet-phy-id0180.dc48
 23       - ethernet-phy-id0180.dd00
 [all …]
 
 | 
| /linux/Documentation/devicetree/bindings/phy/ | 
| H A D | ti,phy-gmii-sel.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)2 # Copyright (C) 2020 Texas Instruments Incorporated - http://www.ti.com/
 4 ---
 5 $id: http://devicetree.org/schemas/phy/ti,phy-gmii-sel.yaml#
 6 $schema: http://devicetree.org/meta-schemas/core.yaml#
 11   - Kishon Vijay Abraham I <kishon@ti.com>
 15   two 10/100/1000 Ethernet ports with selectable G/MII, RMII, and RGMII interfaces.
 17   (GMII_SEL) in the System Control Module chapter (SCM). GMII_SEL register(s) and
 18   bit fields placement in SCM are different between SoCs while fields meaning
 20                                                +--------------+
 [all …]
 
 | 
| /linux/arch/arm/boot/dts/nxp/imx/ | 
| H A D | imx6q-bosch-acc.dts | 1 // SPDX-License-Identifier: GPL-2.03  * Support for the i.MX6-based Bosch ACC board.
 8  * Copyright (C) 2019-2021 Bosch Thermotechnik GmbH, Matthias Winker <matthias.winker@bosch.com>
 12 /dts-v1/;
 14 #include <dt-bindings/gpio/gpio.h>
 15 #include <dt-bindings/leds/common.h>
 20 	compatible = "bosch,imx6q-acc", "fsl,imx6q";
 37 	backlight_lvds: backlight-lvds {
 38 		compatible = "pwm-backlight";
 40 		brightness-levels = <0 61 499 1706 4079 8022 13938 22237 33328 47623 65535>;
 [all …]
 
 | 
| H A D | imx6qdl-zii-rdu2.dtsi | 1 // SPDX-License-Identifier: (GPL-2.0 OR MIT)3  * Copyright (C) 2016-2017 Zodiac Inflight Innovations
 6 #include <dt-bindings/gpio/gpio.h>
 7 #include <dt-bindings/sound/fsl-imx-audmux.h>
 11 		stdout-path = &uart1;
 15 		mdio-gpio0 = &mdio1;
 20 		compatible = "virtual,mdio-gpio";
 21 		#address-cells = <1>;
 22 		#size-cells = <0>;
 23 		pinctrl-names = "default";
 [all …]
 
 | 
| /linux/drivers/clk/ | 
| H A D | clk-aspeed.c | 1 // SPDX-License-Identifier: GPL-2.0+4 #define pr_fmt(fmt) "clk-aspeed: " fmt
 13 #include <dt-bindings/clock/aspeed-clock.h>
 15 #include "clk-aspeed.h"
 49 	[ASPEED_CLK_GATE_ECLK] =	{  0,  6, "eclk-gate",		"eclk",	0 }, /* Video Engine */
 50 	[ASPEED_CLK_GATE_GCLK] =	{  1,  7, "gclk-gate",		NULL,	0 }, /* 2D engine */
 51 	[ASPEED_CLK_GATE_MCLK] =	{  2, -1, "mclk-gate",		"mpll",	CLK_IS_CRITICAL }, /* SDRAM */
 52 	[ASPEED_CLK_GATE_VCLK] =	{  3, -1, "vclk-gate",		NULL,	0 }, /* Video Capture */
 53 	[ASPEED_CLK_GATE_BCLK] =	{  4,  8, "bclk-gate",		"bclk",	CLK_IS_CRITICAL }, /* PCIe/PCI */
 54 	[ASPEED_CLK_GATE_DCLK] =	{  5, -1, "dclk-gate",		NULL,	CLK_IS_CRITICAL }, /* DAC */
 [all …]
 
 | 
| /linux/arch/arm64/boot/dts/rockchip/ | 
| H A D | rk3308.dtsi | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)7 #include <dt-bindings/clock/rk3308-cru.h>
 8 #include <dt-bindings/gpio/gpio.h>
 9 #include <dt-bindings/interrupt-controller/arm-gic.h>
 10 #include <dt-bindings/interrupt-controller/irq.h>
 11 #include <dt-bindings/pinctrl/rockchip.h>
 12 #include <dt-bindings/soc/rockchip,boot-mode.h>
 13 #include <dt-bindings/thermal/thermal.h>
 18 	interrupt-parent = <&gic>;
 19 	#address-cells = <2>;
 [all …]
 
 | 
| H A D | rk3399-base.dtsi | 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)6 #include <dt-bindings/clock/rk3399-cru.h>
 7 #include <dt-bindings/gpio/gpio.h>
 8 #include <dt-bindings/interrupt-controller/arm-gic.h>
 9 #include <dt-bindings/interrupt-controller/irq.h>
 10 #include <dt-bindings/pinctrl/rockchip.h>
 11 #include <dt-bindings/power/rk3399-power.h>
 12 #include <dt-bindings/thermal/thermal.h>
 17 	interrupt-parent = <&gic>;
 18 	#address-cells = <2>;
 [all …]
 
 | 
| /linux/arch/mips/boot/dts/img/ | 
| H A D | pistachio.dtsi | 1 // SPDX-License-Identifier: GPL-2.0-only7 #include <dt-bindings/clock/pistachio-clk.h>
 8 #include <dt-bindings/gpio/gpio.h>
 9 #include <dt-bindings/interrupt-controller/irq.h>
 10 #include <dt-bindings/interrupt-controller/mips-gic.h>
 11 #include <dt-bindings/reset/pistachio-resets.h>
 16 	#address-cells = <1>;
 17 	#size-cells = <1>;
 19 	interrupt-parent = <&gic>;
 22 		#address-cells = <1>;
 [all …]
 
 | 
| /linux/drivers/net/ethernet/cadence/ | 
| H A D | macb_main.c | 1 // SPDX-License-Identifier: GPL-2.0-only5  * Copyright (C) 2004-2006 Atmel Corporation
 10 #include <linux/clk-provider.h>
 23 #include <linux/dma-mapping.h>
 37 #include <linux/firmware/xlnx-zynqmp.h>
 61 #define MACB_TX_WAKEUP_THRESH(bp)	(3 * (bp)->tx_ring_size / 4)
 72 …MAX_TX_LEN		((unsigned int)((1 << MACB_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN -…
 74  * false amba_error in TX path from the DMA assuming there is not enough
 75  * space in the SRAM (16KB) even when there is.
 87 /* Graceful stop timeouts in us. We should allow up to
 [all …]
 
 | 
| /linux/drivers/net/phy/ | 
| H A D | nxp-c45-tja11xx.c | 1 // SPDX-License-Identifier: GPL-2.03  * Copyright 2021-2025 NXP
 4  * Author: Radu Pirea <radu-nicolae.pirea@oss.nxp.com>
 20 #include "nxp-c45-tja11xx.h"
 197 #define NXP_C45_SKB_CB(skb)	((struct nxp_c45_skb_cb *)(skb)->cb)
 302 	return phydev->drv->driver_data;  in nxp_c45_get_data()
 310 	return phy_data->regmap;  in nxp_c45_get_regmap()
 319 	if (reg_field->size == 0) {  in nxp_c45_read_reg_field()
 321 		return -EINVAL;  in nxp_c45_read_reg_field()
 324 	ret = phy_read_mmd(phydev, reg_field->devad, reg_field->reg);  in nxp_c45_read_reg_field()
 [all …]
 
 |