/linux/drivers/clocksource/ |
H A D | timer-microchip-pit64b.c | 54 * @gclk: PIT64B's generic clock 60 struct clk *gclk; member 139 clk_disable_unprepare(timer->gclk); in mchp_pit64b_suspend() 147 clk_prepare_enable(timer->gclk); in mchp_pit64b_resume() 261 * PIT64B timer may be fed by gclk or pclk. When gclk is used its rate has to 262 * be at least 3 times lower that pclk's rate. pclk rate is fixed, gclk rate 263 * could be changed via clock APIs. The chosen clock (pclk or gclk) could be 266 * This function, first tries to use GCLK by requesting the desired rate from 268 * requested rate. If PCLK/GCLK < 3 (condition requested by PIT64B hardware) 278 * | |-->gclk -->|-->| | +---------+ +-----+ | [all …]
|
/linux/sound/soc/atmel/ |
H A D | mchp-spdifrx.c | 296 * @gclk: generic clock 306 struct clk *gclk; member 476 /* GCLK is enabled by runtime PM. */ in mchp_spdifrx_hw_params() 477 clk_disable_unprepare(dev->gclk); in mchp_spdifrx_hw_params() 479 ret = clk_set_min_rate(dev->gclk, params_rate(params) * in mchp_spdifrx_hw_params() 483 "unable to set gclk min rate: rate %u * ratio %u + 1\n", in mchp_spdifrx_hw_params() 486 clk_prepare_enable(dev->gclk); in mchp_spdifrx_hw_params() 489 ret = clk_prepare_enable(dev->gclk); in mchp_spdifrx_hw_params() 491 dev_err(dev->dev, "unable to enable gclk: %d\n", ret); in mchp_spdifrx_hw_params() 495 dev_dbg(dev->dev, "GCLK range min set to %d\n", in mchp_spdifrx_hw_params() [all …]
|
H A D | mchp-spdiftx.c | 196 struct clk *gclk; member 485 /* GCLK is enabled by runtime PM. */ in mchp_spdiftx_hw_params() 486 clk_disable_unprepare(dev->gclk); in mchp_spdiftx_hw_params() 488 ret = clk_set_rate(dev->gclk, params_rate(params) * in mchp_spdiftx_hw_params() 492 "unable to change gclk rate to: rate %u * ratio %u\n", in mchp_spdiftx_hw_params() 496 ret = clk_prepare_enable(dev->gclk); in mchp_spdiftx_hw_params() 498 dev_err(dev->dev, "unable to enable gclk: %d\n", ret); in mchp_spdiftx_hw_params() 502 dev_dbg(dev->dev, "%s(): GCLK set to %d\n", __func__, in mchp_spdiftx_hw_params() 738 clk_disable_unprepare(spdiftx->gclk); in mchp_spdiftx_runtime_suspend() 755 ret = clk_prepare_enable(spdiftx->gclk); in mchp_spdiftx_runtime_resume() [all …]
|
H A D | mchp-i2s-mcc.c | 251 struct clk *gclk; member 456 ret = mchp_i2s_mcc_clk_get_rate_diff(dev->gclk, clk_rate, in mchp_i2s_mcc_config_divs() 460 dev_err(dev->dev, "gclk error for rate %lu: %d", in mchp_i2s_mcc_config_divs() 464 dev_dbg(dev->dev, "found perfect rate on gclk: %lu\n", in mchp_i2s_mcc_config_divs() 492 best_clk == dev->pclk ? "pclk" : "gclk", in mchp_i2s_mcc_config_divs() 500 if (best_clk == dev->gclk) in mchp_i2s_mcc_config_divs() 730 ret = clk_set_rate(dev->gclk, rate); in mchp_i2s_mcc_hw_params() 733 "unable to set rate %lu to GCLK: %d\n", in mchp_i2s_mcc_hw_params() 738 ret = clk_prepare(dev->gclk); in mchp_i2s_mcc_hw_params() 740 dev_err(dev->dev, "unable to prepare GCLK: %d\n", ret); in mchp_i2s_mcc_hw_params() [all …]
|
H A D | atmel-classd.c | 31 struct clk *gclk; member 130 err = clk_prepare_enable(dd->gclk); in atmel_classd_cpu_dai_startup() 365 clk_disable_unprepare(dd->gclk); in atmel_classd_cpu_dai_hw_params() 367 ret = clk_set_rate(dd->gclk, sample_rates[best].gclk_rate); in atmel_classd_cpu_dai_hw_params() 377 return clk_prepare_enable(dd->gclk); in atmel_classd_cpu_dai_hw_params() 387 clk_disable_unprepare(dd->gclk); in atmel_classd_cpu_dai_shutdown() 552 dd->gclk = devm_clk_get(dev, "gclk"); in atmel_classd_probe() 553 if (IS_ERR(dd->gclk)) { in atmel_classd_probe() 554 ret = PTR_ERR(dd->gclk); in atmel_classd_probe() [all...] |
H A D | atmel-i2s.c | 200 struct clk *gclk; member 298 if (!dev->gclk) { in atmel_i2s_get_gck_param() 445 clk_disable_unprepare(dev->gclk); in atmel_i2s_switch_mck_generator() 455 ret = clk_set_rate(dev->gclk, gclk_rate); in atmel_i2s_switch_mck_generator() 459 ret = clk_prepare_enable(dev->gclk); in atmel_i2s_switch_mck_generator() 580 if (!dev->gclk) in atmel_i2s_sama5d2_mck_init() 594 return clk_set_parent(muxclk, dev->gclk); in atmel_i2s_sama5d2_mck_init() 665 dev->gclk = devm_clk_get(&pdev->dev, "gclk"); in atmel_i2s_probe() 666 if (IS_ERR(dev->gclk)) { in atmel_i2s_probe() 667 if (PTR_ERR(dev->gclk) == -EPROBE_DEFER) in atmel_i2s_probe() [all …]
|
H A D | atmel-pdmic.c | 31 struct clk *gclk; member 111 ret = clk_prepare_enable(dd->gclk); in atmel_pdmic_cpu_dai_startup() 117 clk_disable_unprepare(dd->gclk); in atmel_pdmic_cpu_dai_startup() 141 clk_disable_unprepare(dd->gclk); in atmel_pdmic_cpu_dai_shutdown() 406 gclk_rate = clk_get_rate(dd->gclk); in atmel_pdmic_cpu_dai_hw_params() 527 u32 clk_min_rate = (u32)(clk_get_rate(dd->gclk) >> 8); in atmel_pdmic_get_sample_rate() 602 dd->gclk = devm_clk_get(dev, "gclk"); in atmel_pdmic_probe() 603 if (IS_ERR(dd->gclk)) { in atmel_pdmic_probe() 604 ret = PTR_ERR(dd->gclk); in atmel_pdmic_probe() 609 /* The gclk clock frequency must always be three times in atmel_pdmic_probe() [all …]
|
H A D | mchp-pdmc.c | 120 struct clk *gclk; member 569 round_rate = clk_round_rate(dd->gclk, in mchp_pdmc_hw_params() 586 clk_disable_unprepare(dd->gclk); in mchp_pdmc_hw_params() 589 ret = clk_set_rate(dd->gclk, gclk_rate); in mchp_pdmc_hw_params() 590 clk_prepare_enable(dd->gclk); in mchp_pdmc_hw_params() 592 dev_err(comp->dev, "unable to set rate %lu to GCLK: %d\n", in mchp_pdmc_hw_params() 974 clk_disable_unprepare(dd->gclk); in mchp_pdmc_runtime_suspend() 991 ret = clk_prepare_enable(dd->gclk); in mchp_pdmc_runtime_resume() 1003 clk_disable_unprepare(dd->gclk); in mchp_pdmc_runtime_resume() 1041 dd->gclk = devm_clk_get(dev, "gclk"); in mchp_pdmc_probe() [all …]
|
/linux/arch/arm/boot/dts/renesas/ |
H A D | emev2.dtsi | 78 compatible = "renesas,emev2-smu-gclk"; 90 compatible = "renesas,emev2-smu-gclk"; 127 compatible = "renesas,emev2-smu-gclk"; 133 compatible = "renesas,emev2-smu-gclk"; 139 compatible = "renesas,emev2-smu-gclk"; 145 compatible = "renesas,emev2-smu-gclk"; 151 compatible = "renesas,emev2-smu-gclk";
|
/linux/drivers/pwm/ |
H A D | pwm-atmel-tcb.c | 55 struct clk *gclk; member 276 * If there is a gclk, the first divisor is actually the gclk selector in atmel_tcb_pwm_config() 278 if (tcbpwmc->gclk) in atmel_tcb_pwm_config() 426 tcbpwmc->gclk = of_clk_get_by_name(np->parent, "gclk"); in atmel_tcb_pwm_probe() 427 if (IS_ERR(tcbpwmc->gclk)) { in atmel_tcb_pwm_probe() 428 err = PTR_ERR(tcbpwmc->gclk); in atmel_tcb_pwm_probe() 455 clk_put(tcbpwmc->gclk); in atmel_tcb_pwm_probe() 474 clk_put(tcbpwmc->gclk); in atmel_tcb_pwm_remove()
|
/linux/Documentation/devicetree/bindings/sound/ |
H A D | atmel,sama5d2-i2s.yaml | 34 with gclk when Master Mode is required. 40 - const: gclk 82 clock-names = "pclk", "gclk", "muxclk";
|
H A D | microchip,sama7g5-spdiftx.yaml | 40 - const: gclk 75 clock-names = "pclk", "gclk";
|
H A D | microchip,sama7g5-spdifrx.yaml | 40 - const: gclk 75 clock-names = "pclk", "gclk";
|
H A D | atmel,sama5d2-pdmic.yaml | 36 - const: gclk 91 clock-names = "pclk", "gclk";
|
H A D | microchip,sama7g5-pdmc.yaml | 40 - const: gclk 100 clock-names = "pclk", "gclk";
|
H A D | atmel,sama5d2-classd.yaml | 46 - const: gclk 98 clock-names = "pclk", "gclk";
|
H A D | microchip,sama7g5-i2smcc.yaml | 52 - const: gclk 112 clock-names = "pclk", "gclk";
|
/linux/arch/arm/boot/dts/ti/omap/ |
H A D | am33xx-clocks.dtsi | 352 l3_gclk: clock-l3-gclk { 361 pruss_ocp_gclk: clock-pruss-ocp-gclk@530 { 469 l4_rtc_gclk: clock-l4-rtc-gclk { 478 l4hs_gclk: clock-l4hs-gclk { 487 l3s_gclk: clock-l3s-gclk { 496 l4fw_gclk: clock-l4fw-gclk { 505 l4ls_gclk: clock-l4ls-gclk { 523 cpsw_125mhz_gclk: clock-cpsw-125mhz-gclk { 548 lcd_gclk: clock-lcd-gclk@534 {
|
H A D | am43xx-clocks.dtsi | 424 pruss_ocp_gclk: clock-pruss-ocp-gclk@4248 { 510 l3_gclk: clock-l3-gclk { 528 l4hs_gclk: clock-l4hs-gclk { 537 l3s_gclk: clock-l3s-gclk { 546 l4ls_gclk: clock-l4ls-gclk { 555 cpsw_125mhz_gclk: clock-cpsw-125mhz-gclk {
|
/linux/arch/arm/boot/dts/microchip/ |
H A D | sama7g5.dtsi | 344 clock-names = "pclk", "gclk"; 359 clock-names = "pclk", "gclk"; 587 clock-names = "pclk", "gclk"; 599 clock-names = "pclk", "gclk"; 611 clock-names = "pclk", "gclk"; 623 clock-names = "pclk", "gclk"; 634 clock-names = "pclk", "gclk"; 646 clock-names = "pclk", "gclk"; 668 clock-names = "pclk", "gclk"; 676 clock-names = "pclk", "gclk";
|
/linux/Documentation/devicetree/bindings/clock/ |
H A D | renesas,emev2-smu.yaml | 81 const: renesas,emev2-smu-gclk 135 compatible = "renesas,emev2-smu-gclk";
|
/linux/drivers/gpu/drm/nouveau/nvkm/subdev/clk/ |
H A D | nv40.c | 149 int gclk = cstate->domain[nv_clk_src_core]; in nv40_clk_calc() local 155 ret = nv40_clk_calc_pll(clk, 0x004000, gclk, in nv40_clk_calc() 169 if (sclk && sclk != gclk) { in nv40_clk_calc()
|
/linux/drivers/tty/serial/ |
H A D | atmel_serial.c | 115 struct clk *gclk; /* uart generic clock */ member 2102 if (__clk_is_enabled(atmel_port->gclk)) in atmel_serial_pm() 2103 clk_disable_unprepare(atmel_port->gclk); in atmel_serial_pm() 2297 * if we use the GCLK as the clock source driving the baudrate in atmel_set_termios() 2301 if (__clk_is_enabled(atmel_port->gclk)) in atmel_set_termios() 2302 clk_disable_unprepare(atmel_port->gclk); in atmel_set_termios() 2303 gclk_rate = clk_round_rate(atmel_port->gclk, 16 * baud); in atmel_set_termios() 2307 clk_set_rate(atmel_port->gclk, 16 * baud); in atmel_set_termios() 2308 ret = clk_prepare_enable(atmel_port->gclk); in atmel_set_termios() 2320 * Set the Clock Divisor for GCLK to 1. in atmel_set_termios() [all …]
|
/linux/Documentation/devicetree/bindings/spi/ |
H A D | atmel,quadspi.yaml | 43 - enum: [ qspick, gclk ]
|
/linux/drivers/clk/at91/ |
H A D | clk-generated.c | 62 pr_debug("GCLK: %s, gckdiv = %d, parent id = %d\n", in clk_generated_enable() 207 pr_debug("GCLK: %s, best_rate = %ld, parent clk: %s @ %ld\n", in clk_generated_determine_rate()
|