Home
last modified time | relevance | path

Searched full:dcfg (Results 1 – 25 of 34) sorted by relevance

12

/linux/drivers/mailbox/
H A Dimx-mailbox.c97 const struct imx_mu_dcfg *dcfg; member
168 status = imx_mu_read(priv, priv->dcfg->xSR[IMX_MU_TSR]); in imx_mu_tx_waiting_write()
169 can_write = status & IMX_MU_xSR_TEn(priv->dcfg->type, idx % 4); in imx_mu_tx_waiting_write()
178 imx_mu_write(priv, val, priv->dcfg->xTR + (idx % 4) * 4); in imx_mu_tx_waiting_write()
192 status = imx_mu_read(priv, priv->dcfg->xSR[IMX_MU_RSR]); in imx_mu_rx_waiting_read()
193 can_read = status & IMX_MU_xSR_RFn(priv->dcfg->type, idx % 4); in imx_mu_rx_waiting_read()
202 *val = imx_mu_read(priv, priv->dcfg->xRR + (idx % 4) * 4); in imx_mu_rx_waiting_read()
214 val = imx_mu_read(priv, priv->dcfg->xCR[type]); in imx_mu_xcr_rmw()
217 imx_mu_write(priv, val, priv->dcfg->xCR[type]); in imx_mu_xcr_rmw()
233 imx_mu_write(priv, *arg, priv->dcfg->xTR + cp->idx * 4); in imx_mu_generic_tx()
[all …]
/linux/drivers/video/fbdev/geode/
H A Dvideo_cs5530.c98 u32 dcfg; in cs5530_configure_display() local
100 dcfg = readl(par->vid_regs + CS5530_DISPLAY_CONFIG); in cs5530_configure_display()
103 dcfg &= ~(CS5530_DCFG_CRT_SYNC_SKW_MASK | CS5530_DCFG_PWR_SEQ_DLY_MASK in cs5530_configure_display()
110 dcfg |= (CS5530_DCFG_CRT_SYNC_SKW_INIT | CS5530_DCFG_PWR_SEQ_DLY_INIT in cs5530_configure_display()
115 dcfg |= CS5530_DCFG_DAC_PWR_EN; in cs5530_configure_display()
116 dcfg |= CS5530_DCFG_HSYNC_EN | CS5530_DCFG_VSYNC_EN; in cs5530_configure_display()
120 dcfg |= CS5530_DCFG_FP_PWR_EN; in cs5530_configure_display()
121 dcfg |= CS5530_DCFG_FP_DATA_EN; in cs5530_configure_display()
126 dcfg |= CS5530_DCFG_CRT_HSYNC_POL; in cs5530_configure_display()
128 dcfg |= CS5530_DCFG_CRT_VSYNC_POL; in cs5530_configure_display()
[all …]
H A Ddisplay_gx.c60 u32 gcfg, dcfg; in gx_set_mode() local
68 dcfg = read_dc(par, DC_DISPLAY_CFG); in gx_set_mode()
71 dcfg &= ~DC_DISPLAY_CFG_TGEN; in gx_set_mode()
72 write_dc(par, DC_DISPLAY_CFG, dcfg); in gx_set_mode()
91 dcfg = 0; in gx_set_mode()
108 dcfg |= DC_DISPLAY_CFG_GDEN | DC_DISPLAY_CFG_VDEN | in gx_set_mode()
114 dcfg |= DC_DISPLAY_CFG_DISP_MODE_8BPP; in gx_set_mode()
117 dcfg |= DC_DISPLAY_CFG_DISP_MODE_16BPP; in gx_set_mode()
120 dcfg |= DC_DISPLAY_CFG_DISP_MODE_24BPP; in gx_set_mode()
121 dcfg |= DC_DISPLAY_CFG_PALB; in gx_set_mode()
[all …]
H A Dvideo_gx.c235 u32 dcfg, misc; in gx_configure_display() local
238 dcfg = read_vp(par, VP_DCFG); in gx_configure_display()
241 dcfg &= ~(VP_DCFG_VSYNC_EN | VP_DCFG_HSYNC_EN); in gx_configure_display()
242 write_vp(par, VP_DCFG, dcfg); in gx_configure_display()
245 dcfg &= ~(VP_DCFG_CRT_SYNC_SKW in gx_configure_display()
250 dcfg |= VP_DCFG_CRT_SYNC_SKW_DEFAULT; in gx_configure_display()
253 dcfg |= VP_DCFG_HSYNC_EN | VP_DCFG_VSYNC_EN; in gx_configure_display()
270 dcfg |= VP_DCFG_CRT_HSYNC_POL; in gx_configure_display()
272 dcfg |= VP_DCFG_CRT_VSYNC_POL; in gx_configure_display()
282 dcfg |= VP_DCFG_CRT_EN | VP_DCFG_DAC_BL_EN; in gx_configure_display()
[all …]
H A Dlxfb_ops.c348 unsigned int gcfg, dcfg; in lx_set_mode() local
437 dcfg = DC_DISPLAY_CFG_VDEN; /* Enable video data */ in lx_set_mode()
438 dcfg |= DC_DISPLAY_CFG_GDEN; /* Enable graphics */ in lx_set_mode()
439 dcfg |= DC_DISPLAY_CFG_TGEN; /* Turn on the timing generator */ in lx_set_mode()
440 dcfg |= DC_DISPLAY_CFG_TRUP; /* Update timings immediately */ in lx_set_mode()
441 dcfg |= DC_DISPLAY_CFG_PALB; /* Palette bypass in > 8 bpp modes */ in lx_set_mode()
442 dcfg |= DC_DISPLAY_CFG_VISL; in lx_set_mode()
443 dcfg |= DC_DISPLAY_CFG_DCEN; /* Always center the display */ in lx_set_mode()
449 dcfg |= DC_DISPLAY_CFG_DISP_MODE_8BPP; in lx_set_mode()
453 dcfg |= DC_DISPLAY_CFG_DISP_MODE_16BPP; in lx_set_mode()
[all …]
/linux/Documentation/devicetree/bindings/soc/fsl/
H A Dfsl,layerscape-dcfg.yaml4 $id: http://devicetree.org/schemas/soc/fsl/fsl,layerscape-dcfg.yaml#
13 DCFG is the device configuration unit, that provides general purpose
23 - fsl,ls1012a-dcfg
24 - fsl,ls1021a-dcfg
25 - fsl,ls1043a-dcfg
26 - fsl,ls1046a-dcfg
27 - fsl,ls1088a-dcfg
28 - fsl,ls2080a-dcfg
29 - fsl,lx2160a-dcfg
34 - fsl,ls1028a-dcfg
[all …]
/linux/drivers/nvmem/
H A Dsnvs_lpgpr.c36 const struct snvs_lpgpr_cfg *dcfg; member
57 const struct snvs_lpgpr_cfg *dcfg = priv->dcfg; in snvs_lpgpr_write() local
61 ret = regmap_read(priv->regmap, dcfg->offset_hplr, &lock_reg); in snvs_lpgpr_write()
68 ret = regmap_read(priv->regmap, dcfg->offset_lplr, &lock_reg); in snvs_lpgpr_write()
75 return regmap_bulk_write(priv->regmap, dcfg->offset + offset, val, in snvs_lpgpr_write()
83 const struct snvs_lpgpr_cfg *dcfg = priv->dcfg; in snvs_lpgpr_read() local
85 return regmap_bulk_read(priv->regmap, dcfg->offset + offset, in snvs_lpgpr_read()
97 const struct snvs_lpgpr_cfg *dcfg; in snvs_lpgpr_probe() local
106 dcfg = of_device_get_match_data(dev); in snvs_lpgpr_probe()
107 if (!dcfg) in snvs_lpgpr_probe()
[all …]
/linux/drivers/soc/fsl/
H A Dguts.c170 { .compatible = "fsl,ls1021a-dcfg", },
171 { .compatible = "fsl,ls1043a-dcfg", },
172 { .compatible = "fsl,ls2080a-dcfg", },
173 { .compatible = "fsl,ls1088a-dcfg", },
174 { .compatible = "fsl,ls1012a-dcfg", },
175 { .compatible = "fsl,ls1046a-dcfg", },
176 { .compatible = "fsl,lx2160a-dcfg", },
177 { .compatible = "fsl,ls1028a-dcfg", .data = &ls1028a_data},
/linux/drivers/iio/adc/
H A Dti-tsc2046.c144 const struct tsc2046_adc_dcfg *dcfg; member
746 const struct tsc2046_adc_dcfg *dcfg; in tsc2046_adc_probe() local
759 dcfg = spi_get_device_match_data(spi); in tsc2046_adc_probe()
760 if (!dcfg) in tsc2046_adc_probe()
775 priv->dcfg = dcfg; in tsc2046_adc_probe()
781 indio_dev->channels = dcfg->channels; in tsc2046_adc_probe()
782 indio_dev->num_channels = dcfg->num_channels; in tsc2046_adc_probe()
/linux/drivers/media/pci/pt1/
H A Dpt1.c971 struct tc90522_config dcfg; in pt1_init_frontends() local
975 dcfg = pt1_configs[i].demod_cfg; in pt1_init_frontends()
976 dcfg.tuner_i2c = NULL; in pt1_init_frontends()
980 info->addr, &dcfg); in pt1_init_frontends()
991 tcfg.fe = dcfg.fe; in pt1_init_frontends()
993 info->type, dcfg.tuner_i2c, in pt1_init_frontends()
1000 tcfg.fe = dcfg.fe; in pt1_init_frontends()
1002 info->type, dcfg.tuner_i2c, in pt1_init_frontends()
1009 ret = pt1_init_frontend(pt1->adaps[i], dcfg.fe); in pt1_init_frontends()
/linux/drivers/net/ethernet/atheros/
H A Dag71xx.c362 const struct ag71xx_dcfg *dcfg; member
402 return ag->dcfg->type == type; in ag71xx_is()
792 if (ag->dcfg->tx_hang_workaround && in ag71xx_tx_packets()
1520 skb->len & ag->dcfg->desc_pktlen_mask); in ag71xx_hard_start_xmit()
1605 pktlen_mask = ag->dcfg->desc_pktlen_mask; in ag71xx_rx_packets()
1787 const struct ag71xx_dcfg *dcfg; in ag71xx_probe() local
1805 dcfg = of_device_get_match_data(&pdev->dev); in ag71xx_probe()
1806 if (!dcfg) in ag71xx_probe()
1830 ag->dcfg = dcfg; in ag71xx_probe()
1832 memcpy(ag->fifodata, dcfg->fifodata, sizeof(ag->fifodata)); in ag71xx_probe()
[all …]
/linux/arch/arm64/boot/dts/freescale/
H A Dfsl-ls1012a.dtsi101 regmap = <&dcfg>;
288 dcfg: dcfg@1ee0000 { label
289 compatible = "fsl,ls1012a-dcfg",
H A Dfsl-ls1043a.dtsi151 regmap = <&dcfg>;
399 dcfg: dcfg@1ee0000 { label
400 compatible = "fsl,ls1043a-dcfg", "syscon";
H A Dfsl-ls1046a.dtsi119 regmap = <&dcfg>;
426 dcfg: dcfg@1ee0000 { label
427 compatible = "fsl,ls1046a-dcfg", "syscon";
H A Dfsl-ls1088a.dtsi231 dcfg: dcfg@1e00000 { label
232 compatible = "fsl,ls1088a-dcfg", "syscon";
H A Dfsl-ls208xa.dtsi269 dcfg: dcfg@1e00000 { label
270 compatible = "fsl,ls2080a-dcfg", "syscon";
/linux/drivers/remoteproc/
H A Dimx_rproc.h29 /* dcfg flags */
/linux/Documentation/devicetree/bindings/clock/
H A Dfsl,flexspi-clock.yaml44 dcfg {
/linux/drivers/staging/media/deprecated/atmel/
H A Datmel-isc.h193 * @dcfg: DMA master configuration, architecture dependent
269 u32 dcfg; member
/linux/drivers/media/platform/microchip/
H A Dmicrochip-isc.h205 * @dcfg: DMA master configuration, architecture dependent
287 u32 dcfg; member
H A Dmicrochip-isc-base.c290 u32 pfe_cfg0, dcfg, mask, pipeline; in isc_configure() local
296 dcfg = isc->config.dcfg_imode | isc->dcfg; in isc_configure()
308 regmap_write(regmap, ISC_DCFG + isc->offsets.dma, dcfg); in isc_configure()
/linux/arch/arm/mach-imx/
H A Dplatsmp.c136 np = of_find_compatible_node(NULL, NULL, "fsl,ls1021a-dcfg"); in ls1021a_smp_prepare_cpus()
/linux/arch/arm/boot/dts/nxp/ls/
H A Dls1021a.dtsi79 regmap = <&dcfg>;
139 dcfg: dcfg@1ee0000 { label
140 compatible = "fsl,ls1021a-dcfg", "syscon";
/linux/sound/soc/qcom/qdsp6/
H A Dq6afe.c1133 struct afe_digital_clk_cfg dcfg = {0,}; in q6afe_port_set_sysclk() local
1138 dcfg.i2s_cfg_minor_version = AFE_API_VERSION_I2S_CONFIG; in q6afe_port_set_sysclk()
1139 dcfg.clk_val = freq; in q6afe_port_set_sysclk()
1140 dcfg.clk_root = clk_root; in q6afe_port_set_sysclk()
1141 ret = q6afe_set_digital_codec_core_clock(port, &dcfg); in q6afe_port_set_sysclk()
/linux/drivers/usb/dwc2/
H A Ddebugfs.c131 seq_printf(seq, "DCFG=0x%08x, DCTL=0x%08x, DSTS=0x%08x\n", in state_show()
132 dwc2_readl(hsotg, DCFG), in state_show()
381 dump_register(DCFG),

12