Home
last modified time | relevance | path

Searched full:clk_pwm0 (Results 1 – 25 of 26) sorted by relevance

12

/linux/Documentation/devicetree/bindings/pwm/
H A Dpwm-sprd.txt27 clocks = <&aon_clk CLK_PWM0>, <&aonapb_gate CLK_PWM0_EB>,
31 assigned-clocks = <&aon_clk CLK_PWM0>,
H A Dmarvell,pxa-pwm.yaml49 clocks = <&clks CLK_PWM0>;
/linux/arch/arm/boot/dts/intel/pxa/
H A Dpxa27x.dtsi53 clocks = <&clks CLK_PWM0>;
67 clocks = <&clks CLK_PWM0>;
H A Dpxa3xx.dtsi228 clocks = <&clks CLK_PWM0>;
244 clocks = <&clks CLK_PWM0>;
H A Dpxa25x.dtsi71 clocks = <&clks CLK_PWM0>;
/linux/include/dt-bindings/clock/
H A Dpxa-clock.h47 #define CLK_PWM0 37 macro
H A Dactions,s500-cmu.h43 #define CLK_PWM0 23 macro
H A Dactions,s700-cmu.h66 #define CLK_PWM0 43 macro
H A Dactions,s900-cmu.h68 #define CLK_PWM0 50 macro
H A Dsprd,sc9863a-clk.h120 #define CLK_PWM0 15 macro
H A Dsprd,ums512-clk.h134 #define CLK_PWM0 6 macro
H A Dsprd,sc9860-clk.h124 #define CLK_PWM0 18 macro
H A Drockchip,rv1126-cru.h29 #define CLK_PWM0 15 macro
H A Drk3568-cru.h26 #define CLK_PWM0 13 macro
/linux/arch/arm/boot/dts/rockchip/
H A Drv1126.dtsi276 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
287 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
298 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
309 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
/linux/drivers/clk/actions/
H A Dowl-s700.c324 static OWL_COMP_DIV(clk_pwm0, "pwm0", pwm_clk_mux_p,
452 &clk_pwm0.common,
535 [CLK_PWM0] = &clk_pwm0.common.hw,
H A Dowl-s500.c496 [CLK_PWM0] = &pwm0_clk.common.hw,
H A Dowl-s900.c663 [CLK_PWM0] = &pwm0_clk.common.hw,
/linux/arch/arm64/boot/dts/rockchip/
H A Drk356x-base.dtsi422 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
433 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
444 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
455 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
/linux/drivers/clk/rockchip/
H A Dclk-rv1126.c320 COMPOSITE(CLK_PWM0, "clk_pwm0", mux_xin24m_gpll_p, 0,
H A Dclk-rk3568.c1517 COMPOSITE(CLK_PWM0, "clk_pwm0", clk_pwm0_p, 0,
H A Dclk-rk3308.c393 COMPOSITE(SCLK_PWM0, "clk_pwm0", mux_dpll_vpll0_xin24m_p, 0,
H A Dclk-px30.c738 COMPOSITE(SCLK_PWM0, "clk_pwm0", mux_gpll_xin24m_p, 0,
/linux/drivers/clk/sprd/
H A Dsc9863a-clk.c789 [CLK_PWM0] = &pwm0_clk.common.hw,
H A Dsc9860-clk.c721 [CLK_PWM0] = &pwm0_clk.common.hw,

12