Home
last modified time | relevance | path

Searched full:anatop (Results 1 – 25 of 42) sorted by relevance

12

/linux/Documentation/devicetree/bindings/soc/imx/
H A Dfsl,imx-anatop.yaml4 $id: http://devicetree.org/schemas/soc/imx/fsl,imx-anatop.yaml#
7 title: ANATOP register
18 - fsl,imx6sl-anatop
19 - fsl,imx6sll-anatop
20 - fsl,imx6sx-anatop
21 - fsl,imx6ul-anatop
22 - fsl,imx7d-anatop
23 - const: fsl,imx6q-anatop
27 - const: fsl,imx6q-anatop
49 $ref: /schemas/regulator/anatop-regulator.yaml
[all …]
/linux/Documentation/devicetree/bindings/regulator/
H A Danatop-regulator.yaml4 $id: http://devicetree.org/schemas/regulator/anatop-regulator.yaml#
7 title: Freescale Anatop Voltage Regulators
17 const: fsl,anatop-regulator
21 anatop-reg-offset:
23 description: u32 value representing the anatop MFD register offset.
25 anatop-vol-bit-shift:
29 anatop-vol-bit-width:
33 anatop-min-bit-val:
37 anatop-min-voltage:
41 anatop-max-voltage:
[all …]
/linux/Documentation/devicetree/bindings/clock/
H A Dfsl,imx8m-anatop.yaml4 $id: http://devicetree.org/schemas/clock/fsl,imx8m-anatop.yaml#
7 title: NXP i.MX8M Family Anatop Module
13 NXP i.MX8M Family anatop PLL module which generates PLL to CCM root.
19 - fsl,imx8mm-anatop
20 - fsl,imx8mq-anatop
23 - fsl,imx8mn-anatop
24 - fsl,imx8mp-anatop
25 - const: fsl,imx8mm-anatop
45 anatop: clock-controller@30360000 {
46 compatible = "fsl,imx8mn-anatop", "fsl,imx8mm-anatop";
H A Dfsl,imx93-anatop.yaml4 $id: http://devicetree.org/schemas/clock/fsl,imx93-anatop.yaml#
7 title: NXP i.MX93 ANATOP Clock Module
13 NXP i.MX93 ANATOP module which contains PLL and OSC to Clock Controller
19 - const: fsl,imx93-anatop
37 compatible = "fsl,imx93-anatop";
/linux/arch/arm/mach-imx/
H A Danatop.c35 static struct regmap *anatop; variable
41 regmap_read(anatop, ANADIG_ANA_MISC0, &val); in imx_anatop_enable_weak2p5()
47 regmap_write(anatop, reg, BM_ANADIG_REG_2P5_ENABLE_WEAK_LINREG); in imx_anatop_enable_weak2p5()
52 regmap_write(anatop, ANADIG_REG_CORE + (enable ? REG_SET : REG_CLR), in imx_anatop_enable_fet_odrive()
58 regmap_write(anatop, ANADIG_REG_2P5 + (enable ? REG_SET : REG_CLR), in imx_anatop_enable_2p5_pulldown()
64 regmap_write(anatop, ANADIG_ANA_MISC0 + (enable ? REG_SET : REG_CLR), in imx_anatop_disconnect_high_snvs()
103 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-anatop"); in imx_init_revision_from_anatop()
106 if (of_device_is_compatible(np, "fsl,imx6sl-anatop")) in imx_init_revision_from_anatop()
108 if (of_device_is_compatible(np, "fsl,imx7d-anatop")) in imx_init_revision_from_anatop()
117 if (of_device_is_compatible(np, "fsl,imx7d-anatop")) { in imx_init_revision_from_anatop()
[all …]
H A DMakefile32 obj-$(CONFIG_HAVE_IMX_ANATOP) += anatop.o
H A Dhardware.h82 * ANATOP 0x020c8000+0x004000 -> 0xf42c8000+0x004000
H A Dmach-imx6q.c114 * If enet_ref from ANATOP/CCM is the PTP clock source, we need to in imx6q_1588_init()
/linux/arch/arm/boot/dts/nxp/imx/
H A Dimx6sl.dtsi522 anatop: anatop@20c8000 { label
523 compatible = "fsl,imx6sl-anatop",
524 "fsl,imx6q-anatop",
532 compatible = "fsl,anatop-regulator";
537 anatop-reg-offset = <0x110>;
538 anatop-vol-bit-shift = <8>;
539 anatop-vol-bit-width = <5>;
540 anatop-min-bit-val = <4>;
541 anatop-min-voltage = <800000>;
542 anatop-max-voltage = <1375000>;
[all …]
H A Dimx6qdl.dtsi689 anatop: anatop@20c8000 { label
690 compatible = "fsl,imx6q-anatop", "syscon", "simple-mfd";
697 compatible = "fsl,anatop-regulator";
702 anatop-reg-offset = <0x110>;
703 anatop-vol-bit-shift = <8>;
704 anatop-vol-bit-width = <5>;
705 anatop-min-bit-val = <4>;
706 anatop-min-voltage = <800000>;
707 anatop-max-voltage = <1375000>;
708 anatop-enable-bit = <0>;
[all …]
H A Dimx6sx.dtsi614 anatop: anatop@20c8000 { label
615 compatible = "fsl,imx6sx-anatop", "fsl,imx6q-anatop",
623 compatible = "fsl,anatop-regulator";
628 anatop-reg-offset = <0x110>;
629 anatop-vol-bit-shift = <8>;
630 anatop-vol-bit-width = <5>;
631 anatop-min-bit-val = <4>;
632 anatop-min-voltage = <800000>;
633 anatop-max-voltage = <1375000>;
634 anatop-enable-bit = <0>;
[all …]
H A Dimx6ul.dtsi579 anatop: anatop@20c8000 { label
580 compatible = "fsl,imx6ul-anatop", "fsl,imx6q-anatop",
588 compatible = "fsl,anatop-regulator";
592 anatop-reg-offset = <0x120>;
593 anatop-vol-bit-shift = <8>;
594 anatop-vol-bit-width = <5>;
595 anatop-min-bit-val = <0>;
596 anatop-min-voltage = <2625000>;
597 anatop-max-voltage = <3400000>;
598 anatop-enable-bit = <0>;
[all …]
H A Dimx6sll.dtsi502 anatop: anatop@20c8000 { label
503 compatible = "fsl,imx6sll-anatop",
504 "fsl,imx6q-anatop",
514 compatible = "fsl,anatop-regulator";
519 anatop-reg-offset = <0x120>;
520 anatop-vol-bit-shift = <8>;
521 anatop-vol-bit-width = <5>;
522 anatop-min-bit-val = <0>;
523 anatop-min-voltage = <2625000>;
524 anatop-max-voltage = <3400000>;
[all …]
H A Dimx7s.dtsi578 anatop: anatop@30360000 { label
579 compatible = "fsl,imx7d-anatop", "fsl,imx6q-anatop",
586 compatible = "fsl,anatop-regulator";
590 anatop-reg-offset = <0x210>;
591 anatop-vol-bit-shift = <8>;
592 anatop-vol-bit-width = <5>;
593 anatop-min-bit-val = <8>;
594 anatop-min-voltage = <800000>;
595 anatop-max-voltage = <1200000>;
596 anatop-enable-bit = <0>;
[all …]
H A Dimxrt1050.dtsi46 anatop: anatop@400d8000 { label
47 compatible = "fsl,imxrt-anatop";
/linux/drivers/regulator/
H A Danatop-regulator.c203 ret = of_property_read_u32(np, "anatop-reg-offset", &control_reg); in anatop_regulator_probe()
205 dev_err(dev, "no anatop-reg-offset property set\n"); in anatop_regulator_probe()
208 ret = of_property_read_u32(np, "anatop-vol-bit-width", &vol_bit_width); in anatop_regulator_probe()
210 dev_err(dev, "no anatop-vol-bit-width property set\n"); in anatop_regulator_probe()
213 ret = of_property_read_u32(np, "anatop-vol-bit-shift", &vol_bit_shift); in anatop_regulator_probe()
215 dev_err(dev, "no anatop-vol-bit-shift property set\n"); in anatop_regulator_probe()
218 ret = of_property_read_u32(np, "anatop-min-bit-val", &min_bit_val); in anatop_regulator_probe()
220 dev_err(dev, "no anatop-min-bit-val property set\n"); in anatop_regulator_probe()
223 ret = of_property_read_u32(np, "anatop-min-voltage", &min_voltage); in anatop_regulator_probe()
225 dev_err(dev, "no anatop-min-voltage property set\n"); in anatop_regulator_probe()
[all …]
H A DMakefile25 obj-$(CONFIG_REGULATOR_ANATOP) += anatop-regulator.o
/linux/Documentation/devicetree/bindings/phy/
H A Dfsl,mxs-usbphy.yaml53 fsl,anatop:
55 phandle for anatop register, it is only for imx6 SoC series.
117 - fsl,anatop
142 fsl,anatop = <&anatop>;
/linux/Documentation/devicetree/bindings/thermal/
H A Dimx-thermal.yaml49 description: Phandle to anatop system controller node.
98 anatop@20c8000 {
99 compatible = "fsl,imx6q-anatop", "syscon", "simple-mfd";
108 fsl,tempmon = <&anatop>;
/linux/drivers/usb/phy/
H A Dphy-mxs-usb.c73 /* Anatop Registers */
445 /* If the SoCs don't have anatop, quit */ in mxs_phy_disconnect_line()
507 /* If the SoCs don't have anatop, quit */ in mxs_phy_is_low_speed_connection()
782 /* Some SoCs don't have anatop registers */ in mxs_phy_probe()
783 if (of_property_present(np, "fsl,anatop")) { in mxs_phy_probe()
785 (np, "fsl,anatop"); in mxs_phy_probe()
788 "failed to find regmap for anatop\n"); in mxs_phy_probe()
902 /* If the SoCs don't have anatop, quit */ in mxs_phy_enable_ldo_in_suspend()
/linux/arch/arm/boot/dts/nxp/vf/
H A Dvfxxx.dtsi367 anatop: anatop@40050000 { label
368 compatible = "fsl,vf610-anatop", "syscon";
377 fsl,anatop = <&anatop>;
386 fsl,anatop = <&anatop>;
/linux/Documentation/devicetree/bindings/mfd/
H A Dsyscon.yaml67 - fsl,vf610-anatop
164 - fsl,vf610-anatop
/linux/drivers/clk/imx/
H A Dclk-imxrt1050.c55 anp = of_find_compatible_node(NULL, NULL, "fsl,imxrt-anatop"); in imxrt1050_clocks_probe()
63 /* Anatop clocks */ in imxrt1050_clocks_probe()
/linux/drivers/soc/imx/
H A Dsoc-imx8m.c137 np = of_find_compatible_node(NULL, NULL, "fsl,imx8mm-anatop"); in imx8mm_soc_revision()
/linux/arch/arm64/boot/dts/freescale/
H A Dimx8mn.dtsi605 anatop: clock-controller@30360000 { label
606 compatible = "fsl,imx8mn-anatop", "fsl,imx8mm-anatop";

12