Searched +full:0 +full:x81000 (Results 1 – 10 of 10) sorted by relevance
/linux/arch/powerpc/boot/dts/fsl/ |
H A D | qoriq-fman-0.dtsi | 2 * QorIQ FMan device tree stub [ controller @ offset 0x400000 ] 38 cell-index = <0>; 40 ranges = <0 0x400000 0xfe000>; 41 reg = <0x400000 0xfe000>; 42 interrupts = <96 2 0 0>, <16 2 1 1>; 43 clocks = <&clockgen 3 0>; 45 fsl,qman-channel-range = <0x40 0xc>; 48 muram@0 { 50 reg = <0x0 0x28000>; 54 cell-index = <0x1>; [all …]
|
H A D | qoriq-fman-1.dtsi | 2 * QorIQ FMan device tree stub [ controller @ offset 0x500000 ] 40 ranges = <0 0x500000 0xfe000>; 41 reg = <0x500000 0xfe000>; 42 interrupts = <97 2 0 0>, <16 2 1 0>; 45 fsl,qman-channel-range = <0x60 0xc>; 48 muram@0 { 50 reg = <0x0 0x28000>; 54 cell-index = <0x1>; 56 reg = <0x81000 0x1000>; 60 cell-index = <0x2>; [all …]
|
/linux/Documentation/devicetree/bindings/net/ |
H A D | fsl,fman.yaml | 22 FMan block. The offset is 0xc4 from the beginning of the 23 Frame Processing Manager memory map (0xc3000 from the 38 DEVDISR[1] 1 0 43 DCFG_DEVDISR2[6] 1 0 50 DCFG_CCSR_DEVDISR2[24] 1 0 156 reg = <0x400000 0x100000>; 157 ranges = <0 0x400000 0x100000>; 165 fsl,qman-channel-range = <0x40 0xc>; 167 muram@0 { 169 reg = <0x0 0x28000>; [all …]
|
/linux/sound/soc/sof/intel/ |
H A D | hda.h | 25 #define PCI_TCSEL 0x44 27 #define PCI_CGCTL 0x48 38 #define SOF_HDA_GCAP 0x0 39 #define SOF_HDA_GCTL 0x8 42 #define SOF_HDA_LLCH 0x14 43 #define SOF_HDA_INTCTL 0x20 44 #define SOF_HDA_INTSTS 0x24 45 #define SOF_HDA_WAKESTS 0x0E 47 #define SOF_HDA_RIRBSTS 0x5d 50 #define SOF_HDA_GCTL_RESET BIT(0) [all …]
|
/linux/arch/arm/boot/dts/nuvoton/ |
H A D | nuvoton-common-npcm7xx.dtsi | 17 #clock-cells = <0>; 25 #clock-cells = <0>; 33 #clock-cells = <0>; 41 #clock-cells = <0>; 49 #clock-cells = <0>; 56 #clock-cells = <0>; 66 ranges = <0x0 0xf0000000 0x00900000>; 70 reg = <0x3fe000 0x1000>; 75 reg = <0x3fc000 0x1000>; 87 reg = <0x3ff000 0x1000>, [all …]
|
/linux/drivers/accel/habanalabs/include/goya/asic_reg/ |
H A D | goya_blocks.h | 16 #define mmPCI_NRTR_BASE 0x7FFC000000ull 17 #define PCI_NRTR_MAX_OFFSET 0x608 18 #define PCI_NRTR_SECTION 0x4000 19 #define mmPCI_RD_REGULATOR_BASE 0x7FFC004000ull 20 #define PCI_RD_REGULATOR_MAX_OFFSET 0x74 21 #define PCI_RD_REGULATOR_SECTION 0x1000 22 #define mmPCI_WR_REGULATOR_BASE 0x7FFC005000ull 23 #define PCI_WR_REGULATOR_MAX_OFFSET 0x74 24 #define PCI_WR_REGULATOR_SECTION 0x3B000 25 #define mmMME1_RTR_BASE 0x7FFC040000ull [all …]
|
/linux/drivers/clk/qcom/ |
H A D | gcc-sm4450.c | 52 { 249600000, 2020000000, 0 }, 56 .offset = 0x0, 59 .enable_reg = 0x62018, 60 .enable_mask = BIT(0), 73 { 0x1, 2 }, 78 .offset = 0x0, 95 { 0x2, 3 }, 100 .offset = 0x0, 117 .offset = 0x1000, 120 .enable_reg = 0x62018, [all …]
|
H A D | gcc-msm8996.c | 49 .offset = 0x00000, 52 .enable_reg = 0x52000, 53 .enable_mask = BIT(0), 79 .offset = 0x00000, 94 .enable_reg = 0x5200c, 95 .enable_mask = BIT(0), 111 .enable_reg = 0x5200c, 126 .offset = 0x77000, 129 .enable_reg = 0x52000, 143 .offset = 0x77000, [all …]
|
H A D | gcc-sm8450.c | 51 .offset = 0x0, 54 .enable_reg = 0x62018, 55 .enable_mask = BIT(0), 77 { 0x1, 2 }, 82 .offset = 0x0, 99 .offset = 0x2000, 102 .enable_reg = 0x62018, 116 .offset = 0x3000, 119 .enable_reg = 0x62018, 142 .offset = 0x4000, [all …]
|
H A D | gcc-sa8775p.c | 74 .offset = 0x0, 77 .enable_reg = 0x4b028, 78 .enable_mask = BIT(0), 89 { 0x1, 2 }, 94 .offset = 0x0, 111 .offset = 0x1000, 114 .enable_reg = 0x4b028, 126 .offset = 0x4000, 129 .enable_reg = 0x4b028, 141 .offset = 0x5000, [all …]
|