/freebsd/sys/contrib/device-tree/src/arm64/freescale/ |
H A D | imx8mq-pinfunc.h | 15 #define MX8MQ_IOMUXC_PMIC_STBY_REQ_CCMSRCGPCMIX_PMIC_STBY_REQ 0x014 0x27C 0x000 0x0 0… 16 #define MX8MQ_IOMUXC_PMIC_ON_REQ_SNVSMIX_PMIC_ON_REQ 0x018 0x280 0x000 0x0 0… 17 #define MX8MQ_IOMUXC_ONOFF_SNVSMIX_ONOFF 0x01C 0x284 0x000 0x0 0… 18 #define MX8MQ_IOMUXC_POR_B_SNVSMIX_POR_B 0x020 0x288 0x000 0x0 0… 19 #define MX8MQ_IOMUXC_RTC_RESET_B_SNVSMIX_RTC_RESET_B 0x024 0x28C 0x000 0x0 0… 20 #define MX8MQ_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0… 21 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0… 22 #define MX8MQ_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0… 23 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0… 24 #define MX8MQ_IOMUXC_GPIO1_IO00_SJC_FAIL 0x028 0x290 0x000 0x7 0… [all …]
|
H A D | imx8mp-pinfunc.h | 13 #define MX8MP_IOMUXC_GPIO1_IO00__GPIO1_IO00 0x014 0x274 0x000 0x0 0x0 14 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_ENET_PHY_REF_CLK_ROOT 0x014 0x274 0x000 0x1 0x0 15 #define MX8MP_IOMUXC_GPIO1_IO00__ISP_FL_TRIG_0 0x014 0x274 0x5D4 0x3 0x0 16 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_EXT_CLK1 0x014 0x274 0x000 0x6 0x0 17 #define MX8MP_IOMUXC_GPIO1_IO01__GPIO1_IO01 0x018 0x278 0x000 0x0 0x0 18 #define MX8MP_IOMUXC_GPIO1_IO01__PWM1_OUT 0x018 0x278 0x000 0x1 0x0 19 #define MX8MP_IOMUXC_GPIO1_IO01__ISP_SHUTTER_TRIG_0 0x018 0x278 0x5DC 0x3 0x0 20 #define MX8MP_IOMUXC_GPIO1_IO01__CCM_EXT_CLK2 0x018 0x278 0x000 0x6 0x0 21 #define MX8MP_IOMUXC_GPIO1_IO02__GPIO1_IO02 0x01C 0x27C 0x000 0x0 0x0 22 #define MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0x01C 0x27C 0x000 0x1 0x0 [all …]
|
H A D | imx8mm-pinfunc.h | 14 #define MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0… 15 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0… 16 #define MX8MM_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0… 17 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0… 18 #define MX8MM_IOMUXC_GPIO1_IO00_SJC_FAIL 0x028 0x290 0x000 0x7 0… 19 #define MX8MM_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x02C 0x294 0x000 0x0 0… 20 #define MX8MM_IOMUXC_GPIO1_IO01_PWM1_OUT 0x02C 0x294 0x000 0x1 0… 21 #define MX8MM_IOMUXC_GPIO1_IO01_ANAMIX_REF_CLK_24M 0x02C 0x294 0x4BC 0x5 0… 22 #define MX8MM_IOMUXC_GPIO1_IO01_CCMSRCGPCMIX_EXT_CLK2 0x02C 0x294 0x000 0x6 0… 23 #define MX8MM_IOMUXC_GPIO1_IO01_SJC_ACTIVE 0x02C 0x294 0x000 0x7 0… [all …]
|
/freebsd/contrib/llvm-project/llvm/include/llvm/BinaryFormat/ELFRelocs/ |
H A D | AArch64.def | 7 // Null relocation: also 0x100 for ELF64 8 ELF_RELOC(R_AARCH64_NONE, 0) 10 ELF_RELOC(R_AARCH64_ABS64, 0x101) 11 ELF_RELOC(R_AARCH64_ABS32, 0x102) 12 ELF_RELOC(R_AARCH64_ABS16, 0x103) 13 ELF_RELOC(R_AARCH64_PREL64, 0x104) 14 ELF_RELOC(R_AARCH64_PREL32, 0x105) 15 ELF_RELOC(R_AARCH64_PREL16, 0x106) 17 ELF_RELOC(R_AARCH64_MOVW_UABS_G0, 0x107) 18 ELF_RELOC(R_AARCH64_MOVW_UABS_G0_NC, 0x108) [all …]
|
/freebsd/sys/dev/bhnd/bcma/ |
H A D | bcma_dmp.h | 47 (((_value) & _flag) != 0) 54 #define BCMA_OOB_BUSCONFIG 0x020 55 #define BCMA_OOB_STATUSA 0x100 56 #define BCMA_OOB_STATUSB 0x104 57 #define BCMA_OOB_STATUSC 0x108 58 #define BCMA_OOB_STATUSD 0x10c 59 #define BCMA_OOB_ENABLEA0 0x200 60 #define BCMA_OOB_ENABLEA1 0x204 61 #define BCMA_OOB_ENABLEA2 0x208 62 #define BCMA_OOB_ENABLEA3 0x20c [all …]
|
/freebsd/contrib/file/magic/Magdir/ |
H A D | apple | 6 0 search/1/t FiLeStArTfIlEsTaRt binscii (apple ][) text 7 0 string \x0aGL Binary II (apple ][) data 8 0 string \x76\xff Squeezed (apple ][) data 9 0 string NuFile NuFile archive (apple ][) data 10 0 string N\xf5F\xe9l\xe5 NuFile archive (apple ][) data 11 0 belong 0x00051600 AppleSingle encoded Macintosh file 12 0 belong 0x00051607 AppleDouble encoded Macintosh file 18 0 string A2R 20 >>0 use applesauce 22 >>0 use applesauce [all …]
|
/freebsd/usr.sbin/bhyve/ |
H A D | acpi.h | 36 #define SMI_CMD 0xb2 37 #define BHYVE_ACPI_ENABLE 0xa0 38 #define BHYVE_ACPI_DISABLE 0xa1 40 #define PM1A_EVT_ADDR 0x400 41 #define PM1A_CNT_ADDR 0x404 43 #define IO_PMTMR 0x408 /* 4-byte i/o port for the timer */ 45 #define IO_GPE0_BLK 0x40c /* 2x 1-byte IO port for GPE0_STS/EN */ 46 #define IO_GPE0_LEN 0x2 52 #define GPE_VMGENC 0
|
/freebsd/sys/contrib/device-tree/Bindings/nvmem/ |
H A D | nvmem.yaml | 39 when it's driven low (logical '0') to allow writing. 59 reg = <0x00700000 0x100000>; 72 reg = <0x404 0x10>; 76 reg = <0x504 0x11>; 81 reg = <0x6 0x [all...] |
/freebsd/sys/contrib/device-tree/src/arm/nxp/imx/ |
H A D | imx25-pinfunc.h | 16 #define MX25_PAD_A10__A10 0x008 0x000 0x000 0x00 0x000 17 #define MX25_PAD_A10__GPIO_4_0 0x008 0x000 0x000 0x05 0x000 19 #define MX25_PAD_A13__A13 0x00c 0x22C 0x000 0x00 0x000 20 #define MX25_PAD_A13__GPIO_4_1 0x00c 0x22C 0x000 0x05 0x000 21 #define MX25_PAD_A13__LCDC_CLS 0x00c 0x22C 0x000 0x07 0x000 23 #define MX25_PAD_A14__A14 0x010 0x230 0x000 0x00 0x000 24 #define MX25_PAD_A14__GPIO_2_0 0x010 0x230 0x000 0x05 0x000 25 #define MX25_PAD_A14__SIM1_CLK1 0x010 0x230 0x000 0x06 0x000 26 #define MX25_PAD_A14__LCDC_SPL 0x010 0x230 0x000 0x07 0x000 28 #define MX25_PAD_A15__A15 0x014 0x234 0x000 0x00 0x000 [all …]
|
H A D | imx53-pinfunc.h | 13 #define MX53_PAD_GPIO_19__KPP_COL_5 0x020 0x348 0x840 0x0 0x0 14 #define MX53_PAD_GPIO_19__GPIO4_5 0x020 0x348 0x000 0x1 0x0 15 #define MX53_PAD_GPIO_19__CCM_CLKO 0x020 0x348 0x000 0x2 0x0 16 #define MX53_PAD_GPIO_19__SPDIF_OUT1 0x020 0x348 0x000 0x3 0x0 17 #define MX53_PAD_GPIO_19__RTC_CE_RTC_EXT_TRIG2 0x020 0x348 0x000 0x4 0x0 18 #define MX53_PAD_GPIO_19__ECSPI1_RDY 0x020 0x348 0x000 0x5 0x0 19 #define MX53_PAD_GPIO_19__FEC_TDATA_3 0x020 0x348 0x000 0x6 0x0 20 #define MX53_PAD_GPIO_19__SRC_INT_BOOT 0x020 0x348 0x000 0x7 0x0 21 #define MX53_PAD_KEY_COL0__KPP_COL_0 0x024 0x34c 0x000 0x0 0x0 22 #define MX53_PAD_KEY_COL0__GPIO4_6 0x024 0x34c 0x000 0x1 0x0 [all …]
|
H A D | imx51-pinfunc.h | 13 #define MX51_PAD_EIM_D16__AUD4_RXFS 0x05c 0x3f0 0x000 0x5 0x0 14 #define MX51_PAD_EIM_D16__AUD5_TXD 0x05c 0x3f0 0x8d8 0x7 0x0 15 #define MX51_PAD_EIM_D16__EIM_D16 0x05c 0x3f0 0x000 0x0 0x0 16 #define MX51_PAD_EIM_D16__GPIO2_0 0x05c 0x3f0 0x000 0x1 0x0 17 #define MX51_PAD_EIM_D16__I2C1_SDA 0x05c 0x3f0 0x9b4 0x4 0x0 18 #define MX51_PAD_EIM_D16__UART2_CTS 0x05c 0x3f0 0x000 0x3 0x0 19 #define MX51_PAD_EIM_D16__USBH2_DATA0 0x05c 0x3f0 0x000 0x2 0x0 20 #define MX51_PAD_EIM_D17__AUD5_RXD 0x060 0x3f4 0x8d4 0x7 0x0 21 #define MX51_PAD_EIM_D17__EIM_D17 0x060 0x3f4 0x000 0x0 0x0 22 #define MX51_PAD_EIM_D17__GPIO2_1 0x060 0x3f4 0x000 0x1 0x0 [all …]
|
H A D | imx6sl-pinfunc.h | 13 #define MX6SL_PAD_AUD_MCLK__AUDIO_CLK_OUT 0x04c 0x2a4 0x000 0x0 0x0 14 #define MX6SL_PAD_AUD_MCLK__PWM4_OUT 0x04c 0x2a4 0x000 0x1 0x0 15 #define MX6SL_PAD_AUD_MCLK__ECSPI3_RDY 0x04c 0x2a4 0x6b4 0x2 0x0 16 #define MX6SL_PAD_AUD_MCLK__FEC_MDC 0x04c 0x2a4 0x000 0x3 0x0 17 #define MX6SL_PAD_AUD_MCLK__WDOG2_RESET_B_DEB 0x04c 0x2a4 0x000 0x4 0x0 18 #define MX6SL_PAD_AUD_MCLK__GPIO1_IO06 0x04c 0x2a4 0x000 0x5 0x0 19 #define MX6SL_PAD_AUD_MCLK__SPDIF_EXT_CLK 0x04c 0x2a4 0x7f4 0x6 0x0 20 #define MX6SL_PAD_AUD_RXC__AUD3_RXC 0x050 0x2a8 0x000 0x0 0x0 21 #define MX6SL_PAD_AUD_RXC__I2C1_SDA 0x050 0x2a8 0x720 0x1 0x0 22 #define MX6SL_PAD_AUD_RXC__UART3_TX_DATA 0x050 0x2a8 0x000 0x2 0x0 [all …]
|
H A D | imxrt1170-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define IOMUXC_GPIO_LPSR_00_FLEXCAN3_TX 0x000 0x040 0x0 0x0 0x0 18 #define IOMUXC_GPIO_LPSR_00_MIC_CLK 0x000 0x040 0x0 0x1 0x0 19 #define IOMUXC_GPIO_LPSR_00_MQS_RIGHT 0x000 0x040 0x0 0x2 0x0 20 #define IOMUXC_GPIO_LPSR_00_ARM_CM4_EVENTO 0x000 0x040 0x0 0x3 0x0 21 #define IOMUXC_GPIO_LPSR_00_GPIO_MUX6_IO00 0x000 0x040 0x0 0x5 0x0 22 #define IOMUXC_GPIO_LPSR_00_LPUART12_TXD 0x000 0x040 0x0B0 0x6 0x0 23 #define IOMUXC_GPIO_LPSR_00_SAI4_MCLK 0x000 0x040 0x0C8 0x7 0x0 24 #define IOMUXC_GPIO_LPSR_00_GPIO12_IO00 0x000 0x040 0x0 0xA 0x0 26 #define IOMUXC_GPIO_LPSR_01_FLEXCAN3_RX 0x004 0x044 0x080 0x0 0x0 [all …]
|
H A D | imx6dl-pinfunc.h | 13 #define MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_CSI0_DAT10__AUD3_RXC 0x04c 0x360 0x000 0x1 0x0 15 #define MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x04c 0x360 0x7f8 0x2 0x0 16 #define MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x04c 0x360 0x000 0x3 0x0 17 #define MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x04c 0x360 0x8fc 0x3 0x0 18 #define MX6QDL_PAD_CSI0_DAT10__GPIO5_IO28 0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_CSI0_DAT10__ARM_TRACE07 0x04c 0x360 0x000 0x7 0x0 20 #define MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x050 0x364 0x000 0x0 0x0 21 #define MX6QDL_PAD_CSI0_DAT11__AUD3_RXFS 0x050 0x364 0x000 0x1 0x0 22 #define MX6QDL_PAD_CSI0_DAT11__ECSPI2_SS0 0x050 0x364 0x800 0x2 0x0 [all …]
|
H A D | imx6q-pinfunc.h | 13 #define MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_SD2_DAT1__ECSPI5_SS0 0x04c 0x360 0x834 0x1 0x0 15 #define MX6QDL_PAD_SD2_DAT1__EIM_CS2_B 0x04c 0x360 0x000 0x2 0x0 16 #define MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x04c 0x360 0x7c8 0x3 0x0 17 #define MX6QDL_PAD_SD2_DAT1__KEY_COL7 0x04c 0x360 0x8f0 0x4 0x0 18 #define MX6QDL_PAD_SD2_DAT1__GPIO1_IO14 0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x050 0x364 0x000 0x0 0x0 20 #define MX6QDL_PAD_SD2_DAT2__ECSPI5_SS1 0x050 0x364 0x838 0x1 0x0 21 #define MX6QDL_PAD_SD2_DAT2__EIM_CS3_B 0x050 0x364 0x000 0x2 0x0 22 #define MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x050 0x364 0x7b8 0x3 0x0 [all …]
|
/freebsd/sys/dev/firewire/ |
H A D | fwohcireg.h | 38 #define PCI_CBMEM PCIR_BAR(0) 40 #define FW_VENDORID_NATSEMI 0x100B 41 #define FW_VENDORID_NEC 0x1033 42 #define FW_VENDORID_SIS 0x1039 43 #define FW_VENDORID_TI 0x104c 44 #define FW_VENDORID_SONY 0x104d 45 #define FW_VENDORID_VIA 0x1106 46 #define FW_VENDORID_RICOH 0x1180 47 #define FW_VENDORID_APPLE 0x106b 48 #define FW_VENDORID_LUCENT 0x11c1 [all …]
|
/freebsd/sys/dev/xdma/controller/ |
H A D | pl330.h | 35 #define DSR 0x000 /* DMA Manager Status */ 36 #define DPC 0x004 /* DMA Program Counter */ 37 #define INTEN 0x020 /* Interrupt Enable */ 38 #define INT_EVENT_RIS 0x024 /* Event-Interrupt Raw Status */ 39 #define INTMIS 0x028 /* Interrupt Status */ 40 #define INTCLR 0x02C /* Interrupt Clear */ 41 #define FSRD 0x030 /* Fault Status DMA Manager */ 42 #define FSRC 0x034 /* Fault Status DMA Channel */ 43 #define FTRD 0x038 /* Fault Type DMA Manager */ 44 #define FTR(n) (0x040 + 0x04 * (n)) /* Fault type for DMA channel n */ [all …]
|
/freebsd/sys/dev/mlx5/mlx5_core/ |
H A D | mlx5_core.h | 52 } while (0) 75 MLX5_SEMAPHORE_SW_RESET = 0x20, 81 MLX5_PDDR_OPERATIONAL_INFO_PAGE = 0x0, 82 MLX5_PDDR_TROUBLESHOOTING_INFO_PAGE = 0x1, 83 MLX5_PDDR_MODULE_INFO_PAGE = 0x3, 87 MLX5_LINK_NO_ISSUE_OBSERVED = 0x0, 88 MLX5_LINK_PORT_CLOSED = 0x1, 89 MLX5_LINK_AN_FAILURE = 0x2, 90 MLX5_LINK_TRAINING_FAILURE = 0x5, 91 MLX5_LINK_LOGICAL_MISMATCH = 0x [all...] |
/freebsd/sys/dev/ntb/ntb_hw/ |
H A D | ntb_hw_amd.h | 48 #define NTB_HW_AMD_VENDOR_ID 0x1022 49 #define NTB_HW_AMD_DEVICE_ID1 0x145B 50 #define NTB_HW_AMD_DEVICE_ID2 0x148B 52 #define NTB_HW_HYGON_VENDOR_ID 0x19D4 53 #define NTB_HW_HYGON_DEVICE_ID1 0x145B 56 #define NTB_DEF_PEER_IDX 0 61 #define NTB_LIN_STA_ACTIVE_BIT 0x00000002 62 #define NTB_LNK_STA_SPEED_MASK 0x000F0000 63 #define NTB_LNK_STA_WIDTH_MASK 0x03F00000 87 #define QUIRK_MW0_32BIT 0x01 [all …]
|
/freebsd/sys/dev/dwc/ |
H A D | dwc1000_reg.h | 37 #define MAC_CONFIGURATION 0x0 47 #define MAC_FRAME_FILTER 0x4 53 #define FRAME_FILTER_PR (1 << 0) /* All Incoming Frames */ 54 #define GMAC_MAC_HTHIGH 0x08 55 #define GMAC_MAC_HTLOW 0x0c 56 #define GMII_ADDRESS 0x10 57 #define GMII_ADDRESS_PA_MASK 0x1f /* Phy device */ 59 #define GMII_ADDRESS_GR_MASK 0x1f /* Phy register */ 61 #define GMII_ADDRESS_CR_MASK 0xf 64 #define GMII_ADDRESS_GB (1 << 0) /* Busy */ [all …]
|
/freebsd/sys/dev/usb/controller/ |
H A D | ehci_fsl.c | 84 { 0, 0 } 94 DRIVER_MODULE(ehci, simplebus, ehci_driver, 0, 0); 100 #define FSL_EHCI_REG_OFF 0x100 101 #define FSL_EHCI_REG_SIZE 0x300 105 * Offsets from 0x000 ehci dev space, big-endian access. 108 SNOOP1 = 0x400, 109 SNOOP2 = 0x404, 110 AGE_CNT_THRESH = 0x408, 111 SI_CTRL = 0x410, 112 CONTROL = 0x500 [all …]
|
/freebsd/sys/dev/mge/ |
H A D | if_mgevar.h | 43 #define MGE_RX_DEFAULT_QUEUE 0 48 #define MGE_IC_RX 0 119 #define MGE_READ(sc,reg) bus_read_4((sc)->res[0], (reg)) 120 #define MGE_WRITE(sc,reg,val) bus_write_4((sc)->res[0], (reg), (val)) 126 } while (0) 134 } while (0) 144 } while (0) 149 } while (0) 154 } while (0) 159 } while (0) [all …]
|
/freebsd/sys/arm64/nvidia/tegra210/ |
H A D | tegra210_car.h | 39 #define RST_SOURCE 0x000 40 #define RST_DEVICES_L 0x004 41 #define RST_DEVICES_H 0x008 42 #define RST_DEVICES_U 0x00C 43 #define CLK_OUT_ENB_L 0x010 44 #define CLK_OUT_ENB_H 0x014 45 #define CLK_OUT_ENB_U 0x018 46 #define SUPER_CCLK_DIVIDER 0x024 47 #define SCLK_BURST_POLICY 0x028 48 #define SUPER_SCLK_DIVIDER 0x02c [all …]
|
/freebsd/sys/contrib/dev/ath/ath_hal/ar9300/ |
H A D | scorpion_reg_map.h | 77 volatile char pad__0[0x8]; /* 0x0 - 0x8 */ 78 volatile u_int32_t MAC_DMA_CR; /* 0x8 - 0xc */ 79 volatile char pad__1[0x8]; /* 0xc - 0x14 */ 80 volatile u_int32_t MAC_DMA_CFG; /* 0x14 - 0x18 */ 81 volatile u_int32_t MAC_DMA_RXBUFPTR_THRESH; /* 0x18 - 0x1c */ 82 volatile u_int32_t MAC_DMA_TXDPPTR_THRESH; /* 0x1c - 0x20 */ 83 volatile u_int32_t MAC_DMA_MIRT; /* 0x20 - 0x24 */ 84 volatile u_int32_t MAC_DMA_GLOBAL_IER; /* 0x24 - 0x28 */ 85 volatile u_int32_t MAC_DMA_TIMT; /* 0x28 - 0x2c */ 86 volatile u_int32_t MAC_DMA_RIMT; /* 0x2c - 0x30 */ [all …]
|
/freebsd/sys/dev/acpi_support/ |
H A D | acpi_hp.c | 67 #define ACPI_HP_WMI_DISPLAY_COMMAND 0x1 68 #define ACPI_HP_WMI_HDDTEMP_COMMAND 0x2 69 #define ACPI_HP_WMI_ALS_COMMAND 0x3 70 #define ACPI_HP_WMI_DOCK_COMMAND 0x4 71 #define ACPI_HP_WMI_WIRELESS_COMMAND 0x5 72 #define ACPI_HP_WMI_BIOS_COMMAND 0x9 73 #define ACPI_HP_WMI_FEATURE_COMMAND 0xb 74 #define ACPI_HP_WMI_HOTKEY_COMMAND 0xc 75 #define ACPI_HP_WMI_FEATURE2_COMMAND 0xd 76 #define ACPI_HP_WMI_WIRELESS2_COMMAND 0x1b [all …]
|