xref: /freebsd/sys/dev/dwc/dwc1000_reg.h (revision fae39d8da9d5ddf4239fc2143522340c941f6612)
1c36125f6SEmmanuel Vadot /*-
2c36125f6SEmmanuel Vadot  * Copyright (c) 2014 Ruslan Bukin <br@bsdpad.com>
3c36125f6SEmmanuel Vadot  *
4c36125f6SEmmanuel Vadot  * This software was developed by SRI International and the University of
5c36125f6SEmmanuel Vadot  * Cambridge Computer Laboratory under DARPA/AFRL contract (FA8750-10-C-0237)
6c36125f6SEmmanuel Vadot  * ("CTSRD"), as part of the DARPA CRASH research programme.
7c36125f6SEmmanuel Vadot  *
8c36125f6SEmmanuel Vadot  * Redistribution and use in source and binary forms, with or without
9c36125f6SEmmanuel Vadot  * modification, are permitted provided that the following conditions
10c36125f6SEmmanuel Vadot  * are met:
11c36125f6SEmmanuel Vadot  * 1. Redistributions of source code must retain the above copyright
12c36125f6SEmmanuel Vadot  *    notice, this list of conditions and the following disclaimer.
13c36125f6SEmmanuel Vadot  * 2. Redistributions in binary form must reproduce the above copyright
14c36125f6SEmmanuel Vadot  *    notice, this list of conditions and the following disclaimer in the
15c36125f6SEmmanuel Vadot  *    documentation and/or other materials provided with the distribution.
16c36125f6SEmmanuel Vadot  *
17c36125f6SEmmanuel Vadot  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18c36125f6SEmmanuel Vadot  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19c36125f6SEmmanuel Vadot  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20c36125f6SEmmanuel Vadot  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21c36125f6SEmmanuel Vadot  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22c36125f6SEmmanuel Vadot  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23c36125f6SEmmanuel Vadot  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24c36125f6SEmmanuel Vadot  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25c36125f6SEmmanuel Vadot  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26c36125f6SEmmanuel Vadot  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27c36125f6SEmmanuel Vadot  * SUCH DAMAGE.
28c36125f6SEmmanuel Vadot  */
29c36125f6SEmmanuel Vadot 
30c36125f6SEmmanuel Vadot /*
31c36125f6SEmmanuel Vadot  * Register names were taken almost as is from the documentation.
32c36125f6SEmmanuel Vadot  */
33c36125f6SEmmanuel Vadot 
34c36125f6SEmmanuel Vadot #ifndef __DWC1000_REG_H__
35c36125f6SEmmanuel Vadot #define __DWC1000_REG_H__
36c36125f6SEmmanuel Vadot 
37c36125f6SEmmanuel Vadot #define	MAC_CONFIGURATION	0x0
38c36125f6SEmmanuel Vadot #define	 CONF_JD		(1 << 22)	/* jabber timer disable */
39c36125f6SEmmanuel Vadot #define	 CONF_BE		(1 << 21)	/* Frame Burst Enable */
40c36125f6SEmmanuel Vadot #define	 CONF_PS		(1 << 15)	/* GMII/MII */
41c36125f6SEmmanuel Vadot #define	 CONF_FES		(1 << 14)	/* MII speed select */
42c36125f6SEmmanuel Vadot #define	 CONF_DM		(1 << 11)	/* Full Duplex Enable */
43c36125f6SEmmanuel Vadot #define	 CONF_IPC		(1 << 10)	/* IPC checksum offload */
44c36125f6SEmmanuel Vadot #define	 CONF_ACS		(1 << 7)
45c36125f6SEmmanuel Vadot #define	 CONF_TE		(1 << 3)
46c36125f6SEmmanuel Vadot #define	 CONF_RE		(1 << 2)
47c36125f6SEmmanuel Vadot #define	MAC_FRAME_FILTER	0x4
48c36125f6SEmmanuel Vadot #define	 FRAME_FILTER_RA	(1U << 31)	/* Receive All */
49c36125f6SEmmanuel Vadot #define	 FRAME_FILTER_HPF	(1 << 10)	/* Hash or Perfect Filter */
50c36125f6SEmmanuel Vadot #define	 FRAME_FILTER_PM	(1 << 4)	/* Pass multicast */
51c36125f6SEmmanuel Vadot #define	 FRAME_FILTER_HMC	(1 << 2)
52c36125f6SEmmanuel Vadot #define	 FRAME_FILTER_HUC	(1 << 1)
53c36125f6SEmmanuel Vadot #define	 FRAME_FILTER_PR	(1 << 0)	/* All Incoming Frames */
54c36125f6SEmmanuel Vadot #define	GMAC_MAC_HTHIGH		0x08
55c36125f6SEmmanuel Vadot #define	GMAC_MAC_HTLOW		0x0c
56c36125f6SEmmanuel Vadot #define	GMII_ADDRESS		0x10
57c36125f6SEmmanuel Vadot #define	 GMII_ADDRESS_PA_MASK	0x1f		/* Phy device */
58c36125f6SEmmanuel Vadot #define	 GMII_ADDRESS_PA_SHIFT	11
59c36125f6SEmmanuel Vadot #define	 GMII_ADDRESS_GR_MASK	0x1f		/* Phy register */
60c36125f6SEmmanuel Vadot #define	 GMII_ADDRESS_GR_SHIFT	6
61c36125f6SEmmanuel Vadot #define	 GMII_ADDRESS_CR_MASK	0xf
62c36125f6SEmmanuel Vadot #define	 GMII_ADDRESS_CR_SHIFT	2		/* Clock */
63c36125f6SEmmanuel Vadot #define	 GMII_ADDRESS_GW	(1 << 1)	/* Write operation */
64c36125f6SEmmanuel Vadot #define	 GMII_ADDRESS_GB	(1 << 0)	/* Busy */
65c36125f6SEmmanuel Vadot #define	GMII_DATA		0x14
66c36125f6SEmmanuel Vadot #define	FLOW_CONTROL		0x18
67c36125f6SEmmanuel Vadot #define	 FLOW_CONTROL_PT_SHIFT	16
68c36125f6SEmmanuel Vadot #define	 FLOW_CONTROL_UP	(1 << 3)	/* Unicast pause enable */
69c36125f6SEmmanuel Vadot #define	 FLOW_CONTROL_RX	(1 << 2)	/* RX Flow control enable */
70c36125f6SEmmanuel Vadot #define	 FLOW_CONTROL_TX	(1 << 1)	/* TX Flow control enable */
71c36125f6SEmmanuel Vadot #define	GMAC_VLAN_TAG		0x1C
72c36125f6SEmmanuel Vadot #define	VERSION			0x20
73*fae39d8dSMitchell Horne #define	GMAC_DEBUG		0x24
74c36125f6SEmmanuel Vadot #define	LPI_CONTROL_STATUS	0x30
75c36125f6SEmmanuel Vadot #define	LPI_TIMERS_CONTROL	0x34
76c36125f6SEmmanuel Vadot #define	INTERRUPT_STATUS	0x38
77c36125f6SEmmanuel Vadot #define	INTERRUPT_MASK		0x3C
78c36125f6SEmmanuel Vadot #define	MAC_ADDRESS_HIGH(n)	((n > 15 ? 0x800 : 0x40) + 0x8 * n)
79c36125f6SEmmanuel Vadot #define	MAC_ADDRESS_LOW(n)	((n > 15 ? 0x804 : 0x44) + 0x8 * n)
80c36125f6SEmmanuel Vadot 
81c36125f6SEmmanuel Vadot #define	SGMII_RGMII_SMII_CTRL_STATUS	0xD8
82c36125f6SEmmanuel Vadot #define	MMC_CONTROL			0x100
83c36125f6SEmmanuel Vadot #define	 MMC_CONTROL_CNTRST		(1 << 0)
84c36125f6SEmmanuel Vadot #define	MMC_RECEIVE_INTERRUPT		0x104
85c36125f6SEmmanuel Vadot #define	MMC_TRANSMIT_INTERRUPT		0x108
86c36125f6SEmmanuel Vadot #define	MMC_RECEIVE_INTERRUPT_MASK	0x10C
87c36125f6SEmmanuel Vadot #define	MMC_TRANSMIT_INTERRUPT_MASK	0x110
88c36125f6SEmmanuel Vadot #define	TXOCTETCOUNT_GB			0x114
89c36125f6SEmmanuel Vadot #define	TXFRAMECOUNT_GB			0x118
90c36125f6SEmmanuel Vadot #define	TXBROADCASTFRAMES_G		0x11C
91c36125f6SEmmanuel Vadot #define	TXMULTICASTFRAMES_G		0x120
92c36125f6SEmmanuel Vadot #define	TX64OCTETS_GB			0x124
93c36125f6SEmmanuel Vadot #define	TX65TO127OCTETS_GB		0x128
94c36125f6SEmmanuel Vadot #define	TX128TO255OCTETS_GB		0x12C
95c36125f6SEmmanuel Vadot #define	TX256TO511OCTETS_GB		0x130
96c36125f6SEmmanuel Vadot #define	TX512TO1023OCTETS_GB		0x134
97c36125f6SEmmanuel Vadot #define	TX1024TOMAXOCTETS_GB		0x138
98c36125f6SEmmanuel Vadot #define	TXUNICASTFRAMES_GB		0x13C
99c36125f6SEmmanuel Vadot #define	TXMULTICASTFRAMES_GB		0x140
100c36125f6SEmmanuel Vadot #define	TXBROADCASTFRAMES_GB		0x144
101c36125f6SEmmanuel Vadot #define	TXUNDERFLOWERROR		0x148
102c36125f6SEmmanuel Vadot #define	TXSINGLECOL_G			0x14C
103c36125f6SEmmanuel Vadot #define	TXMULTICOL_G			0x150
104c36125f6SEmmanuel Vadot #define	TXDEFERRED			0x154
105c36125f6SEmmanuel Vadot #define	TXLATECOL			0x158
106c36125f6SEmmanuel Vadot #define	TXEXESSCOL			0x15C
107c36125f6SEmmanuel Vadot #define	TXCARRIERERR			0x160
108c36125f6SEmmanuel Vadot #define	TXOCTETCNT			0x164
109c36125f6SEmmanuel Vadot #define	TXFRAMECOUNT_G			0x168
110c36125f6SEmmanuel Vadot #define	TXEXCESSDEF			0x16C
111c36125f6SEmmanuel Vadot #define	TXPAUSEFRAMES			0x170
112c36125f6SEmmanuel Vadot #define	TXVLANFRAMES_G			0x174
113c36125f6SEmmanuel Vadot #define	TXOVERSIZE_G			0x178
114c36125f6SEmmanuel Vadot #define	RXFRAMECOUNT_GB			0x180
115c36125f6SEmmanuel Vadot #define	RXOCTETCOUNT_GB			0x184
116c36125f6SEmmanuel Vadot #define	RXOCTETCOUNT_G			0x188
117c36125f6SEmmanuel Vadot #define	RXBROADCASTFRAMES_G		0x18C
118c36125f6SEmmanuel Vadot #define	RXMULTICASTFRAMES_G		0x190
119c36125f6SEmmanuel Vadot #define	RXCRCERROR			0x194
120c36125f6SEmmanuel Vadot #define	RXALIGNMENTERROR		0x198
121c36125f6SEmmanuel Vadot #define	RXRUNTERROR			0x19C
122c36125f6SEmmanuel Vadot #define	RXJABBERERROR			0x1A0
123c36125f6SEmmanuel Vadot #define	RXUNDERSIZE_G			0x1A4
124c36125f6SEmmanuel Vadot #define	RXOVERSIZE_G			0x1A8
125c36125f6SEmmanuel Vadot #define	RX64OCTETS_GB			0x1AC
126c36125f6SEmmanuel Vadot #define	RX65TO127OCTETS_GB		0x1B0
127c36125f6SEmmanuel Vadot #define	RX128TO255OCTETS_GB		0x1B4
128c36125f6SEmmanuel Vadot #define	RX256TO511OCTETS_GB		0x1B8
129c36125f6SEmmanuel Vadot #define	RX512TO1023OCTETS_GB		0x1BC
130c36125f6SEmmanuel Vadot #define	RX1024TOMAXOCTETS_GB		0x1C0
131c36125f6SEmmanuel Vadot #define	RXUNICASTFRAMES_G		0x1C4
132c36125f6SEmmanuel Vadot #define	RXLENGTHERROR			0x1C8
133c36125f6SEmmanuel Vadot #define	RXOUTOFRANGETYPE		0x1CC
134c36125f6SEmmanuel Vadot #define	RXPAUSEFRAMES			0x1D0
135c36125f6SEmmanuel Vadot #define	RXFIFOOVERFLOW			0x1D4
136c36125f6SEmmanuel Vadot #define	RXVLANFRAMES_GB			0x1D8
137c36125f6SEmmanuel Vadot #define	RXWATCHDOGERROR			0x1DC
138c36125f6SEmmanuel Vadot #define	RXRCVERROR			0x1E0
139c36125f6SEmmanuel Vadot #define	RXCTRLFRAMES_G			0x1E4
140c36125f6SEmmanuel Vadot #define	MMC_IPC_RECEIVE_INT_MASK	0x200
141c36125f6SEmmanuel Vadot #define	MMC_IPC_RECEIVE_INT		0x208
142c36125f6SEmmanuel Vadot #define	RXIPV4_GD_FRMS			0x210
143c36125f6SEmmanuel Vadot #define	RXIPV4_HDRERR_FRMS		0x214
144c36125f6SEmmanuel Vadot #define	RXIPV4_NOPAY_FRMS		0x218
145c36125f6SEmmanuel Vadot #define	RXIPV4_FRAG_FRMS		0x21C
146c36125f6SEmmanuel Vadot #define	RXIPV4_UDSBL_FRMS		0x220
147c36125f6SEmmanuel Vadot #define	RXIPV6_GD_FRMS			0x224
148c36125f6SEmmanuel Vadot #define	RXIPV6_HDRERR_FRMS		0x228
149c36125f6SEmmanuel Vadot #define	RXIPV6_NOPAY_FRMS		0x22C
150c36125f6SEmmanuel Vadot #define	RXUDP_GD_FRMS			0x230
151c36125f6SEmmanuel Vadot #define	RXUDP_ERR_FRMS			0x234
152c36125f6SEmmanuel Vadot #define	RXTCP_GD_FRMS			0x238
153c36125f6SEmmanuel Vadot #define	RXTCP_ERR_FRMS			0x23C
154c36125f6SEmmanuel Vadot #define	RXICMP_GD_FRMS			0x240
155c36125f6SEmmanuel Vadot #define	RXICMP_ERR_FRMS			0x244
156c36125f6SEmmanuel Vadot #define	RXIPV4_GD_OCTETS		0x250
157c36125f6SEmmanuel Vadot #define	RXIPV4_HDRERR_OCTETS		0x254
158c36125f6SEmmanuel Vadot #define	RXIPV4_NOPAY_OCTETS		0x258
159c36125f6SEmmanuel Vadot #define	RXIPV4_FRAG_OCTETS		0x25C
160c36125f6SEmmanuel Vadot #define	RXIPV4_UDSBL_OCTETS		0x260
161c36125f6SEmmanuel Vadot #define	RXIPV6_GD_OCTETS		0x264
162c36125f6SEmmanuel Vadot #define	RXIPV6_HDRERR_OCTETS		0x268
163c36125f6SEmmanuel Vadot #define	RXIPV6_NOPAY_OCTETS		0x26C
164c36125f6SEmmanuel Vadot #define	RXUDP_GD_OCTETS			0x270
165c36125f6SEmmanuel Vadot #define	RXUDP_ERR_OCTETS		0x274
166c36125f6SEmmanuel Vadot #define	RXTCP_GD_OCTETS			0x278
167c36125f6SEmmanuel Vadot #define	RXTCPERROCTETS			0x27C
168c36125f6SEmmanuel Vadot #define	RXICMP_GD_OCTETS		0x280
169c36125f6SEmmanuel Vadot #define	RXICMP_ERR_OCTETS		0x284
170c36125f6SEmmanuel Vadot #define	L3_L4_CONTROL0			0x400
171c36125f6SEmmanuel Vadot #define	LAYER4_ADDRESS0			0x404
172c36125f6SEmmanuel Vadot #define	LAYER3_ADDR0_REG0		0x410
173c36125f6SEmmanuel Vadot #define	LAYER3_ADDR1_REG0		0x414
174c36125f6SEmmanuel Vadot #define	LAYER3_ADDR2_REG0		0x418
175c36125f6SEmmanuel Vadot #define	LAYER3_ADDR3_REG0		0x41C
176c36125f6SEmmanuel Vadot #define	L3_L4_CONTROL1			0x430
177c36125f6SEmmanuel Vadot #define	LAYER4_ADDRESS1			0x434
178c36125f6SEmmanuel Vadot #define	LAYER3_ADDR0_REG1		0x440
179c36125f6SEmmanuel Vadot #define	LAYER3_ADDR1_REG1		0x444
180c36125f6SEmmanuel Vadot #define	LAYER3_ADDR2_REG1		0x448
181c36125f6SEmmanuel Vadot #define	LAYER3_ADDR3_REG1		0x44C
182c36125f6SEmmanuel Vadot #define	L3_L4_CONTROL2			0x460
183c36125f6SEmmanuel Vadot #define	LAYER4_ADDRESS2			0x464
184c36125f6SEmmanuel Vadot #define	LAYER3_ADDR0_REG2		0x470
185c36125f6SEmmanuel Vadot #define	LAYER3_ADDR1_REG2		0x474
186c36125f6SEmmanuel Vadot #define	LAYER3_ADDR2_REG2		0x478
187c36125f6SEmmanuel Vadot #define	LAYER3_ADDR3_REG2		0x47C
188c36125f6SEmmanuel Vadot #define	L3_L4_CONTROL3			0x490
189c36125f6SEmmanuel Vadot #define	LAYER4_ADDRESS3			0x494
190c36125f6SEmmanuel Vadot #define	LAYER3_ADDR0_REG3		0x4A0
191c36125f6SEmmanuel Vadot #define	LAYER3_ADDR1_REG3		0x4A4
192c36125f6SEmmanuel Vadot #define	LAYER3_ADDR2_REG3		0x4A8
193c36125f6SEmmanuel Vadot #define	LAYER3_ADDR3_REG3		0x4AC
194c36125f6SEmmanuel Vadot #define	HASH_TABLE_REG(n)		0x500 + (0x4 * n)
195c36125f6SEmmanuel Vadot #define	VLAN_INCL_REG			0x584
196c36125f6SEmmanuel Vadot #define	VLAN_HASH_TABLE_REG		0x588
197c36125f6SEmmanuel Vadot #define	TIMESTAMP_CONTROL		0x700
198c36125f6SEmmanuel Vadot #define	SUB_SECOND_INCREMENT		0x704
199c36125f6SEmmanuel Vadot #define	SYSTEM_TIME_SECONDS		0x708
200c36125f6SEmmanuel Vadot #define	SYSTEM_TIME_NANOSECONDS		0x70C
201c36125f6SEmmanuel Vadot #define	SYSTEM_TIME_SECONDS_UPDATE	0x710
202c36125f6SEmmanuel Vadot #define	SYSTEM_TIME_NANOSECONDS_UPDATE	0x714
203c36125f6SEmmanuel Vadot #define	TIMESTAMP_ADDEND		0x718
204c36125f6SEmmanuel Vadot #define	TARGET_TIME_SECONDS		0x71C
205c36125f6SEmmanuel Vadot #define	TARGET_TIME_NANOSECONDS		0x720
206c36125f6SEmmanuel Vadot #define	SYSTEM_TIME_HIGHER_WORD_SECONDS	0x724
207c36125f6SEmmanuel Vadot #define	TIMESTAMP_STATUS		0x728
208c36125f6SEmmanuel Vadot #define	PPS_CONTROL			0x72C
209c36125f6SEmmanuel Vadot #define	AUXILIARY_TIMESTAMP_NANOSECONDS	0x730
210c36125f6SEmmanuel Vadot #define	AUXILIARY_TIMESTAMP_SECONDS	0x734
211c36125f6SEmmanuel Vadot #define	PPS0_INTERVAL			0x760
212c36125f6SEmmanuel Vadot #define	PPS0_WIDTH			0x764
213c36125f6SEmmanuel Vadot 
214c36125f6SEmmanuel Vadot /* DMA */
215c36125f6SEmmanuel Vadot #define	BUS_MODE		0x1000
216c36125f6SEmmanuel Vadot #define	 BUS_MODE_MIXEDBURST	(1 << 26)
217c36125f6SEmmanuel Vadot #define	 BUS_MODE_AAL		(1 << 25)
218c36125f6SEmmanuel Vadot #define	 BUS_MODE_EIGHTXPBL	(1 << 24) /* Multiplies PBL by 8 */
219c36125f6SEmmanuel Vadot #define	 BUS_MODE_USP		(1 << 23)
220c36125f6SEmmanuel Vadot #define	 BUS_MODE_RPBL_SHIFT	17 /* Single block transfer size */
221c36125f6SEmmanuel Vadot #define	 BUS_MODE_FIXEDBURST	(1 << 16)
222c36125f6SEmmanuel Vadot #define	 BUS_MODE_PRIORXTX_SHIFT	14
223c36125f6SEmmanuel Vadot #define	 BUS_MODE_PRIORXTX_41	3
224c36125f6SEmmanuel Vadot #define	 BUS_MODE_PRIORXTX_31	2
225c36125f6SEmmanuel Vadot #define	 BUS_MODE_PRIORXTX_21	1
226c36125f6SEmmanuel Vadot #define	 BUS_MODE_PRIORXTX_11	0
227c36125f6SEmmanuel Vadot #define	 BUS_MODE_PBL_SHIFT	8 /* Single block transfer size */
228c36125f6SEmmanuel Vadot #define	 BUS_MODE_SWR		(1 << 0) /* Reset */
229c36125f6SEmmanuel Vadot #define	TRANSMIT_POLL_DEMAND	0x1004
230c36125f6SEmmanuel Vadot #define	RECEIVE_POLL_DEMAND	0x1008
231c36125f6SEmmanuel Vadot #define	RX_DESCR_LIST_ADDR	0x100C
232c36125f6SEmmanuel Vadot #define	TX_DESCR_LIST_ADDR	0x1010
233c36125f6SEmmanuel Vadot #define	DMA_STATUS		0x1014
234c36125f6SEmmanuel Vadot #define	 DMA_STATUS_NIS		(1 << 16)
235c36125f6SEmmanuel Vadot #define	 DMA_STATUS_AIS		(1 << 15)
236c36125f6SEmmanuel Vadot #define	 DMA_STATUS_FBI		(1 << 13)
237c36125f6SEmmanuel Vadot #define	 DMA_STATUS_RI		(1 << 6)
238c36125f6SEmmanuel Vadot #define	 DMA_STATUS_TI		(1 << 0)
239c36125f6SEmmanuel Vadot #define	 DMA_STATUS_INTR_MASK	0x1ffff
240c36125f6SEmmanuel Vadot #define	OPERATION_MODE		0x1018
241c36125f6SEmmanuel Vadot #define	 MODE_RSF		(1 << 25) /* RX Full Frame */
242c36125f6SEmmanuel Vadot #define	 MODE_TSF		(1 << 21) /* TX Full Frame */
243c36125f6SEmmanuel Vadot #define	 MODE_FTF		(1 << 20) /* Flush TX FIFO */
244c36125f6SEmmanuel Vadot #define	 MODE_ST		(1 << 13) /* Start DMA TX */
245c36125f6SEmmanuel Vadot #define	 MODE_FUF		(1 << 6)  /* TX frames < 64bytes */
246c36125f6SEmmanuel Vadot #define	 MODE_RTC_LEV32		0x1
247c36125f6SEmmanuel Vadot #define	 MODE_RTC_SHIFT		3
248c36125f6SEmmanuel Vadot #define	 MODE_OSF		(1 << 2) /* Process Second frame */
249c36125f6SEmmanuel Vadot #define	 MODE_SR		(1 << 1) /* Start DMA RX */
250c36125f6SEmmanuel Vadot #define	INTERRUPT_ENABLE	0x101C
251c36125f6SEmmanuel Vadot #define	 INT_EN_NIE		(1 << 16) /* Normal/Summary */
252c36125f6SEmmanuel Vadot #define	 INT_EN_AIE		(1 << 15) /* Abnormal/Summary */
253c36125f6SEmmanuel Vadot #define	 INT_EN_ERE		(1 << 14) /* Early receive */
254c36125f6SEmmanuel Vadot #define	 INT_EN_FBE		(1 << 13) /* Fatal bus error */
255c36125f6SEmmanuel Vadot #define	 INT_EN_ETE		(1 << 10) /* Early transmit */
256c36125f6SEmmanuel Vadot #define	 INT_EN_RWE		(1 << 9)  /* Receive watchdog */
257c36125f6SEmmanuel Vadot #define	 INT_EN_RSE		(1 << 8)  /* Receive stopped */
258c36125f6SEmmanuel Vadot #define	 INT_EN_RUE		(1 << 7)  /* Recv buf unavailable */
259c36125f6SEmmanuel Vadot #define	 INT_EN_RIE		(1 << 6)  /* Receive interrupt */
260c36125f6SEmmanuel Vadot #define	 INT_EN_UNE		(1 << 5)  /* Tx underflow */
261c36125f6SEmmanuel Vadot #define	 INT_EN_OVE		(1 << 4)  /* Receive overflow */
262c36125f6SEmmanuel Vadot #define	 INT_EN_TJE		(1 << 3)  /* Transmit jabber */
263c36125f6SEmmanuel Vadot #define	 INT_EN_TUE		(1 << 2)  /* Tx. buf unavailable */
264c36125f6SEmmanuel Vadot #define	 INT_EN_TSE		(1 << 1)  /* Transmit stopped */
265c36125f6SEmmanuel Vadot #define	 INT_EN_TIE		(1 << 0)  /* Transmit interrupt */
266c36125f6SEmmanuel Vadot #define	 INT_EN_DEFAULT		(INT_EN_TIE|INT_EN_RIE|	\
267c36125f6SEmmanuel Vadot 	    INT_EN_NIE|INT_EN_AIE|			\
268c36125f6SEmmanuel Vadot 	    INT_EN_FBE|INT_EN_UNE)
269c36125f6SEmmanuel Vadot 
270c36125f6SEmmanuel Vadot #define	MISSED_FRAMEBUF_OVERFLOW_CNTR	0x1020
271c36125f6SEmmanuel Vadot #define	RECEIVE_INT_WATCHDOG_TMR	0x1024
272c36125f6SEmmanuel Vadot #define	AXI_BUS_MODE			0x1028
273c36125f6SEmmanuel Vadot #define	AHB_OR_AXI_STATUS		0x102C
274c36125f6SEmmanuel Vadot #define	CURRENT_HOST_TRANSMIT_DESCR	0x1048
275c36125f6SEmmanuel Vadot #define	CURRENT_HOST_RECEIVE_DESCR	0x104C
276c36125f6SEmmanuel Vadot #define	CURRENT_HOST_TRANSMIT_BUF_ADDR	0x1050
277c36125f6SEmmanuel Vadot #define	CURRENT_HOST_RECEIVE_BUF_ADDR	0x1054
2784b7975ecSEmmanuel Vadot 
279c36125f6SEmmanuel Vadot #define	HW_FEATURE			0x1058
2804b7975ecSEmmanuel Vadot #define	 HW_FEATURE_EXT_DESCRIPTOR	(1 << 24)
281c36125f6SEmmanuel Vadot 
282c36125f6SEmmanuel Vadot #define	DWC_GMAC_NORMAL_DESC		0x1
283c36125f6SEmmanuel Vadot #define	DWC_GMAC_EXT_DESC		0x2
284c36125f6SEmmanuel Vadot 
285c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_60_100M_DIV42	0x0
286c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_100_150M_DIV62	0x1
287c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_25_35M_DIV16	0x2
288c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_35_60M_DIV26	0x3
289c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_150_250M_DIV102	0x4
290c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_250_300M_DIV124	0x5
291c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_DIV4		0x8
292c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_DIV6		0x9
293c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_DIV8		0xa
294c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_DIV10		0xb
295c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_DIV12		0xc
296c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_DIV14		0xd
297c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_DIV16		0xe
298c36125f6SEmmanuel Vadot #define	GMAC_MII_CLK_DIV18		0xf
299c36125f6SEmmanuel Vadot 
300c36125f6SEmmanuel Vadot #endif	/* __DWC1000_REG_H__ */
301