/linux/drivers/accel/habanalabs/include/gaudi/asic_reg/ |
H A D | gaudi_blocks.h | 16 #define mmNIC0_PHY0_BASE 0x0ull 17 #define NIC0_PHY0_MAX_OFFSET 0x9F13 18 #define mmMME0_ACC_BASE 0x7FFC020000ull 19 #define MME0_ACC_MAX_OFFSET 0x5C00 20 #define MME0_ACC_SECTION 0x20000 21 #define mmMME0_SBAB_BASE 0x7FFC040000ull 22 #define MME0_SBAB_MAX_OFFSET 0x5800 23 #define MME0_SBAB_SECTION 0x1000 24 #define mmMME0_PRTN_BASE 0x7FFC041000ull 25 #define MME0_PRTN_MAX_OFFSET 0x5000 [all …]
|
/linux/arch/arm/boot/dts/aspeed/ |
H A D | ibm-power9-dual.dtsi | 5 cfam@0,0 { 6 reg = <0 0>; 9 chip-id = <0>; 13 reg = <0x1000 0x400>; 18 reg = <0x1800 0x400>; 20 #size-cells = <0>; 22 cfam0_i2c0: i2c-bus@0 { 23 reg = <0>; 85 reg = <0x2400 0x400>; 87 #size-cells = <0>; [all …]
|
H A D | ibm-power11-quad.dtsi | 126 #size-cells = <0>; 129 cfam-reset-gpios = <&gpio0 ASPEED_GPIO(Q, 0) GPIO_ACTIVE_HIGH>; 131 cfam@0,0 { 132 reg = <0 0>; 135 chip-id = <0>; 139 reg = <0x1000 0x400>; 144 reg = <0x1800 0x400>; 146 #size-cells = <0>; 148 cfam0_i2c0: i2c-bus@0 { 149 reg = <0>; /* OMI01 */ [all …]
|
H A D | aspeed-bmc-opp-tacoma.dts | 21 reg = <0x80000000 0x40000000>; 31 reg = <0xb8000000 0x4000000>; /* 64M */ 36 reg = <0xbc000000 0x180000>; /* 16 * (3 * 0x8000) */ 37 record-size = <0x8000>; 38 console-size = <0x8000>; 39 pmsg-size = <0x8000>; 46 reg = <0xbf000000 0x01000000>; /* 16M */ 97 io-channels = <&dps 0>; 142 flash@0 { 161 pinctrl-0 = <&pinctrl_spi1_default>; [all …]
|
/linux/Documentation/devicetree/bindings/fsi/ |
H A D | ibm,p9-fsi-controller.yaml | 35 reg = <0x3400 0x400>; 37 #size-cells = <0>; 39 cfam@0,0 { 40 reg = <0 0>; 43 chip-id = <0>;
|
/linux/arch/arm64/boot/dts/st/ |
H A D | stm32mp253.dtsi | 28 #power-domain-cells = <0>; 48 reg = <0x482d0000 0x4000>; 70 st,syscon = <&syscfg 0x3400>; 89 snps,blen = <0 0 0 0 16 8 4>; 90 snps,rd_osr_lmt = <0x7>; 91 snps,wr_osr_lmt = <0x7>;
|
H A D | stm32mp233.dtsi | 28 #power-domain-cells = <0>; 48 reg = <0x482d0000 0x4000>; 70 st,syscon = <&syscfg 0x3400>; 89 snps,blen = <0 0 0 0 16 8 4>; 90 snps,rd_osr_lmt = <0x7>; 91 snps,wr_osr_lmt = <0x7>;
|
/linux/include/dt-bindings/pinctrl/ |
H A D | dra.h | 13 #define MUX_MODE0 0x0 14 #define MUX_MODE1 0x1 15 #define MUX_MODE2 0x2 16 #define MUX_MODE3 0x3 17 #define MUX_MODE4 0x4 18 #define MUX_MODE5 0x5 19 #define MUX_MODE6 0x6 20 #define MUX_MODE7 0x7 21 #define MUX_MODE8 0x8 22 #define MUX_MODE9 0x9 [all …]
|
/linux/drivers/gpu/drm/mediatek/ |
H A D | mtk_dp_reg.h | 9 #define SEC_OFFSET 0x4000 15 /* offset: 0x0 */ 16 #define DP_PHY_GLB_BIAS_GEN_00 0x0 18 #define DP_PHY_GLB_DPAUX_TX 0x8 20 #define MTK_DP_0034 0x34 36 #define DA_XTP_GLB_LDO_EN_FORCE_EN BIT(0) 37 #define DP_PHY_LANE_TX_0 0x104 40 #define DP_PHY_LANE_TX_1 0x204 43 #define DP_PHY_LANE_TX_2 0x304 46 #define DP_PHY_LANE_TX_3 0x404 [all …]
|
/linux/drivers/soc/vt8500/ |
H A D | wmt-socinfo.c | 19 { "VT8420", 0x3300 }, 20 { "VT8430", 0x3357 }, 21 { "VT8500", 0x3400 }, 24 { "WM8425", 0x3429 }, 25 { "WM8435", 0x3437 }, 26 { "WM8440", 0x3451 }, 27 { "WM8505", 0x3426 }, 28 { "WM8650", 0x3465 }, 29 { "WM8750", 0x3445 }, 30 { "WM8850", 0x3481 }, [all …]
|
/linux/arch/arm64/boot/dts/qcom/ |
H A D | pm8998.dtsi | 34 pm8998_lsid0: pmic@0 { 36 reg = <0x0 SPMI_USID>; 38 #size-cells = <0>; 43 reg = <0x800>; 44 mode-bootloader = <0x2>; 45 mode-recovery = <0x1>; 49 interrupts = <0x0 0x8 0 IRQ_TYPE_EDGE_BOTH>; 57 interrupts = <0x0 0x8 1 IRQ_TYPE_EDGE_BOTH>; 66 reg = <0x2400>; 67 interrupts = <0x0 0x24 0x0 IRQ_TYPE_EDGE_RISING>; [all …]
|
H A D | sc8280xp-pmics.dtsi | 23 hysteresis = <0>; 29 hysteresis = <0>; 43 hysteresis = <0>; 49 hysteresis = <0>; 63 hysteresis = <0>; 69 hysteresis = <0>; 83 hysteresis = <0>; 89 hysteresis = <0>; 98 pmk8280: pmic@0 { 100 reg = <0x0 SPMI_USID>; [all …]
|
/linux/Documentation/devicetree/bindings/phy/ |
H A D | qcom,msm8996-qmp-pcie-phy.yaml | 57 "^phy@[0-9a-f]+$": 92 const: 0 98 const: 0 130 reg = <0x34000 0x488>; 133 ranges = <0x0 0x34000 0x4000>; 149 reg = <0x1000 0x130>, 150 <0x1200 0x200>, 151 <0x1400 0x1dc>; 156 #clock-cells = <0>; 159 #phy-cells = <0>; [all …]
|
H A D | mediatek,xsphy.yaml | 20 u2 port0 0x0000 MISC 21 0x0100 FMREG 22 0x0300 U2PHY_COM 23 u2 port1 0x1000 MISC 24 0x1100 FMREG 25 0x1300 U2PHY_COM 26 u2 port2 0x2000 MISC 28 u31 common 0x3000 DIG_GLB 29 0x3100 PHYA_GLB 30 u31 port0 0x3400 DIG_LN_TOP [all …]
|
/linux/Documentation/devicetree/bindings/thermal/ |
H A D | qcom-spmi-adc-tm-hc.yaml | 30 const: 0 54 "^([-a-z0-9]*)@[0-7]$": 62 minimum: 0 75 channel will be calibrated with 0V and 1.25V reference channels, 80 enum: [0, 100, 200, 300, 400, 500, 600, 700, 1000, 2000, 4000, 6000, 8000, 10000] 118 #size-cells = <0>; 122 reg = <0x3100>; 124 #size-cells = <0>; 135 reg = <0x3400>; 136 interrupts = <0x2 0x34 0x0 IRQ_TYPE_EDGE_RISING>; [all …]
|
H A D | qcom-spmi-adc-tm5.yaml | 33 const: 0 59 "^([-a-z0-9]*)@[0-7]$": 67 minimum: 0 80 channel will be calibrated with 0V and 1.25V reference channels, 139 "^([-a-z0-9]*)@[0-7]$": 171 #size-cells = <0>; 175 reg = <0x3100>; 177 #size-cells = <0>; 191 reg = <0x3500>; 192 interrupts = <0x2 0x35 0x0 IRQ_TYPE_EDGE_RISING>; [all …]
|
/linux/drivers/bus/ |
H A D | omap_l3_smx.h | 14 #define L3_COMPONENT 0x000 15 #define L3_CORE 0x018 16 #define L3_AGENT_CONTROL 0x020 17 #define L3_AGENT_STATUS 0x028 18 #define L3_ERROR_LOG 0x058 23 #define L3_ERROR_LOG_ADDR 0x060 26 #define L3_SI_CONTROL 0x020 27 #define L3_SI_FLAG_STATUS_0 0x510 31 #define L3_STATUS_0_MPUIA_BRST (shift << 0) 95 #define L3_SI_FLAG_STATUS_1 0x530 [all …]
|
H A D | omap_l3_noc.h | 16 #define CUSTOM_ERROR 0x2 17 #define STANDARD_ERROR 0x0 18 #define INBAND_ERROR 0x0 19 #define L3_APPLICATION_ERROR 0x0 20 #define L3_DEBUG_ERROR 0x1 23 #define L3_TARG_STDERRLOG_MAIN 0x48 24 #define L3_TARG_STDERRLOG_HDR 0x4c 25 #define L3_TARG_STDERRLOG_MSTADDR 0x50 26 #define L3_TARG_STDERRLOG_INFO 0x58 27 #define L3_TARG_STDERRLOG_SLVOFSLSB 0x5c [all …]
|
/linux/arch/alpha/kernel/ |
H A D | sys_nautilus.c | 75 dev->bus->self && dev->bus->self->device == 0x700f) in nautilus_map_irq() 92 pci_bus_read_config_byte(bus, 0x38, 0x43, &t8); in nautilus_kill_arch() 93 pci_bus_write_config_byte(bus, 0x38, 0x43, t8 | 0x80); in nautilus_kill_arch() 94 outb(1, 0x92); in nautilus_kill_arch() 95 outb(0, 0x92); in nautilus_kill_arch() 102 off = 0x2000; /* SLP_TYPE = 0, SLP_EN = 1 */ in nautilus_kill_arch() 103 pci_bus_read_config_dword(bus, 0x88, 0x10, &pmuport); in nautilus_kill_arch() 106 off = 0x3400; /* SLP_TYPE = 5, SLP_EN = 1 */ in nautilus_kill_arch() 107 pci_bus_read_config_dword(bus, 0x88, 0xe0, &pmuport); in nautilus_kill_arch() 109 pmuport &= 0xfffe; in nautilus_kill_arch() [all …]
|
/linux/arch/powerpc/boot/dts/fsl/ |
H A D | mpc8569si-post.dtsi | 39 interrupts = <19 2 0 0>; 40 sleep = <&pmc 0x08000000>; 43 /* controller at 0xa000 */ 49 bus-range = <0 255>; 51 interrupts = <26 2 0 0>; 52 sleep = <&pmc 0x20000000>; 54 pcie@0 { 55 reg = <0 0 0 0 0>; 60 interrupts = <26 2 0 0>; 61 interrupt-map-mask = <0xf800 0 0 7>; [all …]
|
/linux/drivers/gpu/drm/amd/include/asic_reg/oss/ |
H A D | oss_2_4_d.h | 27 #define mmIH_VMID_0_LUT 0xe00 28 #define mmIH_VMID_1_LUT 0xe01 29 #define mmIH_VMID_2_LUT 0xe02 30 #define mmIH_VMID_3_LUT 0xe03 31 #define mmIH_VMID_4_LUT 0xe04 32 #define mmIH_VMID_5_LUT 0xe05 33 #define mmIH_VMID_6_LUT 0xe06 34 #define mmIH_VMID_7_LUT 0xe07 35 #define mmIH_VMID_8_LUT 0xe08 36 #define mmIH_VMID_9_LUT 0xe09 [all …]
|
H A D | oss_3_0_1_d.h | 27 #define mmIH_VMID_0_LUT 0xe00 28 #define mmIH_VMID_1_LUT 0xe01 29 #define mmIH_VMID_2_LUT 0xe02 30 #define mmIH_VMID_3_LUT 0xe03 31 #define mmIH_VMID_4_LUT 0xe04 32 #define mmIH_VMID_5_LUT 0xe05 33 #define mmIH_VMID_6_LUT 0xe06 34 #define mmIH_VMID_7_LUT 0xe07 35 #define mmIH_VMID_8_LUT 0xe08 36 #define mmIH_VMID_9_LUT 0xe09 [all …]
|
H A D | oss_2_0_d.h | 27 #define mmIH_VMID_0_LUT 0xf50 28 #define mmIH_VMID_1_LUT 0xf51 29 #define mmIH_VMID_2_LUT 0xf52 30 #define mmIH_VMID_3_LUT 0xf53 31 #define mmIH_VMID_4_LUT 0xf54 32 #define mmIH_VMID_5_LUT 0xf55 33 #define mmIH_VMID_6_LUT 0xf56 34 #define mmIH_VMID_7_LUT 0xf57 35 #define mmIH_VMID_8_LUT 0xf58 36 #define mmIH_VMID_9_LUT 0xf59 [all …]
|
/linux/sound/soc/codecs/ |
H A D | wcd937x.h | 12 #define WCD937X_BASE_ADDRESS 0x3000 13 #define WCD937X_ANA_BIAS 0x3001 14 #define WCD937X_ANA_RX_SUPPLIES 0x3008 15 #define WCD937X_ANA_HPH 0x3009 16 #define WCD937X_ANA_EAR 0x300A 17 #define WCD937X_ANA_EAR_COMPANDER_CTL 0x300B 19 #define WCD937X_ANA_TX_CH1 0x300E 20 #define WCD937X_ANA_TX_CH2 0x300F 21 #define WCD937X_ANA_TX_CH3 0x3010 22 #define WCD937X_ANA_TX_CH3_HPF 0x301 [all...] |
/linux/arch/powerpc/boot/dts/ |
H A D | mpc836x_rdk.dts | 32 #size-cells = <0>; 34 PowerPC,8360@0 { 36 reg = <0>; 42 timebase-frequency = <0>; 43 bus-frequency = <0>; 44 clock-frequency = <0>; 51 reg = <0 0>; 60 ranges = <0 0xe0000000 0x200000>; 61 reg = <0xe0000000 0x200>; 63 bus-frequency = <0>; [all …]
|