/linux/tools/testing/vma/ |
H A D | vma.c | 38 } while (0) 195 int count = 0; in cleanup_mm() 200 vma_iter_set(vmi, 0); in cleanup_mm() 207 mm->map_count = 0; in cleanup_mm() 233 struct vm_area_struct *vma_left = alloc_vma(&mm, 0, 0x1000, 0, flags); in test_simple_merge() 234 struct vm_area_struct *vma_right = alloc_vma(&mm, 0x2000, 0x3000, in test_simple_merge() [all...] |
/linux/arch/arm64/boot/dts/sprd/ |
H A D | ums512.dtsi | 18 #size-cells = <0>; 49 CPU0: cpu@0 { 52 reg = <0x0 0x0>; 60 reg = <0x0 0x100>; 68 reg = <0x0 0x200>; 76 reg = <0x0 0x300>; 84 reg = <0x0 0x400>; 92 reg = <0x0 0x500>; 100 reg = <0x0 0x600>; 108 reg = <0x0 0x700>; [all …]
|
H A D | sharkl3.dtsi | 22 reg = <0 0x20e00000 0 0x4000>; 25 ranges = <0 0 0x20e00000 0x4000>; 27 apahb_gate: apahb-gate@0 { 29 reg = <0x0 0x1020>; 37 reg = <0 0x402b0000 0 0x4000>; 40 ranges = <0 0 0x402b0000 0x4000>; 42 pmu_gate: pmu-gate@0 { 44 reg = <0 0x1200>; 54 reg = <0 0x402e0000 0 0x4000>; 57 ranges = <0 0 0x402e0000 0x4000>; [all …]
|
/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx6ul-ccimx6ulsom.dtsi | 12 reg = <0x80000000 0>; /* will be filled by U-Boot */ 23 size = <0x4000000>; 35 pinctrl-0 = <&pinctrl_gpmi_nand>; 42 pinctrl-0 = <&pinctrl_i2c1>; 47 reg = <0x08>; 171 pinctrl-0 = <&pinctrl_uart1>; 179 pinctrl-0 = <&pinctrl_usdhc1 &pinctrl_wifibt_ctrl>; 190 MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B 0xb0b1 191 MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B 0xb0b1 192 MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B 0xb0b1 [all …]
|
H A D | imx6q-apalis-ixora-v1.2.dts | 37 pinctrl-0 = <&pinctrl_leds_ixora>; 63 gpio = <&gpio2 0 GPIO_ACTIVE_HIGH>; 65 pinctrl-0 = <&pinctrl_enable_3v3_vmmc>; 77 pinctrl-0 = <&pinctrl_enable_can1_power>; 87 pinctrl-0 = <&pinctrl_enable_can2_power>; 105 pinctrl-0 = <&pinctrl_uart24_forceoff>; 127 reg = <0x68>; 132 reg = <0x50>; 147 pinctrl-0 = <&pinctrl_reset_moci>; 221 pinctrl-0 = <&pinctrl_usdhc1_4bit &pinctrl_mmc_cd>; [all …]
|
H A D | imx6ul-ccimx6ulsbcpro.dts | 21 pwms = <&pwm5 0 50000 0>; 22 brightness-levels = <0 4 8 16 32 64 128 255>; 51 pinctrl-0 = <&pinctrl_adc1>; 57 pinctrl-0 = <&pinctrl_flexcan1>; 65 pinctrl-0 = <&pinctrl_flexcan2>; 73 pinctrl-0 = <&pinctrl_ecspi1_master>; 79 pinctrl-0 = <&pinctrl_enet1>; 87 pinctrl-0 = <&pinctrl_enet2 &pinctrl_enet2_mdio>; 96 #size-cells = <0>; 98 ethphy0: ethernet-phy@0 { [all …]
|
/linux/drivers/accel/habanalabs/include/goya/asic_reg/ |
H A D | goya_blocks.h | 16 #define mmPCI_NRTR_BASE 0x7FFC000000ull 17 #define PCI_NRTR_MAX_OFFSET 0x608 18 #define PCI_NRTR_SECTION 0x4000 19 #define mmPCI_RD_REGULATOR_BASE 0x7FFC004000ull 20 #define PCI_RD_REGULATOR_MAX_OFFSET 0x74 21 #define PCI_RD_REGULATOR_SECTION 0x1000 22 #define mmPCI_WR_REGULATOR_BASE 0x7FFC005000ull 23 #define PCI_WR_REGULATOR_MAX_OFFSET 0x74 24 #define PCI_WR_REGULATOR_SECTION 0x3B000 25 #define mmMME1_RTR_BASE 0x7FFC040000ull [all …]
|
H A D | cpu_ca53_cfg_masks.h | 23 #define CPU_CA53_CFG_ARM_CFG_AA64NAA32_SHIFT 0 24 #define CPU_CA53_CFG_ARM_CFG_AA64NAA32_MASK 0x3 26 #define CPU_CA53_CFG_ARM_CFG_END_MASK 0x30 28 #define CPU_CA53_CFG_ARM_CFG_TE_MASK 0x300 30 #define CPU_CA53_CFG_ARM_CFG_VINITHI_MASK 0x3000 33 #define CPU_CA53_CFG_RST_ADDR_LSB_VECTOR_SHIFT 0 34 #define CPU_CA53_CFG_RST_ADDR_LSB_VECTOR_MASK 0xFFFFFFFF 37 #define CPU_CA53_CFG_RST_ADDR_MSB_VECTOR_SHIFT 0 38 #define CPU_CA53_CFG_RST_ADDR_MSB_VECTOR_MASK 0xFF 41 #define CPU_CA53_CFG_ARM_RST_CONTROL_NCPUPORESET_SHIFT 0 [all …]
|
/linux/drivers/accel/habanalabs/include/gaudi2/asic_reg/ |
H A D | gaudi2_blocks_linux_driver.h | 16 #define mmDCORE0_TPC0_ROM_TABLE_BASE 0x0ull 17 #define DCORE0_TPC0_ROM_TABLE_MAX_OFFSET 0x1000 18 #define DCORE0_TPC0_ROM_TABLE_SECTION 0x1000 19 #define mmDCORE0_TPC0_EML_SPMU_BASE 0x1000ull 20 #define DCORE0_TPC0_EML_SPMU_MAX_OFFSET 0x1000 21 #define DCORE0_TPC0_EML_SPMU_SECTION 0x1000 22 #define mmDCORE0_TPC0_EML_ETF_BASE 0x2000ull 23 #define DCORE0_TPC0_EML_ETF_MAX_OFFSET 0x1000 24 #define DCORE0_TPC0_EML_ETF_SECTION 0x1000 25 #define mmDCORE0_TPC0_EML_STM_BASE 0x3000ull [all …]
|
/linux/sound/isa/msnd/ |
H A D | msnd.c | 48 writew(0, base + JQS_wHead); in snd_msnd_init_queue() 49 writew(0, base + JQS_wTail); in snd_msnd_init_queue() 58 while (timeout-- > 0) in snd_msnd_wait_TXDE() 60 return 0; in snd_msnd_wait_TXDE() 70 while (timeout-- > 0) in snd_msnd_wait_HC0() 72 return 0; in snd_msnd_wait_HC0() 82 if (snd_msnd_wait_HC0(dev) == 0) { in snd_msnd_send_dsp_cmd() 85 return 0; in snd_msnd_send_dsp_cmd() 100 if (snd_msnd_wait_TXDE(dev) == 0) { in snd_msnd_send_word() 104 return 0; in snd_msnd_send_word() [all …]
|
/linux/arch/arm/boot/dts/ti/omap/ |
H A D | am57-pruss.dtsi | 11 reg = <0x4b226000 0x4>, 12 <0x4b226004 0x4>; 23 clocks = <&l4per2_clkctrl DRA7_L4PER2_PRUSS1_CLKCTRL 0>; 27 ranges = <0x00000000 0x4b200000 0x80000>; 29 pruss1: pruss@0 { 31 reg = <0x0 0x80000>; 36 pruss1_mem: memories@0 { 37 reg = <0x0 0x2000>, 38 <0x2000 0x2000>, 39 <0x10000 0x8000>; [all …]
|
/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
H A D | uvd_4_2_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
H A D | uvd_5_0_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
H A D | uvd_6_0_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
H A D | uvd_3_1_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
/linux/drivers/net/dsa/mv88e6xxx/ |
H A D | global1.h | 16 /* Offset 0x00: Switch Global Status Register */ 17 #define MV88E6XXX_G1_STS 0x00 18 #define MV88E6352_G1_STS_PPU_STATE 0x8000 19 #define MV88E6185_G1_STS_PPU_STATE_MASK 0xc000 20 #define MV88E6185_G1_STS_PPU_STATE_DISABLED_RST 0x0000 21 #define MV88E6185_G1_STS_PPU_STATE_INITIALIZING 0x4000 22 #define MV88E6185_G1_STS_PPU_STATE_DISABLED 0x8000 23 #define MV88E6185_G1_STS_PPU_STATE_POLLING 0xc000 24 #define MV88E6XXX_G1_STS_INIT_READY 0x0800 34 #define MV88E6XXX_G1_STS_IRQ_EEPROM_DONE 0 [all …]
|
H A D | global2.h | 16 /* Offset 0x00: Interrupt Source Register */ 17 #define MV88E6XXX_G2_INT_SRC 0x00 18 #define MV88E6XXX_G2_INT_SRC_WDOG 0x8000 19 #define MV88E6XXX_G2_INT_SRC_JAM_LIMIT 0x4000 20 #define MV88E6XXX_G2_INT_SRC_DUPLEX_MISMATCH 0x2000 21 #define MV88E6XXX_G2_INT_SRC_WAKE_EVENT 0x1000 22 #define MV88E6352_G2_INT_SRC_SERDES 0x0800 23 #define MV88E6352_G2_INT_SRC_PHY 0x001f 24 #define MV88E6390_G2_INT_SRC_PHY 0x07fe 28 /* Offset 0x01: Interrupt Mask Register */ [all …]
|
/linux/arch/powerpc/include/asm/ |
H A D | kdump.h | 7 #define KDUMP_KERNELBASE 0x2000000 12 #define KDUMP_RESERVE_LIMIT 0x10000 /* 64K */ 23 #define KDUMP_TRAMPOLINE_START 0x0100 24 #define KDUMP_TRAMPOLINE_END 0x3000 26 #define KDUMP_TRAMPOLINE_START (0x0100 + PAGE_OFFSET) 27 #define KDUMP_TRAMPOLINE_END (0x3000 + PAGE_OFFSET)
|
/linux/arch/arm/boot/dts/intel/ixp/ |
H A D | intel-ixp43x-gateworks-gw2358.dts | 16 memory@0 { 19 reg = <0x00000000 0x8000000>; 35 gpios = <&pld1 0 GPIO_ACTIVE_LOW>; 47 #size-cells = <0>; 51 reg = <0x28>; 55 reg = <0x68>; 59 reg = <0x51>; 66 reg = <0x56>; 73 reg = <0x57>; 81 flash@0,0 { [all …]
|
/linux/Documentation/devicetree/bindings/mfd/ |
H A D | sprd,ums512-glbreg.yaml | 41 "^clock-controller@[0-9a-f]+$": 57 reg = <0x71000000 0x3000>; 60 ranges = <0 0x71000000 0x3000>; 62 clock-controller@0 { 64 reg = <0x0 0x2000>; 72 reg = <0x32360000 0x1000>;
|
/linux/arch/powerpc/boot/dts/fsl/ |
H A D | pq3-i2c-0.dtsi | 2 * PQ3 I2C device tree stub [ controller @ offset 0x3000 ] 37 #size-cells = <0>; 38 cell-index = <0>; 40 reg = <0x3000 0x100>; 41 interrupts = <43 2 0 0>;
|
/linux/arch/sh/boot/romimage/ |
H A D | mmcif-sh7724.c | 14 #define MMCIF_BASE (void __iomem *)0xa4ca0000 16 #define MSTPCR2 0xa4150038 17 #define PTWCR 0xa4050146 18 #define PTXCR 0xa4050148 19 #define PSELA 0xa405014e 20 #define PSELE 0xa4050156 21 #define HIZCRC 0xa405015c 22 #define DRVCRA 0xa405018a 42 __raw_writel(__raw_readl(MSTPCR2) & ~0x20000000, MSTPCR2); in mmcif_loader() 45 __raw_writew(0x0000, PTWCR); in mmcif_loader() [all …]
|
/linux/drivers/media/platform/qcom/venus/ |
H A D | hfi_venus_io.h | 9 #define VBIF_BASE 0x80000 11 #define VBIF_AXI_HALT_CTRL0 0x208 12 #define VBIF_AXI_HALT_CTRL1 0x20c 14 #define VBIF_AXI_HALT_CTRL0_HALT_REQ BIT(0) 15 #define VBIF_AXI_HALT_CTRL1_HALT_ACK BIT(0) 18 #define CPU_BASE 0xc0000 20 #define CPU_CS_BASE (CPU_BASE + 0x12000) 21 #define CPU_IC_BASE (CPU_BASE + 0x1f000) 22 #define CPU_BASE_V6 0xa0000 24 #define CPU_IC_BASE_V6 (CPU_BASE_V6 + 0x138) [all …]
|
/linux/drivers/net/wireless/broadcom/brcm80211/include/ |
H A D | brcmu_d11.h | 20 /* bit 0~7 channel number 21 * for 80+80 channels: bit 0~3 low channel id, bit 4~7 high channel id 23 #define BRCMU_CHSPEC_CH_MASK 0x00ff 24 #define BRCMU_CHSPEC_CH_SHIFT 0 25 #define BRCMU_CHSPEC_CHL_MASK 0x000f 26 #define BRCMU_CHSPEC_CHL_SHIFT 0 27 #define BRCMU_CHSPEC_CHH_MASK 0x00f0 36 #define BRCMU_CHSPEC_D11N_SB_MASK 0x0300 38 #define BRCMU_CHSPEC_D11N_SB_L 0x0100 /* control lower */ 39 #define BRCMU_CHSPEC_D11N_SB_U 0x0200 /* control upper */ [all …]
|
/linux/drivers/bus/ |
H A D | omap_l3_smx.h | 14 #define L3_COMPONENT 0x000 15 #define L3_CORE 0x018 16 #define L3_AGENT_CONTROL 0x020 17 #define L3_AGENT_STATUS 0x028 18 #define L3_ERROR_LOG 0x058 23 #define L3_ERROR_LOG_ADDR 0x060 26 #define L3_SI_CONTROL 0x020 27 #define L3_SI_FLAG_STATUS_0 0x510 31 #define L3_STATUS_0_MPUIA_BRST (shift << 0) 95 #define L3_SI_FLAG_STATUS_1 0x530 [all …]
|