| /freebsd/sys/contrib/device-tree/src/arm64/allwinner/ |
| H A D | sun50i-h5.dtsi | 11 #size-cells = <0>; 13 cpu0: cpu@0 { 16 reg = <0>; 84 reg = <0x01c00000 0x1000>; 91 reg = <0x00018000 0x1c000>; 94 ranges = <0 0x00018000 0x1c000>; 96 ve_sram: sram-section@0 { 99 reg = <0x000000 0x1c000>; 106 reg = <0x01c0e000 0x1000>; 117 reg = <0x01c15000 0x1000>; [all …]
|
| /freebsd/sys/contrib/device-tree/Bindings/net/can/ |
| H A D | fsl-flexcan.txt | 39 0: clock source 0 (oscillator clock) 48 reg = <0x1c000 0x1000>; 49 interrupts = <48 0x2>; 52 fsl,clk-source = <0>; // select clock source 0 for PE
|
| H A D | fsl,flexcan.yaml | 99 maximum: 0xff 101 maximum: 0x1f 109 0: clock source 0 (oscillator clock) 113 minimum: 0 128 minimum: 0 145 reg = <0x1c000 0x1000>; 146 interrupts = <48 0x2>; 149 fsl,clk-source = /bits/ 8 <0>; 156 reg = <0x02090000 0x4000>; 157 interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH>; [all …]
|
| /freebsd/sys/contrib/device-tree/src/powerpc/fsl/ |
| H A D | qoriq-bman1-portals.dtsi | 40 bman-portal@0 { 42 reg = <0x0 0x4000>, <0x100000 0x1000>; 43 interrupts = <105 2 0 0>; 47 reg = <0x4000 0x4000>, <0x101000 0x1000>; 48 interrupts = <107 2 0 0>; 52 reg = <0x8000 0x4000>, <0x102000 0x1000>; 53 interrupts = <109 2 0 0>; 57 reg = <0xc000 0x4000>, <0x103000 0x1000>; 58 interrupts = <111 2 0 0>; 62 reg = <0x10000 0x4000>, <0x104000 0x1000>; [all …]
|
| H A D | qoriq-qman1-portals.dtsi | 40 qportal0: qman-portal@0 { 42 reg = <0x0 0x4000>, <0x100000 0x1000>; 43 interrupts = <104 2 0 0>; 44 cell-index = <0x0>; 48 reg = <0x4000 0x4000>, <0x101000 0x1000>; 49 interrupts = <106 2 0 0>; 54 reg = <0x8000 0x4000>, <0x102000 0x1000>; 55 interrupts = <108 2 0 0>; 60 reg = <0xc000 0x4000>, <0x103000 0x1000>; 61 interrupts = <110 2 0 0>; [all …]
|
| H A D | b4si-post.dtsi | 37 alloc-ranges = <0 0 0x10000 0>; 42 alloc-ranges = <0 0 0x10000 0>; 47 alloc-ranges = <0 0 0x10000 0>; 54 interrupts = <25 2 0 0>; 57 /* controller at 0x200000 */ 63 bus-range = <0x0 0xff>; 64 interrupts = <20 2 0 0>; 66 pcie@0 { 71 reg = <0 0 0 0 0>; 72 interrupts = <20 2 0 0>; [all …]
|
| H A D | p1010si-post.dtsi | 39 interrupts = <16 2 0 0 19 2 0 0>; 42 /* controller at 0x9000 */ 48 bus-range = <0 255>; 50 interrupts = <16 2 0 0>; 52 pcie@0 { 53 reg = <0 0 0 0 0>; 58 interrupts = <16 2 0 0>; 59 interrupt-map-mask = <0xf800 0 0 7>; 61 /* IDSEL 0x0 */ 62 0000 0x0 0x0 0x1 &mpic 0x4 0x1 0x0 0x0 [all …]
|
| H A D | t2081si-post.dtsi | 37 alloc-ranges = <0 0 0x10000 0>; 42 alloc-ranges = <0 0 0x10000 0>; 47 alloc-ranges = <0 0 0x10000 0>; 54 interrupts = <25 2 0 0>; 57 /* controller at 0x240000 */ 59 compatible = "fsl,t2080-pcie", "fsl,qoriq-pcie-v3.0", "fsl,qoriq-pcie"; 63 bus-range = <0x0 0xff>; 64 interrupts = <20 2 0 0>; 66 pcie@0 { 67 reg = <0 0 0 0 0>; [all …]
|
| H A D | t1040si-post.dtsi | 39 alloc-ranges = <0 0 0x10000 0>; 44 alloc-ranges = <0 0 0x10000 0>; 49 alloc-ranges = <0 0 0x10000 0>; 56 interrupts = <25 2 0 0>; 64 bus-range = <0x0 0xff>; 65 interrupts = <20 2 0 0>; 67 pcie@0 { 68 reg = <0 0 0 0 0>; 73 interrupts = <20 2 0 0>; 74 interrupt-map-mask = <0xf800 0 0 7>; [all …]
|
| H A D | t4240si-post.dtsi | 37 alloc-ranges = <0 0 0x10000 0>; 42 alloc-ranges = <0 0 0x10000 0>; 47 alloc-ranges = <0 0 0x10000 0>; 54 interrupts = <25 2 0 0>; 57 /* controller at 0x240000 */ 59 compatible = "fsl,t4240-pcie", "fsl,qoriq-pcie-v3.0"; 63 bus-range = <0x0 0xff>; 64 interrupts = <20 2 0 0>; 65 pcie@0 { 70 reg = <0 0 0 0 0>; [all …]
|
| /freebsd/sys/contrib/device-tree/Bindings/mfd/ |
| H A D | ti,j721e-system-controller.yaml | 48 "^mux-controller@[0-9a-f]+$": 53 "^clock-controller@[0-9a-f]+$": 59 "phy@[0-9a-f]+$": 65 "^chipid@[0-9a-f]+$": 84 reg = <0x00100000 0x1c000>; 91 reg = <0x00004080 0x50>; 95 <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */ 96 <0x4090 0x3>, <0x4094 0x3>, /* SERDES1 lane0/1 select */ 97 <0x40a0 0x3>, <0x40a4 0x3>, /* SERDES2 lane0/1 select */ 98 <0x40b0 0x3>, <0x40b4 0x3>, /* SERDES3 lane0/1 select */ [all …]
|
| /freebsd/sys/contrib/device-tree/Bindings/soc/ti/ |
| H A D | ti,j721e-system-controller.yaml | 48 "^mux-controller@[0-9a-f]+$": 53 "^clock-controller@[0-9a-f]+$": 59 "phy@[0-9a-f]+$": 65 "^chipid@[0-9a-f]+$": 84 reg = <0x00100000 0x1c000>; 91 reg = <0x00004080 0x50>; 95 <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */ 96 <0x4090 0x3>, <0x4094 0x3>, /* SERDES1 lane0/1 select */ 97 <0x40a0 0x3>, <0x40a4 0x3>, /* SERDES2 lane0/1 select */ 98 <0x40b0 0x3>, <0x40b4 0x3>, /* SERDES3 lane0/1 select */ [all …]
|
| /freebsd/sys/contrib/alpine-hal/ |
| H A D | al_hal_udma_regs.h | 52 #define AL_UDMA_REV_ID_REV0 0 68 uint32_t rsrvd0[(0x10000 - sizeof(struct udma_m2s_regs)) >> 2]; 70 uint32_t rsrvd1[((0x1C000 - 0x10000) - sizeof(struct udma_s2m_regs)) >> 2];
|
| /freebsd/sys/dev/qcom_gcc/ |
| H A D | qcom_gcc_ipq4018_reset.c | 57 [WIFI0_CPU_INIT_RESET] = { 0x1f008, 5 }, 58 [WIFI0_RADIO_SRIF_RESET] = { 0x1f008, 4 }, 59 [WIFI0_RADIO_WARM_RESET] = { 0x1f008, 3 }, 60 [WIFI0_RADIO_COLD_RESET] = { 0x1f008, 2 }, 61 [WIFI0_CORE_WARM_RESET] = { 0x1f008, 1 }, 62 [WIFI0_CORE_COLD_RESET] = { 0x1f008, 0 }, 63 [WIFI1_CPU_INIT_RESET] = { 0x20008, 5 }, 64 [WIFI1_RADIO_SRIF_RESET] = { 0x20008, 4 }, 65 [WIFI1_RADIO_WARM_RESET] = { 0x20008, 3 }, 66 [WIFI1_RADIO_COLD_RESET] = { 0x20008, 2 }, [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm64/qcom/ |
| H A D | msm8953-motorola-potter.dts | 18 qcom,msm-id = <293 0>; 19 qcom,board-id = <0x46 0x83a0>; 28 reg = <0 0x90001000 0 (2220 * 1920 * 3)>; 51 pinctrl-0 = <&gpio_key_default>; 62 reg = <0x0 0x84300000 0x0 0x2000000>; 67 reg = <0x0 0x90001000 0x0 (1080 * 1920 * 3)>; 72 reg = <0x0 0xaefd2000 0x0 0x2e000>; 77 reg = <0x0 0xeefe4000 0x0 0x1c000>; 83 reg = <0x0 0xef000000 0x0 0x80000>; 84 console-size = <0x40000>; [all …]
|
| /freebsd/sys/dev/ath/ath_hal/ar5210/ |
| H A D | ar5210.h | 22 #define AR5210_MAGIC 0x19980124 24 #if 0 30 #define AR5210_TXD_CTRL_A_HDR_LEN(_val) (((_val) ) & 0x0003f) 31 #define AR5210_TXD_CTRL_A_TX_RATE(_val) (((_val) << 6) & 0x003c0) 32 #define AR5210_TXD_CTRL_A_RTS_ENABLE ( 0x00c00) 33 #define AR5210_TXD_CTRL_A_CLEAR_DEST_MASK(_val) (((_val) << 12) & 0x01000) 34 #define AR5210_TXD_CTRL_A_ANT_MODE(_val) (((_val) << 13) & 0x02000) 35 #define AR5210_TXD_CTRL_A_PKT_TYPE(_val) (((_val) << 14) & 0x1c000) 36 #define AR5210_TXD_CTRL_A_INT_REQ ( 0x20000) 37 #define AR5210_TXD_CTRL_A_KEY_VALID ( 0x40000) [all …]
|
| /freebsd/sys/dts/powerpc/ |
| H A D | p3041si.dtsi | 103 #size-cells = <0>; 105 cpu0: PowerPC,e500mc@0 { 107 reg = <0>; 145 dcsr-epu@0 { 147 interrupts = <52 2 0 0 148 84 2 0 0 149 85 2 0 0>; 151 reg = <0x0 0x1000>; 155 reg = <0x1000 0x1000 0x1000000 0x8000>; 159 reg = <0x2000 0x1000>; [all …]
|
| H A D | p2041si.dtsi | 102 #size-cells = <0>; 104 cpu0: PowerPC,e500mc@0 { 106 reg = <0>; 144 dcsr-epu@0 { 146 interrupts = <52 2 0 0 147 84 2 0 0 148 85 2 0 0>; 150 reg = <0x0 0x1000>; 154 reg = <0x1000 0x1000 0x1000000 0x8000>; 158 reg = <0x2000 0x1000>; [all …]
|
| H A D | p5020si.dtsi | 109 #size-cells = <0>; 111 cpu0: PowerPC,e5500@0 { 113 reg = <0>; 135 dcsr-epu@0 { 137 interrupts = <52 2 0 0 138 84 2 0 0 139 85 2 0 0>; 141 reg = <0x0 0x1000>; 145 reg = <0x1000 0x1000 0x1000000 0x8000>; 149 reg = <0x2000 0x1000>; [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm/qcom/ |
| H A D | qcom-sdx55.dtsi | 20 qcom,msm-id = <357 0x10000>, <368 0x10000>, <418 0x10000>; 25 reg = <0 0>; 31 #clock-cells = <0>; 38 #clock-cells = <0>; 44 #clock-cells = <0>; 51 #size-cells = <0>; 53 cpu0: cpu@0 { 56 reg = <0x0>; 108 reg = <0x8fc00000 0x80000>; 113 reg = <0x8fc80000 0x40000>; [all …]
|
| H A D | qcom-sdx65.dtsi | 20 qcom,msm-id = <458 0x10000>, <483 0x10000>, <509 0x10000>; 25 reg = <0 0>; 33 #clock-cells = <0>; 40 #clock-cells = <0>; 46 #clock-cells = <0>; 52 #size-cells = <0>; 54 cpu0: cpu@0 { 57 reg = <0x0>; 115 reg = <0x8fcad000 0x40000>; 120 reg = <0x8fcfd000 0x1000>; [all …]
|
| /freebsd/sys/powerpc/powermac/ |
| H A D | macio.c | 140 { 0, 0 } 149 EARLY_DRIVER_MODULE(macio, pci, macio_pci_driver, 0, 0, BUS_PASS_BUS); 158 { 0x0017106b, "Paddington I/O Controller" }, 159 { 0x0022106b, "KeyLargo I/O Controller" }, 160 { 0x0025106b, "Pangea I/O Controller" }, 161 { 0x003e106b, "Intrepid I/O Controller" }, 162 { 0x0041106b, "K2 KeyLargo I/O Controller" }, 163 { 0x004f106b, "Shasta I/O Controller" }, 164 { 0, NULL } 171 #define MACIO_QUIRK_IGNORE 0x00000001 [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm64/ti/ |
| H A D | k3-am65-main.dtsi | 12 reg = <0x0 0x70000000 0x0 0x200000>; 15 ranges = <0x0 0x0 0x70000000 0x200000>; 17 atf-sram@0 { 18 reg = <0x0 0x20000>; 22 reg = <0xf0000 0x10000>; 26 reg = <0x100000 0x100000>; 37 reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */ 38 <0x00 0x01880000 0x00 0x90000>, /* GICR */ 39 <0x00 0x6f000000 0x00 0x2000>, /* GICC */ 40 <0x00 0x6f010000 0x00 0x1000>, /* GICH */ [all …]
|
| H A D | k3-j7200-main.dtsi | 10 #clock-cells = <0>; 18 reg = <0x00 0x70000000 0x00 0x100000>; 21 ranges = <0x00 0x00 0x70000000 0x100000>; 23 atf-sram@0 { 24 reg = <0x00 0x20000>; 30 reg = <0x00 0x00100000 0x00 0x1c000>; 33 ranges = <0x00 0x00 0x00100000 0x1c000>; 37 reg = <0x4080 0x20>; 39 mux-reg-masks = <0x0 0x3>, <0x4 0x3>, /* SERDES0 lane0/1 select */ 40 <0x8 0x3>, <0xc 0x3>; /* SERDES0 lane2/3 select */ [all …]
|
| /freebsd/sys/contrib/device-tree/src/mips/img/ |
| H A D | pistachio.dtsi | 23 #size-cells = <0>; 25 cpu0: cpu@0 { 28 reg = <0>; 46 reg = <0x18100000 0x200>; 56 pinctrl-0 = <&i2c0_pins>; 59 #size-cells = <0>; 64 reg = <0x18100200 0x200>; 74 pinctrl-0 = <&i2c1_pins>; 77 #size-cells = <0>; 82 reg = <0x18100400 0x200>; [all …]
|