/linux/drivers/accel/habanalabs/include/gaudi2/asic_reg/ |
H A D | gaudi2_blocks_linux_driver.h | 16 #define mmDCORE0_TPC0_ROM_TABLE_BASE 0x0ull 17 #define DCORE0_TPC0_ROM_TABLE_MAX_OFFSET 0x1000 18 #define DCORE0_TPC0_ROM_TABLE_SECTION 0x1000 19 #define mmDCORE0_TPC0_EML_SPMU_BASE 0x1000ull 20 #define DCORE0_TPC0_EML_SPMU_MAX_OFFSET 0x1000 21 #define DCORE0_TPC0_EML_SPMU_SECTION 0x1000 22 #define mmDCORE0_TPC0_EML_ETF_BASE 0x2000ull 23 #define DCORE0_TPC0_EML_ETF_MAX_OFFSET 0x1000 24 #define DCORE0_TPC0_EML_ETF_SECTION 0x1000 25 #define mmDCORE0_TPC0_EML_STM_BASE 0x3000ull [all …]
|
/linux/drivers/bus/ |
H A D | omap_l3_smx.h | 14 #define L3_COMPONENT 0x000 15 #define L3_CORE 0x018 16 #define L3_AGENT_CONTROL 0x020 17 #define L3_AGENT_STATUS 0x028 18 #define L3_ERROR_LOG 0x058 23 #define L3_ERROR_LOG_ADDR 0x060 26 #define L3_SI_CONTROL 0x020 27 #define L3_SI_FLAG_STATUS_0 0x510 31 #define L3_STATUS_0_MPUIA_BRST (shift << 0) 95 #define L3_SI_FLAG_STATUS_1 0x530 [all …]
|
/linux/arch/sparc/include/asm/ |
H A D | contregs.h | 12 #define AC_M_PCR 0x0000 /* shv Processor Control Reg */ 13 #define AC_M_CTPR 0x0100 /* shv Context Table Pointer Reg */ 14 #define AC_M_CXR 0x0200 /* shv Context Register */ 15 #define AC_M_SFSR 0x0300 /* shv Synchronous Fault Status Reg */ 16 #define AC_M_SFAR 0x0400 /* shv Synchronous Fault Address Reg */ 17 #define AC_M_AFSR 0x0500 /* hv Asynchronous Fault Status Reg */ 18 #define AC_M_AFAR 0x0600 /* hv Asynchronous Fault Address Reg */ 19 #define AC_M_RESET 0x0700 /* hv Reset Reg */ 20 #define AC_M_RPR 0x1000 /* hv Root Pointer Reg */ 21 #define AC_M_TSUTRCR 0x1000 /* s TLB Replacement Ctrl Reg */ [all …]
|
/linux/arch/arm/boot/dts/st/ |
H A D | stm32mp153.dtsi | 36 reg = <0x4400e000 0x400>, <0x44011000 0x1400>; 43 bosch,mram-cfg = <0x0 0 0 32 0 0 2 2>; 50 reg = <0x4400f000 0x400>, <0x44011000 0x2800>; 57 bosch,mram-cfg = <0x1400 0 0 32 0 0 2 2>;
|
H A D | stm32mp133.dtsi | 13 reg = <0x4400e000 0x400>, <0x44011000 0x1400>; 20 bosch,mram-cfg = <0x0 0 0 32 0 0 2 2>; 26 reg = <0x4400f000 0x400>, <0x44011000 0x2800>; 33 bosch,mram-cfg = <0x1400 0 0 32 0 0 2 2>; 42 reg = <0x48003000 0x400>; 49 #size-cells = <0>; 53 adc1: adc@0 { 57 #size-cells = <0>; 58 reg = <0x0>; 60 interrupts = <0>; [all …]
|
/linux/sound/soc/sof/amd/ |
H A D | acp-dsp-offset.h | 15 #define ACP_DMA_CNTL_0 0x00 16 #define ACP_DMA_DSCR_STRT_IDX_0 0x20 17 #define ACP_DMA_DSCR_CNT_0 0x40 18 #define ACP_DMA_PRIO_0 0x60 19 #define ACP_DMA_CUR_DSCR_0 0x80 20 #define ACP_DMA_ERR_STS_0 0xC0 21 #define ACP_DMA_DESC_BASE_ADDR 0xE0 22 #define ACP_DMA_DESC_MAX_NUM_DSCR 0xE4 23 #define ACP_DMA_CH_STS 0xE8 24 #define ACP_DMA_CH_GROUP 0xEC [all …]
|
/linux/arch/arm64/boot/dts/freescale/ |
H A D | imx93-tqma9352-mba93xxla.dts | 37 pwms = <&tpm5 0 5000000 0>; 38 brightness-levels = <0 4 8 16 32 64 128 255>; 47 #clock-cells = <0>; 90 io-channels = <&adc1 0>, <&adc1 1>, <&adc1 2>, <&adc1 3>; 105 gpio = <&expander0 0 GPIO_ACTIVE_HIGH>; 134 pinctrl-0 = <&pinctrl_eqos>; 142 #size-cells = <0>; 144 ethphy_eqos: ethernet-phy@0 { 146 reg = <0>; 148 pinctrl-0 = <&pinctrl_eqos_phy>; [all …]
|
H A D | imx93-tqma9352-mba93xxca.dts | 37 pwms = <&tpm5 0 5000000 0>; 38 brightness-levels = <0 4 8 16 32 64 128 255>; 48 pinctrl-0 = <&pinctrl_pwmfan>; 52 pwms = <&tpm6 0 40000 PWM_POLARITY_INVERTED>; 53 cooling-levels = <0 32 64 128 196 240>; 99 io-channels = <&adc1 0>, <&adc1 1>, <&adc1 2>, <&adc1 3>; 148 gpio = <&expander0 0 GPIO_ACTIVE_HIGH>; 201 pinctrl-0 = <&pinctrl_eqos>; 209 #size-cells = <0>; 211 ethphy_eqos: ethernet-phy@0 { [all …]
|
/linux/arch/m68k/include/asm/ |
H A D | contregs.h | 15 #define AC_IDPROM 0x00000000 /* 34 ID PROM, R/O, byte, 32 bytes */ 16 #define AC_PAGEMAP 0x10000000 /* 3 Pagemap R/W, long */ 17 #define AC_SEGMAP 0x20000000 /* 3 Segment map, byte */ 18 #define AC_CONTEXT 0x30000000 /* 34c current mmu-context */ 19 #define AC_SENABLE 0x40000000 /* 34c system dvma/cache/reset enable reg*/ 20 #define AC_UDVMA_ENB 0x50000000 /* 34 Not used on Sun boards, byte */ 21 #define AC_BUS_ERROR 0x60000000 /* 34 Not cleared on read, byte. */ 22 #define AC_SYNC_ERR 0x60000000 /* c fault type */ 23 #define AC_SYNC_VA 0x60000004 /* c fault virtual address */ 24 #define AC_ASYNC_ERR 0x60000008 /* c asynchronous fault type */ [all …]
|
/linux/drivers/regulator/ |
H A D | qcom_spmi-regulator.c | 25 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_NONE 0x00 26 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN0 0x01 27 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN1 0x02 28 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN2 0x04 29 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN3 0x08 30 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT 0x10 33 #define SPMI_REGULATOR_PIN_CTRL_HPM_NONE 0x00 34 #define SPMI_REGULATOR_PIN_CTRL_HPM_EN0 0x01 35 #define SPMI_REGULATOR_PIN_CTRL_HPM_EN1 0x02 36 #define SPMI_REGULATOR_PIN_CTRL_HPM_EN2 0x04 [all …]
|
/linux/Documentation/devicetree/bindings/memory-controllers/ |
H A D | marvell,mvebu-sdram-controller.yaml | 30 reg = <0x1400 0x500>;
|
/linux/arch/arm/boot/dts/ti/omap/ |
H A D | dm816x-clocks.dtsi | 7 reg = <0x400 0x40>; 23 reg = <0x440 0x30>; 35 reg = <0x470 0x30>; 46 reg = <0x4a0 0x30>; 59 #clock-cells = <0>; 65 #clock-cells = <0>; 71 #clock-cells = <0>; 77 #clock-cells = <0>; 83 /* 0x48180000 */ 86 #clock-cells = <0>; [all …]
|
H A D | omap36xx-am35xx-omap3430es2plus-clocks.dtsi | 9 #clock-cells = <0>; 17 #clock-cells = <0>; 26 #clock-cells = <0>; 29 reg = <0x0d04>, <0x0d24>, <0x0d4c>, <0x0d34>; 35 #clock-cells = <0>; 39 reg = <0x0d50>; 44 #clock-cells = <0>; 48 reg = <0x0b00>; 52 #clock-cells = <0>; 60 #clock-cells = <0>; [all …]
|
/linux/arch/arm/mach-omap2/ |
H A D | omap34xx.h | 17 #define L4_34XX_BASE 0x48000000 18 #define L4_WK_34XX_BASE 0x48300000 19 #define L4_PER_34XX_BASE 0x49000000 20 #define L4_EMU_34XX_BASE 0x54000000 21 #define L3_34XX_BASE 0x68000000 23 #define L4_WK_AM33XX_BASE 0x44C00000 25 #define OMAP3430_32KSYNCT_BASE 0x48320000 26 #define OMAP3430_CM_BASE 0x48004800 27 #define OMAP3430_PRM_BASE 0x48306800 28 #define OMAP343X_SMS_BASE 0x6C000000 [all …]
|
H A D | cm81xx.h | 13 #define TI81XX_CM_ACTIVE_MOD 0x0400 /* 256B */ 14 #define TI81XX_CM_DEFAULT_MOD 0x0500 /* 256B */ 15 #define TI81XX_CM_ALWON_MOD 0x1400 /* 1KB */ 16 #define TI81XX_CM_SGX_MOD 0x0900 /* 256B */ 19 #define TI816X_CM_IVAHD0_MOD 0x0600 /* 256B */ 20 #define TI816X_CM_IVAHD1_MOD 0x0700 /* 256B */ 21 #define TI816X_CM_IVAHD2_MOD 0x0800 /* 256B */ 24 #define TI81XX_CM_ALWON_L3_SLOW_CLKDM 0x0000 25 #define TI81XX_CM_ALWON_L3_MED_CLKDM 0x0004 26 #define TI81XX_CM_ETHERNET_CLKDM 0x0004 [all …]
|
H A D | cm2_54xx.h | 22 #define OMAP54XX_CM_CORE_BASE 0x4a008000 28 #define OMAP54XX_CM_CORE_OCP_SOCKET_INST 0x0000 29 #define OMAP54XX_CM_CORE_CKGEN_INST 0x0100 30 #define OMAP54XX_CM_CORE_COREAON_INST 0x0600 31 #define OMAP54XX_CM_CORE_CORE_INST 0x0700 32 #define OMAP54XX_CM_CORE_IVA_INST 0x1200 33 #define OMAP54XX_CM_CORE_CAM_INST 0x1300 34 #define OMAP54XX_CM_CORE_DSS_INST 0x1400 35 #define OMAP54XX_CM_CORE_GPU_INST 0x1500 36 #define OMAP54XX_CM_CORE_L3INIT_INST 0x1600 [all …]
|
H A D | prm54xx.h | 24 #define OMAP54XX_PRM_BASE 0x4ae06000 31 #define OMAP54XX_PRM_OCP_SOCKET_INST 0x0000 32 #define OMAP54XX_PRM_CKGEN_INST 0x0100 33 #define OMAP54XX_PRM_MPU_INST 0x0300 34 #define OMAP54XX_PRM_DSP_INST 0x0400 35 #define OMAP54XX_PRM_ABE_INST 0x0500 36 #define OMAP54XX_PRM_COREAON_INST 0x0600 37 #define OMAP54XX_PRM_CORE_INST 0x0700 38 #define OMAP54XX_PRM_IVA_INST 0x1200 39 #define OMAP54XX_PRM_CAM_INST 0x1300 [all …]
|
H A D | cm2_44xx.h | 26 #define OMAP4430_CM2_BASE 0x4a008000 32 #define OMAP4430_CM2_OCP_SOCKET_INST 0x0000 33 #define OMAP4430_CM2_CKGEN_INST 0x0100 34 #define OMAP4430_CM2_ALWAYS_ON_INST 0x0600 35 #define OMAP4430_CM2_CORE_INST 0x0700 36 #define OMAP4430_CM2_IVAHD_INST 0x0f00 37 #define OMAP4430_CM2_CAM_INST 0x1000 38 #define OMAP4430_CM2_DSS_INST 0x1100 39 #define OMAP4430_CM2_GFX_INST 0x1200 40 #define OMAP4430_CM2_L3INIT_INST 0x1300 [all …]
|
H A D | prm7xx.h | 26 #define DRA7XX_PRM_BASE 0x4ae06000 33 #define DRA7XX_PRM_OCP_SOCKET_INST 0x0000 34 #define DRA7XX_PRM_CKGEN_INST 0x0100 35 #define DRA7XX_PRM_MPU_INST 0x0300 36 #define DRA7XX_PRM_DSP1_INST 0x0400 37 #define DRA7XX_PRM_IPU_INST 0x0500 38 #define DRA7XX_PRM_COREAON_INST 0x0628 39 #define DRA7XX_PRM_CORE_INST 0x0700 40 #define DRA7XX_PRM_IVA_INST 0x0f00 41 #define DRA7XX_PRM_CAM_INST 0x1000 [all …]
|
/linux/drivers/net/wireless/mediatek/mt76/mt7996/ |
H A D | eeprom.h | 12 MT_EE_CHIP_ID = 0x000, 13 MT_EE_VERSION = 0x002, 14 MT_EE_MAC_ADDR = 0x004, 15 MT_EE_MAC_ADDR2 = 0x00a, 16 MT_EE_WIFI_CONF = 0x190, 17 MT_EE_MAC_ADDR3 = 0x2c0, 18 MT_EE_RATE_DELTA_2G = 0x1400, 19 MT_EE_RATE_DELTA_5G = 0x147d, 20 MT_EE_RATE_DELTA_6G = 0x154a, 21 MT_EE_TX0_POWER_2G = 0x1300, [all …]
|
/linux/arch/s390/include/asm/ |
H A D | lowcore.h | 22 #define LOWCORE_ALT_ADDRESS _AC(0x70000, UL) 31 __u8 pad_0x0000[0x0014-0x0000]; /* 0x0000 */ 32 __u32 ipl_parmblock_ptr; /* 0x0014 */ 33 __u8 pad_0x0018[0x0080-0x0018]; /* 0x0018 */ 34 __u32 ext_params; /* 0x0080 */ 37 __u16 ext_cpu_addr; /* 0x0084 */ 38 __u16 ext_int_code; /* 0x0086 */ 42 __u32 svc_int_code; /* 0x0088 */ 45 __u16 pgm_ilc; /* 0x008c */ 46 __u16 pgm_code; /* 0x008e */ [all …]
|
/linux/Documentation/devicetree/bindings/cpufreq/ |
H A D | cpufreq-qcom-hw.yaml | 53 - description: Frequency domain 0 register region 83 - const: dcvsh-irq-0 219 #size-cells = <0>; 221 CPU0: cpu@0 { 224 reg = <0x0 0x0>; 227 qcom,freq-domain = <&cpufreq_hw 0>; 228 clocks = <&cpufreq_hw 0>; 245 reg = <0x0 0x100>; 248 qcom,freq-domain = <&cpufreq_hw 0>; 249 clocks = <&cpufreq_hw 0>; [all …]
|
/linux/Documentation/devicetree/bindings/soc/fsl/cpm_qe/qe/ |
H A D | par_io.txt | 18 #size-cells = <0>; 41 reg = <0x1400 0x18>; 49 reg = <0x1460 0x18>;
|
/linux/drivers/net/ethernet/marvell/octeontx2/af/ |
H A D | rvu_reg.c | 30 {NIX_TXSCH_LVL_SMQ, 2, 0xFFFF, {{0x0700, 0x0708}, {0x1400, 0x14C8} } }, 31 {NIX_TXSCH_LVL_TL4, 3, 0xFFFF, {{0x0B00, 0x0B08}, {0x0B10, 0x0B18}, 32 {0x1200, 0x12E0} } }, 33 {NIX_TXSCH_LVL_TL3, 4, 0xFFFF, {{0x1000, 0x10E0}, {0x1600, 0x1608}, 34 {0x1610, 0x1618}, {0x1700, 0x17C8} } }, 35 {NIX_TXSCH_LVL_TL2, 2, 0xFFFF, {{0x0E00, 0x0EE0}, {0x1700, 0x17C8} } }, 36 {NIX_TXSCH_LVL_TL1, 1, 0xFFFF, {{0x0C00, 0x0D98} } }, 45 if (reg & 0x07) in rvu_check_valid_reg() 62 for (idx = 0; idx < map->num_ranges; idx++) { in rvu_check_valid_reg()
|
/linux/Documentation/devicetree/bindings/interconnect/ |
H A D | qcom,osm-l3.yaml | 67 #define RPMH_CXO_CLK 0 71 reg = <0x17d41000 0x1400>;
|