Searched +full:0 +full:x11200000 (Results  1 – 10 of 10) sorted by relevance
| /linux/Documentation/devicetree/bindings/usb/ | 
| H A D | mediatek,musb.yaml | 15     pattern: '^usb@[0-9a-f]+$'96         reg = <0x11200000 0x1000>;
 
 | 
| H A D | mediatek,mtu3.yaml | 162       port@0:218   "^usb@[0-9a-f]+$":
 252         reg = <0x11271000 0x3000>, <0x11280700 0x0100>;
 264         mediatek,syscon-wakeup = <&pericfg 0x400 1>;
 271             reg = <0x11270000 0x1000>;
 288         reg = <0x112c1000 0x3000>, <0x112d0700 0x0100>;
 303             reg = <0x11270000 0x1000>;
 323         reg = <0x11201000 0x2e00>, <0x11203e00 0x0100>;
 329         mediatek,syscon-wakeup = <&pericfg 0x400 1>;
 340             reg = <0x11200000 0x1000>;
 
 | 
| /linux/arch/arm/boot/dts/mediatek/ | 
| H A D | mt2701.dtsi | 25 		#size-cells = <0>;28 		cpu@0 {
 31 			reg = <0x0>;
 36 			reg = <0x1>;
 41 			reg = <0x2>;
 46 			reg = <0x3>;
 57 			reg = <0 0x80002000 0 0x1000>;
 64 		#clock-cells = <0>;
 70 		#clock-cells = <0>;
 73 	clk26m: oscillator@0 {
 [all …]
 
 | 
| /linux/arch/mips/alchemy/common/ | 
| H A D | dbdma.c | 68 	{ AU1550_DSCR_CMD0_UART0_TX, DEV_FLAGS_OUT, 0, 8, 0x11100004, 0, 0 },69 	{ AU1550_DSCR_CMD0_UART0_RX, DEV_FLAGS_IN,  0, 8, 0x11100000, 0, 0 },
 70 	{ AU1550_DSCR_CMD0_UART3_TX, DEV_FLAGS_OUT, 0, 8, 0x11400004, 0, 0 },
 71 	{ AU1550_DSCR_CMD0_UART3_RX, DEV_FLAGS_IN,  0, 8, 0x11400000, 0, 0 },
 74 	{ AU1550_DSCR_CMD0_DMA_REQ0, 0, 0, 0, 0x00000000, 0, 0 },
 75 	{ AU1550_DSCR_CMD0_DMA_REQ1, 0, 0, 0, 0x00000000, 0, 0 },
 76 	{ AU1550_DSCR_CMD0_DMA_REQ2, 0, 0, 0, 0x00000000, 0, 0 },
 77 	{ AU1550_DSCR_CMD0_DMA_REQ3, 0, 0, 0, 0x00000000, 0, 0 },
 80 	{ AU1550_DSCR_CMD0_USBDEV_RX0, DEV_FLAGS_IN,  4, 8, 0x10200000, 0, 0 },
 81 	{ AU1550_DSCR_CMD0_USBDEV_TX0, DEV_FLAGS_OUT, 4, 8, 0x10200004, 0, 0 },
 [all …]
 
 | 
| /linux/arch/arm64/boot/dts/mediatek/ | 
| H A D | mt8365.dtsi | 38 		#size-cells = <0>;40 	cluster0_opp: opp-table-0 {
 142 		cpu0: cpu@0 {
 145 			reg = <0x0>;
 149 			i-cache-size = <0x8000>;
 152 			d-cache-size = <0x8000>;
 165 			reg = <0x1>;
 169 			i-cache-size = <0x8000>;
 172 			d-cache-size = <0x8000>;
 185 			reg = <0x2>;
 [all …]
 
 | 
| H A D | mt8192.dtsi | 36 		#clock-cells = <0>;45 		#clock-cells = <0>;
 52 		#clock-cells = <0>;
 59 		#size-cells = <0>;
 61 		cpu0: cpu@0 {
 64 			reg = <0x000>;
 75 			performance-domains = <&performance 0>;
 83 			reg = <0x100>;
 94 			performance-domains = <&performance 0>;
 102 			reg = <0x200>;
 [all …]
 
 | 
| /linux/arch/mips/include/asm/mach-au1x00/ | 
| H A D | au1000.h | 105  * 0..au1000 1..au1500 2..au1100 3..au1550 4..au1200 5..au1300108 #define AU1000_AC97_PHYS_ADDR		0x10000000 /* 012 */
 109 #define AU1300_ROM_PHYS_ADDR		0x10000000 /* 5 */
 110 #define AU1300_OTP_PHYS_ADDR		0x10002000 /* 5 */
 111 #define AU1300_VSS_PHYS_ADDR		0x10003000 /* 5 */
 112 #define AU1300_UART0_PHYS_ADDR		0x10100000 /* 5 */
 113 #define AU1300_UART1_PHYS_ADDR		0x10101000 /* 5 */
 114 #define AU1300_UART2_PHYS_ADDR		0x10102000 /* 5 */
 115 #define AU1300_UART3_PHYS_ADDR		0x10103000 /* 5 */
 116 #define AU1000_USB_OHCI_PHYS_ADDR	0x10100000 /* 012 */
 [all …]
 
 | 
| /linux/drivers/net/ethernet/microchip/sparx5/ | 
| H A D | sparx5_main.c | 53 	{ TARGET_CPU,                         0, 0 }, /* 0x600000000 */54 	{ TARGET_FDMA,                  0x80000, 0 }, /* 0x600080000 */
 55 	{ TARGET_PCEP,                 0x400000, 0 }, /* 0x600400000 */
 56 	{ TARGET_DEV2G5,             0x10004000, 1 }, /* 0x610004000 */
 57 	{ TARGET_DEV5G,              0x10008000, 1 }, /* 0x610008000 */
 58 	{ TARGET_PCS5G_BR,           0x1000c000, 1 }, /* 0x61000c000 */
 59 	{ TARGET_DEV2G5 +  1,        0x10010000, 1 }, /* 0x610010000 */
 60 	{ TARGET_DEV5G +  1,         0x10014000, 1 }, /* 0x610014000 */
 61 	{ TARGET_PCS5G_BR +  1,      0x10018000, 1 }, /* 0x610018000 */
 62 	{ TARGET_DEV2G5 +  2,        0x1001c000, 1 }, /* 0x61001c000 */
 [all …]
 
 | 
| /linux/arch/arm/boot/dts/samsung/ | 
| H A D | exynos5420.dtsi | 153 	cluster_a15_opp_table: opp-table-0 {270 			reg = <0x10d20000 0x1000>;
 271 			ranges = <0x0 0x10d20000 0x6000>;
 276 				reg = <0x4000 0x1000>;
 281 				reg = <0x5000 0x1000>;
 287 			reg = <0x10010000 0x30000>;
 293 			reg = <0x03810000 0x0c>;
 303 			reg = <0x11000000 0x10000>;
 316 			#size-cells = <0>;
 317 			reg = <0x12200000 0x2000>;
 [all …]
 
 | 
| /linux/drivers/gpu/drm/amd/include/asic_reg/nbio/ | 
| H A D | nbio_7_7_0_offset.h | 29 // base address: 0x030 …NBCFG_SCRATCH_4                                                                              0x0078
 34 // base address: 0x0
 35 …BIF_CFG_DEV0_RC_VENDOR_ID                                                                    0x0000
 36 …BIF_CFG_DEV0_RC_DEVICE_ID                                                                    0x0002
 37 …BIF_CFG_DEV0_RC_COMMAND                                                                      0x0004
 38 …BIF_CFG_DEV0_RC_STATUS                                                                       0x0006
 39 …BIF_CFG_DEV0_RC_REVISION_ID                                                                  0x0008
 40 …BIF_CFG_DEV0_RC_PROG_INTERFACE                                                               0x0009
 41 …BIF_CFG_DEV0_RC_SUB_CLASS                                                                    0x000a
 [all …]
 
 |