/freebsd/sys/contrib/device-tree/src/arm/nxp/imx/ |
H A D | imx6ull-jozacp.dts | 25 led-0 { 28 function-enumerator = <0>; 29 pwms = <&pwm1 0 10000000 0>; 37 pwms = <&pwm3 0 10000000 0>; 45 pwms = <&pwm5 0 10000000 0>; 59 pwms = <&pwm2 0 10000000 0>; 67 pwms = <&pwm4 0 10000000 0>; 75 pwms = <&pwm6 0 10000000 0>; 98 pinctrl-0 = <&pinctrl_vbus>; 110 pinctrl-0 = <&pinctrl_wifi_npd>; [all …]
|
/freebsd/contrib/libarchive/libarchive/test/ |
H A D | test_write_format_tar_sparse.c | 39 size_t buff2_size = 0x13000; in test_1() 74 archive_entry_set_size(ae, 0x81000); in test_1() 75 archive_entry_sparse_add_entry(ae, 0x10000, 0x1000); in test_1() 76 archive_entry_sparse_add_entry(ae, 0x80000, 0x1000); in test_1() 81 for (i = 0; i < 0x81000;) { in test_1() 83 if (i + ws > 0x81000) in test_1() 84 ws = 0x8100 in test_1() [all...] |
/freebsd/sys/contrib/device-tree/Bindings/i2c/ |
H A D | marvell,mv64xxx-i2c.yaml | 118 reg = <0x11000 0x20>; 126 reg = <0x11000 0x100>; 134 reg = <0x701000 0x20>;
|
/freebsd/sys/contrib/device-tree/Bindings/powerpc/fsl/ |
H A D | srio.txt | 9 Revision Register (SRIO IPBRR1) Major ID equal to 0x01c0. 20 be set to 0x11000. 83 reg = <0xf 0xfe0c0000 0 0x11000>; 94 ranges = <0 0 0xc 0x20000000 0 0x10000000>; 102 ranges = <0 0 0xc 0x30000000 0 0x10000000>;
|
H A D | mpc5121-psc.txt | 55 cell-index = <0>; 56 reg = <0x11000 0x100>; 57 interrupts = <40 0x8>; 66 reg = <0x11100 0x100>; 67 interrupts = <40 0x8>; 75 reg = <0x11f00 0x100>; 76 interrupts = <40 0x8>;
|
/freebsd/sys/contrib/device-tree/Bindings/mtd/ |
H A D | lpc32xx-mlc.txt | 28 reg = <0x200A8000 0x11000>; 29 interrupts = <11 0>; 44 reg = <0x00000000 0x00064000>;
|
/freebsd/sys/contrib/device-tree/Bindings/interconnect/ |
H A D | qcom,msm8916.yaml | 54 reg = <0x00400000 0x62000>; 63 reg = <0x00500000 0x11000>; 72 reg = <0x00580000 0x14000>;
|
/freebsd/sys/contrib/device-tree/Bindings/clock/ti/davinci/ |
H A D | pll.txt | 30 - #clock-cells: shall be 0 45 - #clock-cells: shall be 0 51 - #clock-cells: shall be 0 58 reg = <0x11000 0x1000>; 64 #clock-cells = <0>; 72 #clock-cells = <0>; 76 #clock-cells = <0>; 82 reg = <0x21a000 0x1000>; 91 #clock-cells = <0>;
|
/freebsd/sys/contrib/device-tree/src/powerpc/fsl/ |
H A D | b4860qds.dts | 50 board-control@3,0 { 79 reg = <0x1e>; 84 reg = <0x1f>; 92 reg = <0x7>; 98 reg = <0x6>; 106 reg = <0xf 0xfe0c0000 0 0x11000>; 109 ranges = <0 0 0xc 0x20000000 0 0x10000000>; 112 ranges = <0 0 0xc 0x30000000 0 0x10000000>;
|
H A D | ppa8548.dts | 22 reg = <0 0 0x0 0x40000000>; 26 reg = <0xf 0xe0005000 0 0x1000>; 27 ranges = <0x0 0x0 0xf 0xff800000 0x00800000>; 31 ranges = <0 0xf 0xe0000000 0x100000>; 50 reg = <0xf 0xe00c0000 0x0 0x11000>; 52 ranges = <0x0 0x0 0x0 0x80000000 0x0 0x40000000>; 58 nor@0 { 62 reg = <0x0 0x0 0x00800000>; 66 partition@0 { 67 reg = <0x0 0x7A0000>; [all …]
|
H A D | t2080rdb.dts | 46 reg = <0xf 0xfe0c0000 0 0x11000>; 49 ranges = <0 0 0xc 0x20000000 0 0x10000000>; 52 ranges = <0 0 0xc 0x30000000 0 0x10000000>; 91 reg = <0x1>; 94 reg = <0x2>; 101 reg = <0xc>; 106 reg = <0xd>; 109 xg_aq1202_phy3: ethernet-phy@0 { 111 reg = <0x0>; 116 reg = <0x1>;
|
H A D | cyrus_p5020.dts | 30 size = <0 0x1000000>; 31 alignment = <0 0x1000000>; 34 size = <0 0x400000>; 35 alignment = <0 0x400000>; 38 size = <0 0x2000000>; 39 alignment = <0 0x2000000>; 44 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 48 ranges = <0x0 0xf 0xf4000000 0x200000>; 52 ranges = <0x0 0xf 0xf4200000 0x200000>; 56 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
H A D | oca4080.dts | 58 size = <0 0x1000000>; 59 alignment = <0 0x1000000>; 62 size = <0 0x400000>; 63 alignment = <0 0x400000>; 66 size = <0 0x2000000>; 67 alignment = <0 0x2000000>; 72 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 76 ranges = <0x0 0xf 0xf4000000 0x200000>; 80 ranges = <0x0 0xf 0xf4200000 0x200000>; 84 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
H A D | interlaken-lac-portals.dtsi | 34 #address-cells = <0x1>; 35 #size-cells = <0x1>; 38 lportal0: lac-portal@0 { 39 compatible = "fsl,interlaken-lac-portal-v1.0"; 40 reg = <0x0 0x1000>; 44 compatible = "fsl,interlaken-lac-portal-v1.0"; 45 reg = <0x1000 0x1000>; 49 compatible = "fsl,interlaken-lac-portal-v1.0"; 50 reg = <0x2000 0x1000>; 54 compatible = "fsl,interlaken-lac-portal-v1.0"; [all …]
|
H A D | p5020si-post.dtsi | 37 alloc-ranges = <0 0 0x10000 0>; 42 alloc-ranges = <0 0 0x10000 0>; 47 alloc-ranges = <0 0 0x10000 0>; 52 interrupts = <25 2 0 0>; 57 /* controller at 0x200000 */ 63 bus-range = <0x0 0xff>; 67 fsl,liodn-reg = <&guts 0x500>; /* PEX1LIODNR */ 68 pcie@0 { 69 reg = <0 0 0 0 0>; 75 interrupt-map-mask = <0xf800 0 0 7>; [all …]
|
H A D | p5040si-post.dtsi | 37 alloc-ranges = <0 0 0x10000 0>; 42 alloc-ranges = <0 0 0x10000 0>; 47 alloc-ranges = <0 0 0x10000 0>; 52 interrupts = <25 2 0 0>; 57 /* controller at 0x200000 */ 63 bus-range = <0x0 0xff>; 67 pcie@0 { 68 reg = <0 0 0 0 0>; 74 interrupt-map-mask = <0xf800 0 0 7>; 76 /* IDSEL 0x0 */ [all …]
|
H A D | c293si-post.dtsi | 39 interrupts = <19 2 0 0>; 42 /* controller at 0xa000 */ 48 bus-range = <0 255>; 50 interrupts = <16 2 0 0>; 52 pcie@0 { 53 reg = <0 0 0 0 0>; 58 interrupts = <16 2 0 0>; 59 interrupt-map-mask = <0xf800 0 0 7>; 61 /* IDSEL 0x0 */ 62 0000 0x0 0x0 0x1 &mpic 0x0 0x1 0x0 0x0 [all …]
|
H A D | t2080qds.dts | 52 reg = <0xf 0xfe0c0000 0 0x11000>; 55 ranges = <0 0 0xc 0x20000000 0 0x10000000>; 58 ranges = <0 0 0xc 0x30000000 0 0x10000000>; 108 reg = <0x3>; 119 #size-cells = <0>; 120 reg = <0x54 1>; 121 mux-mask = <0xe0>; 123 t2080mdio0: mdio@0 { 125 #size-cells = <0>; 126 reg = <0>; [all …]
|
H A D | p4080si-post.dtsi | 37 alloc-ranges = <0 0 0x10 0>; 42 alloc-ranges = <0 0 0x10 0>; 47 alloc-ranges = <0 0 0x10 0>; 52 interrupts = <25 2 0 0>; 57 /* controller at 0x200000 */ 63 bus-range = <0x0 0xff>; 67 fsl,liodn-reg = <&guts 0x500>; /* PEX1LIODNR */ 68 pcie@0 { 69 reg = <0 0 0 0 0>; 75 interrupt-map-mask = <0xf800 0 0 7>; [all …]
|
H A D | p2041rdb.dts | 67 size = <0 0x1000000>; 68 alignment = <0 0x1000000>; 71 size = <0 0x400000>; 72 alignment = <0 0x400000>; 75 size = <0 0x2000000>; 76 alignment = <0 0x2000000>; 81 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 85 ranges = <0x0 0xf 0xf4000000 0x200000>; 89 ranges = <0x0 0xf 0xf4200000 0x200000>; 93 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
H A D | t4240rdb.dts | 56 reg = <0xf 0xfe124000 0 0x2000>; 57 ranges = <0 0 0xf 0xe8000000 0x08000000 58 2 0 0xf 0xff800000 0x00010000 59 3 0 0xf 0xffdf0000 0x00008000>; 61 nor@0,0 { 65 reg = <0x0 0x0 0x8000000>; 71 nand@2,0 { 75 reg = <0x2 0x0 0x10000>; 89 size = <0 0x1000000>; 90 alignment = <0 0x1000000>; [all …]
|
H A D | t2081si-post.dtsi | 37 alloc-ranges = <0 0 0x10000 0>; 42 alloc-ranges = <0 0 0x10000 0>; 47 alloc-ranges = <0 0 0x10000 0>; 54 interrupts = <25 2 0 0>; 57 /* controller at 0x240000 */ 59 compatible = "fsl,t2080-pcie", "fsl,qoriq-pcie-v3.0", "fsl,qoriq-pcie"; 63 bus-range = <0x0 0xff>; 64 interrupts = <20 2 0 0>; 66 pcie@0 { 67 reg = <0 0 0 0 0>; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/marvell/ |
H A D | orion5x.dtsi | 24 reg = <MBUS_ID(0xf0, 0x01) 0x1046C 0x4>; 25 ranges = <0 MBUS_ID(0x01, 0x0f) 0 0xffffffff>; 28 clocks = <&core_clk 0>; 34 reg = <MBUS_ID(0xf0, 0x01) 0x1045C 0x4>; 35 ranges = <0 MBUS_ID(0x01, 0x1e) 0 0xffffffff>; 38 clocks = <&core_clk 0>; 44 reg = <MBUS_ID(0xf0, 0x01) 0x10460 0x4>; 45 ranges = <0 MBUS_ID(0x01, 0x1d) 0 0xffffffff>; 48 clocks = <&core_clk 0>; 54 reg = <MBUS_ID(0xf0, 0x01) 0x10464 0x4>; [all …]
|
H A D | armada-xp.dtsi | 35 reg = <MBUS_ID(0x01, 0x1d) 0 0x100000>; 41 reg = <0x1400 0x500>; 46 reg = <0x08000 0x1000>; 47 cache-id-part = <0x100>; 55 pinctrl-0 = <&uart2_pins>; 57 reg = <0x12200 0x100>; 61 clocks = <&coreclk 0>; 67 pinctrl-0 = <&uart3_pins>; 69 reg = <0x12300 0x100>; 73 clocks = <&coreclk 0>; [all …]
|
/freebsd/sys/dts/arm/ |
H A D | db78460.dts | 43 #size-cells = <0>; 45 cpu@0 { 48 reg = <0x0>; 51 d-cache-size = <0x8000>; // L1, 32K 52 i-cache-size = <0x8000>; // L1, 32K 53 timebase-frequency = <0>; 55 clock-frequency = <0>; 61 reg = <0x0 0x80000000>; // 2G at 0x0 68 ranges = <0x0 0xd0000000 0x00100000>; 69 bus-frequency = <0>; [all …]
|