Searched +full:0 +full:x10060000 (Results 1 – 18 of 18) sorted by relevance
| /linux/Documentation/devicetree/bindings/gpio/ |
| H A D | sifive,gpio.yaml | 85 reg = <0x10060000 0x1000>;
|
| /linux/Documentation/devicetree/bindings/thermal/ |
| H A D | samsung,exynos-thermal.yaml | 24 # For TMU channel 0, 1 on Exynos5420: 59 TRIMINFO at 0x1006c000 contains data for TMU channel 3 60 TRIMINFO at 0x100a0000 contains data for TMU channel 4 61 TRIMINFO at 0x10068000 contains data for TMU channel 2 65 const: 0 151 reg = <0x100C0000 0x100>; 154 #thermal-sensor-cells = <0>; 165 reg = <0x10068000 0x100>, <0x1006c000 0x4>; 167 #thermal-sensor-cells = <0>; 178 reg = <0x10060000 0x200>; [all …]
|
| /linux/arch/arm64/boot/dts/exynos/ |
| H A D | exynos990.dtsi | 30 #size-cells = <0>; 72 cpu0: cpu@0 { 75 reg = <0x0>; 82 reg = <0x1>; 89 reg = <0x2>; 96 reg = <0x3>; 103 reg = <0x4>; 110 reg = <0x5>; 117 reg = <0x6>; 124 reg = <0x7>; [all …]
|
| H A D | exynos7.dtsi | 44 #clock-cells = <0>; 49 #size-cells = <0>; 51 cpu_atlas0: cpu@0 { 54 reg = <0x0>; 56 i-cache-size = <0xc000>; 59 d-cache-size = <0x8000>; 68 reg = <0x1>; 70 i-cache-size = <0xc000>; 73 d-cache-size = <0x8000>; 82 reg = <0x2>; [all …]
|
| H A D | exynos850.dtsi | 52 #clock-cells = <0>; 57 #size-cells = <0>; 91 cpu0: cpu@0 { 94 reg = <0x0>; 102 reg = <0x1>; 108 reg = <0x2>; 114 reg = <0x3>; 120 reg = <0x100>; 128 reg = <0x101>; 134 reg = <0x102>; [all …]
|
| H A D | exynosautov920.dtsi | 38 #clock-cells = <0>; 44 #size-cells = <0>; 87 cpu0: cpu@0 { 90 reg = <0x0 0x0>; 92 i-cache-size = <0x10000>; 95 d-cache-size = <0x10000>; 104 reg = <0x0 0x100>; 106 i-cache-size = <0x10000>; 109 d-cache-size = <0x10000>; 118 reg = <0x0 0x200>; [all …]
|
| H A D | exynosautov9.dtsi | 47 #size-cells = <0>; 81 cpu0: cpu@0 { 84 reg = <0x0>; 91 reg = <0x100>; 98 reg = <0x200>; 105 reg = <0x300>; 112 reg = <0x10000>; 119 reg = <0x10100>; 126 reg = <0x10200>; 133 reg = <0x10300>; [all …]
|
| /linux/arch/riscv/boot/dts/sifive/ |
| H A D | fu540-c000.dtsi | 24 #size-cells = <0>; 25 cpu0: cpu@0 { 31 reg = <0>; 182 compatible = "sifive,fu540-c000-plic", "sifive,plic-1.0.0"; 183 reg = <0x0 0xc000000 0x0 0x4000000>; 184 #address-cells = <0>; 188 <&cpu0_intc 0xffffffff>, 189 <&cpu1_intc 0xffffffff>, <&cpu1_intc 9>, 190 <&cpu2_intc 0xffffffff>, <&cpu2_intc 9>, 191 <&cpu3_intc 0xffffffff>, <&cpu3_intc 9>, [all …]
|
| H A D | fu740-c000.dtsi | 24 #size-cells = <0>; 25 cpu0: cpu@0 { 32 reg = <0x0>; 59 reg = <0x1>; 86 reg = <0x2>; 113 reg = <0x3>; 140 reg = <0x4>; 184 #address-cells = <0>; 185 compatible = "sifive,fu540-c000-plic", "sifive,plic-1.0.0"; 186 reg = <0x0 0xc000000 0x0 0x4000000>; [all …]
|
| /linux/arch/arm/boot/dts/samsung/ |
| H A D | exynos4210.dtsi | 178 #size-cells = <0>; 194 reg = <0x900>; 213 reg = <0x901>; 230 bus_leftbus_opp_table: opp-table-0 { 249 reg = <0x02020000 0x20000>; 252 ranges = <0 0x02020000 0x20000>; 254 smp-sram@0 { 256 reg = <0x0 0x1000>; 261 reg = <0x1f000 0x1000>; 267 reg = <0x10023ca0 0x20>; [all …]
|
| H A D | exynos4x12.dtsi | 70 #interconnect-cells = <0>; 80 #interconnect-cells = <0>; 120 #interconnect-cells = <0>; 211 reg = <0x11400000 0x1000>; 217 reg = <0x11000000 0x1000>; 229 reg = <0x03860000 0x1000>; 231 interrupts = <10 0>; 236 reg = <0x106e0000 0x1000>; 242 reg = <0x02020000 0x40000>; 245 ranges = <0 0x02020000 0x40000>; [all …]
|
| H A D | exynos5420.dtsi | 153 cluster_a15_opp_table: opp-table-0 { 270 reg = <0x10d20000 0x1000>; 271 ranges = <0x0 0x10d20000 0x6000>; 276 reg = <0x4000 0x1000>; 281 reg = <0x5000 0x1000>; 287 reg = <0x10010000 0x30000>; 293 reg = <0x03810000 0x0c>; 303 reg = <0x11000000 0x10000>; 316 #size-cells = <0>; 317 reg = <0x12200000 0x2000>; [all …]
|
| /linux/arch/arm64/boot/dts/mediatek/ |
| H A D | mt7986a.dtsi | 21 #size-cells = <0>; 22 cpu0: cpu@0 { 24 reg = <0x0>; 32 reg = <0x1>; 40 reg = <0x2>; 48 reg = <0x3>; 58 #clock-cells = <0>; 73 reg = <0 0x43000000 0 0x30000>; 79 reg = <0 0x4fc00000 0 0x00100000>; 83 reg = <0 0x4fd00000 0 0x40000>; [all …]
|
| /linux/arch/arm64/boot/dts/renesas/ |
| H A D | r9a07g043.dtsi | 17 #clock-cells = <0>; 19 clock-frequency = <0>; 24 #clock-cells = <0>; 26 clock-frequency = <0>; 32 #clock-cells = <0>; 33 clock-frequency = <0>; 39 #clock-cells = <0>; 41 clock-frequency = <0>; 44 cluster0_opp: opp-table-0 { 80 reg = <0 0x10001200 0 0xb00>; [all …]
|
| H A D | r9a07g044.dtsi | 19 #clock-cells = <0>; 21 clock-frequency = <0>; 26 #clock-cells = <0>; 28 clock-frequency = <0>; 34 #clock-cells = <0>; 35 clock-frequency = <0>; 41 #clock-cells = <0>; 43 clock-frequency = <0>; 46 cluster0_opp: opp-table-0 { 75 #size-cells = <0>; [all …]
|
| H A D | r9a07g054.dtsi | 19 #clock-cells = <0>; 21 clock-frequency = <0>; 26 #clock-cells = <0>; 28 clock-frequency = <0>; 34 #clock-cells = <0>; 35 clock-frequency = <0>; 41 #clock-cells = <0>; 43 clock-frequency = <0>; 46 cluster0_opp: opp-table-0 { 75 #size-cells = <0>; [all …]
|
| /linux/drivers/net/ethernet/microchip/sparx5/ |
| H A D | sparx5_main.c | 53 { TARGET_CPU, 0, 0 }, /* 0x600000000 */ 54 { TARGET_FDMA, 0x80000, 0 }, /* 0x600080000 */ 55 { TARGET_PCEP, 0x400000, 0 }, /* 0x600400000 */ 56 { TARGET_DEV2G5, 0x1000400 [all...] |
| /linux/arch/arm64/boot/dts/exynos/google/ |
| H A D | gs101.dtsi | 35 #size-cells = <0>; 72 cpu0: cpu@0 { 75 reg = <0x0000>; 87 reg = <0x0100>; 99 reg = <0x0200>; 111 reg = <0x0300>; 123 reg = <0x0400>; 135 reg = <0x0500>; 147 reg = <0x0600>; 159 reg = <0x0700>; [all …]
|