| /freebsd/sys/contrib/dev/rtw88/ |
| H A D | rtw8822b_table.c | 10 0x029, 0x000000F9, 11 0x420, 0x00000080, 12 0x421, 0x0000001F, 13 0x428, 0x0000000A, 14 0x429, 0x00000010, 15 0x430, 0x00000000, 16 0x431, 0x00000000, 17 0x432, 0x00000000, 18 0x433, 0x00000001, 19 0x434, 0x00000004, [all …]
|
| H A D | rtw8723d_table.c | 10 0x020, 0x00000013, 11 0x02F, 0x00000010, 12 0x077, 0x00000007, 13 0x421, 0x0000000F, 14 0x428, 0x0000000A, 15 0x429, 0x00000010, 16 0x430, 0x00000000, 17 0x431, 0x00000000, 18 0x432, 0x00000000, 19 0x433, 0x00000001, [all …]
|
| H A D | rtw8822c_table.c | 16 0x83000000, 0x00000000, 0x40000000, 0x00000000, 17 0x1D90, 0x300001FF, 18 0x1D90, 0x300101FE, 19 0x1D90, 0x300201F [all...] |
| H A D | rtw8821c_table.c | 10 0x010, 0x00000043, 11 0x025, 0x0000001D, 12 0x026, 0x000000CE, 13 0x04F, 0x00000001, 14 0x029, 0x000000F [all...] |
| /freebsd/sys/contrib/dev/rtw89/ |
| H A D | rtw8852c_table.c | 10 {0xF0FF0000, 0x00000000}, 11 {0xF03300FF, 0x00000001}, 12 {0xF03400FF, 0x00000002}, 13 {0xF03500FF, 0x00000003}, 14 {0xF03600FF, 0x0000000 [all...] |
| /freebsd/sys/contrib/device-tree/src/arm64/hisilicon/ |
| H A D | hikey970-pinctrl.dtsi | 16 reg = <0x0 0xe896c000 0x0 0x72c>; 18 #gpio-range-cells = <0x3>; 19 pinctrl-single,register-width = <0x20>; 20 pinctrl-single,function-mask = <0x7>; 22 pinctrl-single,gpio-range = <&range 0 82 0>; 26 0x054 MUX_M2 /* UART0_RXD */ 27 0x058 MUX_M2 /* UART0_TXD */ 33 0x700 MUX_M2 /* UART2_CTS_N */ 34 0x704 MUX_M2 /* UART2_RTS_N */ 35 0x708 MUX_M2 /* UART2_RXD */ [all …]
|
| H A D | poplar-pinctrl.dtsi | 21 0x000 MUX_M2 22 0x004 MUX_M2 23 0x008 MUX_M2 24 0x00c MUX_M2 25 0x010 MUX_M2 26 0x014 MUX_M2 27 0x018 MUX_M2 28 0x01c MUX_M2 29 0x024 MUX_M2 32 PINCTRL_PULLDOWN(0, 1, 0, 1) [all …]
|
| H A D | hikey960-pinctrl.dtsi | 18 reg = <0x0 0xe896c000 0x0 0x1f0>; 20 #gpio-range-cells = <0x3>; 21 pinctrl-single,register-width = <0x20>; 22 pinctrl-single,function-mask = <0x7>; 25 &range 0 7 0 26 &range 8 116 0>; 30 0x008 MUX_M1 /* PMU1_SSI */ 31 0x00c MUX_M1 /* PMU2_SSI */ 32 0x010 MUX_M1 /* PMU_CLKOUT */ 33 0x100 MUX_M1 /* PMU_HKADC_SSI */ [all …]
|
| /freebsd/sys/sys/ |
| H A D | devicestat.h | 64 DEVSTAT_ALL_SUPPORTED = 0x00, 65 DEVSTAT_NO_BLOCKSIZE = 0x01, 66 DEVSTAT_NO_ORDERED_TAGS = 0x02, 67 DEVSTAT_BS_UNAVAILABLE = 0x04 71 DEVSTAT_NO_DATA = 0x00, 72 DEVSTAT_READ = 0x01, 73 DEVSTAT_WRITE = 0x02, 74 DEVSTAT_FREE = 0x03 79 DEVSTAT_TAG_SIMPLE = 0x00, 80 DEVSTAT_TAG_HEAD = 0x01, [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm/nxp/imx/ |
| H A D | imxrt1170-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define IOMUXC_GPIO_LPSR_00_FLEXCAN3_TX 0x000 0x040 0x0 0x0 0x0 18 #define IOMUXC_GPIO_LPSR_00_MIC_CLK 0x000 0x040 0x0 0x1 0x0 19 #define IOMUXC_GPIO_LPSR_00_MQS_RIGHT 0x000 0x040 0x0 0x2 0x0 20 #define IOMUXC_GPIO_LPSR_00_ARM_CM4_EVENTO 0x000 0x040 0x0 0x3 0x0 21 #define IOMUXC_GPIO_LPSR_00_GPIO_MUX6_IO00 0x000 0x040 0x0 0x5 0x0 22 #define IOMUXC_GPIO_LPSR_00_LPUART12_TXD 0x000 0x040 0x0B0 0x6 0x0 23 #define IOMUXC_GPIO_LPSR_00_SAI4_MCLK 0x000 0x040 0x0C8 0x7 0x0 24 #define IOMUXC_GPIO_LPSR_00_GPIO12_IO00 0x000 0x040 0x0 0xA 0x0 26 #define IOMUXC_GPIO_LPSR_01_FLEXCAN3_RX 0x004 0x044 0x080 0x0 0x0 [all …]
|
| H A D | imx25-pinfunc.h | 16 #define MX25_PAD_A10__A10 0x008 0x000 0x000 0x00 0x000 17 #define MX25_PAD_A10__GPIO_4_0 0x008 0x000 0x000 0x05 0x000 19 #define MX25_PAD_A13__A13 0x00c 0x22C 0x000 0x00 0x000 20 #define MX25_PAD_A13__GPIO_4_1 0x00c 0x22C 0x000 0x05 0x000 21 #define MX25_PAD_A13__LCDC_CLS 0x00c 0x22C 0x000 0x07 0x000 23 #define MX25_PAD_A14__A14 0x010 0x230 0x000 0x00 0x000 24 #define MX25_PAD_A14__GPIO_2_0 0x010 0x230 0x000 0x05 0x000 25 #define MX25_PAD_A14__SIM1_CLK1 0x010 0x230 0x000 0x06 0x000 26 #define MX25_PAD_A14__LCDC_SPL 0x010 0x230 0x000 0x07 0x000 28 #define MX25_PAD_A15__A15 0x014 0x234 0x000 0x00 0x000 [all …]
|
| H A D | imxrt1050-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define MXRT1050_IOMUXC_GPIO_EMC_00_SEMC_DA00 0x014 0x204 0x000 0x0 0x0 18 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXPWM4_PWM0_A 0x014 0x204 0x494 0x1 0x0 19 #define MXRT1050_IOMUXC_GPIO_EMC_00_LPSPI2_SCK 0x014 0x204 0x500 0x2 0x1 20 #define MXRT1050_IOMUXC_GPIO_EMC_00_XBAR_INOUT2 0x014 0x204 0x60C 0x3 0x0 21 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXIO1_D00 0x014 0x204 0x000 0x4 0x0 22 #define MXRT1050_IOMUXC_GPIO_EMC_00_GPIO4_IO00 0x014 0x204 0x000 0x5 0x0 24 #define MXRT1050_IOMUXC_GPIO_EMC_01_SEMC_DA01 0x018 0x208 0x000 0x0 0x0 25 #define MXRT1050_IOMUXC_GPIO_EMC_01_FLEXPWM4_PWM0_B 0x018 0x208 0x000 0x1 0x0 26 #define MXRT1050_IOMUXC_GPIO_EMC_01_LPSPI2_PCS0 0x018 0x208 0x4FC 0x2 0x1 [all …]
|
| /freebsd/share/man/man9/ |
| H A D | devstat.9 | 119 list, it should be set to 0. 398 DEVSTAT_TYPE_DIRECT = 0x000, 399 DEVSTAT_TYPE_SEQUENTIAL = 0x001, 400 DEVSTAT_TYPE_PRINTER = 0x002, 401 DEVSTAT_TYPE_PROCESSOR = 0x003, 402 DEVSTAT_TYPE_WORM = 0x004, 403 DEVSTAT_TYPE_CDROM = 0x005, 404 DEVSTAT_TYPE_SCANNER = 0x006, 405 DEVSTAT_TYPE_OPTICAL = 0x007, 406 DEVSTAT_TYPE_CHANGER = 0x008, [all …]
|
| /freebsd/sys/arm/freescale/ |
| H A D | fsl_ocotpreg.h | 32 #define FSL_OCOTP_CTRL 0x000 33 #define FSL_OCOTP_CTRL_SET 0x004 34 #define FSL_OCOTP_CTRL_CLR 0x008 35 #define FSL_OCOTP_CTRL_TOG 0x00C 36 #define FSL_OCOTP_TIMING 0x010 37 #define FSL_OCOTP_DATA 0x020 38 #define FSL_OCOTP_READ_CTRL 0x030 39 #define FSL_OCOTP_READ_FUSE_DATA 0x040 40 #define FSL_OCOTP_SW_STICKY 0x050 41 #define FSL_OCOTP_SCS 0x060 [all …]
|
| /freebsd/sys/dev/virtio/mmio/ |
| H A D | virtio_mmio.h | 58 #define VIRTIO_MMIO_MAGIC_VALUE 0x000 59 #define VIRTIO_MMIO_VERSION 0x004 60 #define VIRTIO_MMIO_DEVICE_ID 0x008 61 #define VIRTIO_MMIO_VENDOR_ID 0x00c 62 #define VIRTIO_MMIO_HOST_FEATURES 0x010 63 #define VIRTIO_MMIO_HOST_FEATURES_SEL 0x014 64 #define VIRTIO_MMIO_GUEST_FEATURES 0x020 65 #define VIRTIO_MMIO_GUEST_FEATURES_SEL 0x024 66 #define VIRTIO_MMIO_GUEST_PAGE_SIZE 0x028 /* version 1 only */ 67 #define VIRTIO_MMIO_QUEUE_SEL 0x030 [all …]
|
| /freebsd/sys/contrib/ncsw/inc/flib/ |
| H A D | fsl_fman_memac_mii_acc.h | 39 #define MDIO_CFG_CLK_DIV_MASK 0x0080ff80 41 #define MDIO_CFG_HOLD_MASK 0x0000001c 42 #define MDIO_CFG_ENC45 0x00000040 43 #define MDIO_CFG_READ_ERR 0x00000002 44 #define MDIO_CFG_BSY 0x00000001 47 #define MDIO_CTL_READ 0x00008000 49 #define MDIO_DATA_BSY 0x80000000 52 #define PHY_SGMII_CR_PHY_RESET 0x8000 53 #define PHY_SGMII_CR_RESET_AN 0x0200 54 #define PHY_SGMII_CR_DEF_VAL 0x1140 [all …]
|
| /freebsd/sys/contrib/ncsw/Peripherals/FM/MAC/ |
| H A D | tgec_mii_acc.h | 41 #define MIIMCOM_READ_POST_INCREMENT 0x00004000 42 #define MIIMCOM_READ_CYCLE 0x00008000 43 #define MIIMCOM_SCAN_CYCLE 0x00000800 44 #define MIIMCOM_PREAMBLE_DISABLE 0x00000400 46 #define MIIMCOM_MDIO_HOLD_1_REG_CLK 0 51 #define MIIMCOM_DIV_MASK 0x0000ff00 55 #define MIIMIND_BUSY 0x00000001 56 #define MIIMIND_READ_ERROR 0x00000002 58 #define MIIDATA_BUSY 0x80000000 69 volatile uint32_t mdio_cfg_status; /* 0x030 */ [all …]
|
| H A D | memac_mii_acc.h | 41 #define MDIO_CFG_CLK_DIV_MASK 0x0080ff80 43 #define MDIO_CFG_HOLD_MASK 0x0000001c 44 #define MDIO_CFG_ENC45 0x00000040 45 #define MDIO_CFG_READ_ERR 0x00000002 46 #define MDIO_CFG_BSY 0x00000001 49 #define MDIO_CTL_READ 0x00008000 51 #define MDIO_DATA_BSY 0x80000000 62 volatile uint32_t mdio_cfg; /* 0x030 */ 63 volatile uint32_t mdio_ctrl; /* 0x034 */ 64 volatile uint32_t mdio_data; /* 0x038 */ [all …]
|
| H A D | memac.h | 63 default: bitMask = 0;break;} 90 #define PHY_MDIO_ADDR 0 93 #define PHY_SGMII_CR_PHY_RESET 0x8000 94 #define PHY_SGMII_CR_RESET_AN 0x0200 95 #define PHY_SGMII_CR_DEF_VAL 0x1140 96 #define PHY_SGMII_DEV_ABILITY_SGMII 0x4001 97 #define PHY_SGMII_DEV_ABILITY_1000X 0x01A0 98 #define PHY_SGMII_IF_SPEED_GIGABIT 0x0008 99 #define PHY_SGMII_IF_MODE_AN 0x0002 100 #define PHY_SGMII_IF_MODE_SGMII 0x0001 [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm/nxp/vf/ |
| H A D | vf610-pinfunc.h | 14 #define ALT0 0x0 15 #define ALT1 0x1 16 #define ALT2 0x2 17 #define ALT3 0x3 18 #define ALT4 0x4 19 #define ALT5 0x5 20 #define ALT6 0x6 21 #define ALT7 0x7 24 #define VF610_PAD_PTA6__GPIO_0 0x000 0x000 ALT0 0x0 25 #define VF610_PAD_PTA6__RMII_CLKOUT 0x000 0x000 ALT1 0x0 [all …]
|
| /freebsd/sys/contrib/dev/mediatek/mt76/mt7615/ |
| H A D | regs.h | 37 #define MT_HW_REV MT_HW_INFO(0x000) 38 #define MT_HW_CHIPID MT_HW_INFO(0x008) 39 #define MT_TOP_STRAP_STA MT_HW_INFO(0x010) 42 #define MT_TOP_OFF_RSV 0x1128 45 #define MT_TOP_MISC2 ((dev)->reg_map[MT_TOP_CFG_BASE] + 0x134) 46 #define MT_TOP_MISC2_FW_STATE GENMASK(2, 0) 51 #define MT_MCU_BASE 0x2000 54 #define MT_MCU_PCIE_REMAP_1 MT_MCU(0x500) 55 #define MT_MCU_PCIE_REMAP_1_OFFSET GENMASK(17, 0) 57 #define MT_PCIE_REMAP_BASE_1 0x40000 [all …]
|
| /freebsd/sys/arm/ti/ |
| H A D | ti_adcreg.h | 30 #define ADC_REVISION 0x000 31 #define ADC_REV_SCHEME_MSK 0xc0000000 33 #define ADC_REV_FUNC_MSK 0x0fff0000 35 #define ADC_REV_RTL_MSK 0x0000f800 37 #define ADC_REV_MAJOR_MSK 0x00000700 39 #define ADC_REV_CUSTOM_MSK 0x000000c0 41 #define ADC_REV_MINOR_MSK 0x0000003f 42 #define ADC_SYSCFG 0x010 43 #define ADC_SYSCFG_IDLE_MSK 0x000000c0 45 #define ADC_IRQSTATUS_RAW 0x024 [all …]
|
| /freebsd/sys/arm/freescale/imx/ |
| H A D | imx6_anatopreg.h | 32 #define IMX6_ANALOG_CCM_PLL_ARM 0x000 33 #define IMX6_ANALOG_CCM_PLL_ARM_SET 0x004 34 #define IMX6_ANALOG_CCM_PLL_ARM_CLR 0x008 35 #define IMX6_ANALOG_CCM_PLL_ARM_TOG 0x00C 36 #define IMX6_ANALOG_CCM_PLL_ARM_DIV_MASK 0x7F 39 #define IMX6_ANALOG_CCM_PLL_ARM_CLK_SRC_MASK (0x03 << 16) 40 #define IMX6_ANALOG_CCM_PLL_USB1 0x010 41 #define IMX6_ANALOG_CCM_PLL_USB1_SET 0x014 42 #define IMX6_ANALOG_CCM_PLL_USB1_CLR 0x018 43 #define IMX6_ANALOG_CCM_PLL_USB1_TOG 0x01C [all …]
|
| /freebsd/sys/dev/xdma/controller/ |
| H A D | pl330.h | 35 #define DSR 0x000 /* DMA Manager Status */ 36 #define DPC 0x004 /* DMA Program Counter */ 37 #define INTEN 0x020 /* Interrupt Enable */ 38 #define INT_EVENT_RIS 0x024 /* Event-Interrupt Raw Status */ 39 #define INTMIS 0x028 /* Interrupt Status */ 40 #define INTCLR 0x02C /* Interrupt Clear */ 41 #define FSRD 0x030 /* Fault Status DMA Manager */ 42 #define FSRC 0x034 /* Fault Status DMA Channel */ 43 #define FTRD 0x038 /* Fault Type DMA Manager */ 44 #define FTR(n) (0x040 + 0x04 * (n)) /* Fault type for DMA channel n */ [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm64/freescale/ |
| H A D | imx8mq-pinfunc.h | 15 #define MX8MQ_IOMUXC_PMIC_STBY_REQ_CCMSRCGPCMIX_PMIC_STBY_REQ 0x014 0x27C 0x000 0x0 0… 16 #define MX8MQ_IOMUXC_PMIC_ON_REQ_SNVSMIX_PMIC_ON_REQ 0x018 0x280 0x000 0x0 0… 17 #define MX8MQ_IOMUXC_ONOFF_SNVSMIX_ONOFF 0x01C 0x284 0x000 0x0 0… 18 #define MX8MQ_IOMUXC_POR_B_SNVSMIX_POR_B 0x020 0x288 0x000 0x0 0… 19 #define MX8MQ_IOMUXC_RTC_RESET_B_SNVSMIX_RTC_RESET_B 0x024 0x28C 0x000 0x0 0… 20 #define MX8MQ_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0… 21 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0… 22 #define MX8MQ_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0… 23 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0… 24 #define MX8MQ_IOMUXC_GPIO1_IO00_SJC_FAIL 0x028 0x290 0x000 0x7 0… [all …]
|