/freebsd/sys/dev/pms/RefTisa/tisa/sassata/common/ |
H A D | wcs.h | 33 0x011, // 00000 = 0 - PHY_RESET_START 34 0x0ca, // 0x001 = 1 - JUMP_IF_PHY_READY 35 0x009, // 0x002 = 2 - 36 0x0ba, // 0x003 = 3 - JUMP_IF_HARD_RESET_PRIMITIVE 37 0x010, // 0x004 = 4 - 38 0x0bb, // 0x005 = 5 - JUMP_IF_IDENTIFY_FRAME_RECEIVED 39 0x01e, // 0x006 = 6 - 40 0x0ff, // 0x007 = 7 - JUMP 41 0x001, // 0x008 = 8 - 42 0x010, // 0x009 = 9 - SEND_ID_FRAME [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/spi/ |
H A D | brcm,spi-bcm-qspi.yaml | 103 reg = <0xf03e3400 0x188>, <0xf03e3200 0x50>, <0xf03e0920 0x4>; 105 interrupts = <0x5>, <0x6>, <0x1>, <0x [all...] |
H A D | brcm,spi-bcm-qspi.txt | 22 Must be <0>, also as required by generic SPI binding. 89 #address-cells = <0x1>; 90 #size-cells = <0x0>; 92 reg = <0xf03e0920 0x4 0xf03e3400 0x188 0xf03e3200 0x50>; 94 interrupts = <0x6 0x5 0x4 0x3 0x2 0x1 0x0>; 95 interrupt-parent = <0x1c>; 107 m25p80@0 { 108 #size-cells = <0x2>; 109 #address-cells = <0x2>; 111 reg = <0x0>; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/nxp/vf/ |
H A D | vf610-pinfunc.h | 14 #define ALT0 0x0 15 #define ALT1 0x1 16 #define ALT2 0x2 17 #define ALT3 0x3 18 #define ALT4 0x4 19 #define ALT5 0x5 20 #define ALT6 0x6 21 #define ALT7 0x7 24 #define VF610_PAD_PTA6__GPIO_0 0x000 0x000 ALT0 0x0 25 #define VF610_PAD_PTA6__RMII_CLKOUT 0x000 0x000 ALT1 0x0 [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/nxp/imx/ |
H A D | imxrt1170-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define IOMUXC_GPIO_LPSR_00_FLEXCAN3_TX 0x000 0x040 0x0 0x0 0x0 18 #define IOMUXC_GPIO_LPSR_00_MIC_CLK 0x000 0x040 0x0 0x1 0x0 19 #define IOMUXC_GPIO_LPSR_00_MQS_RIGHT 0x000 0x040 0x0 0x2 0x0 20 #define IOMUXC_GPIO_LPSR_00_ARM_CM4_EVENTO 0x000 0x040 0x0 0x3 0x0 21 #define IOMUXC_GPIO_LPSR_00_GPIO_MUX6_IO00 0x000 0x040 0x0 0x5 0x0 22 #define IOMUXC_GPIO_LPSR_00_LPUART12_TXD 0x000 0x040 0x0B0 0x6 0x0 23 #define IOMUXC_GPIO_LPSR_00_SAI4_MCLK 0x000 0x040 0x0C8 0x7 0x0 24 #define IOMUXC_GPIO_LPSR_00_GPIO12_IO00 0x000 0x040 0x0 0xA 0x0 26 #define IOMUXC_GPIO_LPSR_01_FLEXCAN3_RX 0x004 0x044 0x080 0x0 0x0 [all …]
|
H A D | imx25-pinfunc.h | 16 #define MX25_PAD_A10__A10 0x008 0x000 0x000 0x00 0x000 17 #define MX25_PAD_A10__GPIO_4_0 0x008 0x000 0x000 0x05 0x000 19 #define MX25_PAD_A13__A13 0x00c 0x22C 0x000 0x00 0x000 20 #define MX25_PAD_A13__GPIO_4_1 0x00c 0x22C 0x000 0x05 0x000 21 #define MX25_PAD_A13__LCDC_CLS 0x00c 0x22C 0x000 0x07 0x000 23 #define MX25_PAD_A14__A14 0x010 0x230 0x000 0x00 0x000 24 #define MX25_PAD_A14__GPIO_2_0 0x010 0x230 0x000 0x05 0x000 25 #define MX25_PAD_A14__SIM1_CLK1 0x010 0x230 0x000 0x06 0x000 26 #define MX25_PAD_A14__LCDC_SPL 0x010 0x230 0x000 0x07 0x000 28 #define MX25_PAD_A15__A15 0x014 0x234 0x000 0x00 0x000 [all …]
|
H A D | imxrt1050-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define MXRT1050_IOMUXC_GPIO_EMC_00_SEMC_DA00 0x014 0x204 0x000 0x0 0x0 18 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXPWM4_PWM0_A 0x014 0x204 0x494 0x1 0x0 19 #define MXRT1050_IOMUXC_GPIO_EMC_00_LPSPI2_SCK 0x014 0x204 0x500 0x2 0x1 20 #define MXRT1050_IOMUXC_GPIO_EMC_00_XBAR_INOUT2 0x014 0x204 0x60C 0x3 0x0 21 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXIO1_D00 0x014 0x204 0x000 0x4 0x0 22 #define MXRT1050_IOMUXC_GPIO_EMC_00_GPIO4_IO00 0x014 0x204 0x000 0x5 0x0 24 #define MXRT1050_IOMUXC_GPIO_EMC_01_SEMC_DA01 0x018 0x208 0x000 0x0 0x0 25 #define MXRT1050_IOMUXC_GPIO_EMC_01_FLEXPWM4_PWM0_B 0x018 0x208 0x000 0x1 0x0 26 #define MXRT1050_IOMUXC_GPIO_EMC_01_LPSPI2_PCS0 0x018 0x208 0x4FC 0x2 0x1 [all …]
|
/freebsd/sys/contrib/device-tree/src/arm64/hisilicon/ |
H A D | hikey970-pinctrl.dtsi | 16 reg = <0x0 0xe896c000 0x0 0x72c>; 18 #gpio-range-cells = <0x3>; 19 pinctrl-single,register-width = <0x20>; 20 pinctrl-single,function-mask = <0x7>; 22 pinctrl-single,gpio-range = <&range 0 82 0>; 26 0x054 MUX_M2 /* UART0_RXD */ 27 0x058 MUX_M2 /* UART0_TXD */ 33 0x700 MUX_M2 /* UART2_CTS_N */ 34 0x704 MUX_M2 /* UART2_RTS_N */ 35 0x708 MUX_M2 /* UART2_RXD */ [all …]
|
H A D | poplar-pinctrl.dtsi | 21 0x000 MUX_M2 22 0x004 MUX_M2 23 0x008 MUX_M2 24 0x00c MUX_M2 25 0x010 MUX_M2 26 0x014 MUX_M2 27 0x018 MUX_M2 28 0x01c MUX_M2 29 0x024 MUX_M2 32 PINCTRL_PULLDOWN(0, 1, 0, 1) [all …]
|
H A D | hikey960-pinctrl.dtsi | 18 reg = <0x0 0xe896c000 0x0 0x1f0>; 20 #gpio-range-cells = <0x3>; 21 pinctrl-single,register-width = <0x20>; 22 pinctrl-single,function-mask = <0x7>; 25 &range 0 7 0 26 &range 8 116 0>; 30 0x008 MUX_M1 /* PMU1_SSI */ 31 0x00c MUX_M1 /* PMU2_SSI */ 32 0x010 MUX_M1 /* PMU_CLKOUT */ 33 0x100 MUX_M1 /* PMU_HKADC_SSI */ [all …]
|
/freebsd/sys/contrib/dev/mediatek/mt76/mt7615/ |
H A D | regs.h | 37 #define MT_HW_REV MT_HW_INFO(0x000) 38 #define MT_HW_CHIPID MT_HW_INFO(0x008) 39 #define MT_TOP_STRAP_STA MT_HW_INFO(0x010) 42 #define MT_TOP_OFF_RSV 0x1128 45 #define MT_TOP_MISC2 ((dev)->reg_map[MT_TOP_CFG_BASE] + 0x134) 46 #define MT_TOP_MISC2_FW_STATE GENMASK(2, 0) 51 #define MT_MCU_BASE 0x2000 54 #define MT_MCU_PCIE_REMAP_1 MT_MCU(0x500) 55 #define MT_MCU_PCIE_REMAP_1_OFFSET GENMASK(17, 0) 57 #define MT_PCIE_REMAP_BASE_1 0x40000 [all …]
|
/freebsd/contrib/file/magic/Magdir/ |
H A D | android | 11 0 string dex\n 12 >0 regex dex\n[0-9]{2}\0 Dalvik dex file 14 0 string dey\n 15 >0 regex dey\n[0-9]{2}\0 Dalvik dex file (optimized for host) 22 0 string ANDROID! Android bootimg 24 >>1028 lelong 0 \b (boot) 26 >8 lelong >0 \b, kernel 27 >>12 lelong >0 \b (%#x) 28 >16 lelong >0 \b, ramdisk 29 >>20 lelong >0 \b (%#x) [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/broadcom/ |
H A D | bcm5301x.dtsi | 13 a9pll: arm_clk@0 { 14 #clock-cells = <0>; 17 reg = <0x00000 0x1000>; 22 reg = <0x20620 0x20>; 35 #clock-cells = <0>; 41 #clock-cells = <0>; 49 #clock-cells = <0>; 57 #clock-cells = <0>; [all...] |
/freebsd/sys/contrib/device-tree/src/arm64/ti/ |
H A D | k3-j721s2-som-p0.dtsi | 17 reg = <0x00 0x80000000 0x00 0x80000000>, 18 <0x08 0x80000000 0x03 0x80000000>; 28 reg = <0x00 0x9e80000 [all...] |
H A D | k3-am625-sk.dts | 20 opp-supported-hw = <0x01 0x0004>; 28 reg = <0x00000000 0x80000000 0x00000000 0x80000000>; 32 vmain_pd: regulator-0 { 86 pinctrl-0 = <&vdd_sd_dv_pins_default>; 92 states = <1800000 0x0>, 93 <3300000 0x [all...] |
/freebsd/sys/contrib/device-tree/src/arm64/freescale/ |
H A D | imx8mp-pinfunc.h | 13 #define MX8MP_IOMUXC_GPIO1_IO00__GPIO1_IO00 0x014 0x274 0x000 0x0 0x0 14 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_ENET_PHY_REF_CLK_ROOT 0x014 0x274 0x000 0x1 0x0 15 #define MX8MP_IOMUXC_GPIO1_IO00__ISP_FL_TRIG_0 0x014 0x274 0x5D4 0x3 0x0 16 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_EXT_CLK1 0x014 0x274 0x000 0x6 0x0 17 #define MX8MP_IOMUXC_GPIO1_IO01__GPIO1_IO01 0x018 0x278 0x000 0x0 0x0 18 #define MX8MP_IOMUXC_GPIO1_IO01__PWM1_OUT 0x018 0x278 0x000 0x1 0x0 19 #define MX8MP_IOMUXC_GPIO1_IO01__ISP_SHUTTER_TRIG_0 0x018 0x278 0x5DC 0x3 0x0 20 #define MX8MP_IOMUXC_GPIO1_IO01__CCM_EXT_CLK2 0x018 0x278 0x000 0x6 0x0 21 #define MX8MP_IOMUXC_GPIO1_IO02__GPIO1_IO02 0x01C 0x27C 0x000 0x0 0x0 22 #define MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0x01C 0x27C 0x000 0x1 0x0 [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/hisilicon/ |
H A D | hi3620-hi4511.dts | 22 reg = <0x40000000 0x20000000>; 32 pinctrl-0 = <&uart0_pmx_func &uart0_cfg_func>; 39 pinctrl-0 = <&uart1_pmx_func &uart1_cfg_func>; 46 pinctrl-0 = <&uart2_pmx_func &uart2_cfg_func>; 53 pinctrl-0 = <&uart3_pmx_func &uart3_cfg_func>; 60 pinctrl-0 = <&uart4_pmx_func &uart4_cfg_func>; 67 pinctrl-0 = <&board_pmx_pins>; 71 0x008 0x0 /* GPIO -- eFUSE_DOUT */ 72 0x100 0x0 /* USIM_CLK & USIM_DATA (IOMG63) */ 77 0x0f0 0x0 [all …]
|
/freebsd/sys/arm/freescale/imx/ |
H A D | imx6_anatopreg.h | 32 #define IMX6_ANALOG_CCM_PLL_ARM 0x000 33 #define IMX6_ANALOG_CCM_PLL_ARM_SET 0x004 34 #define IMX6_ANALOG_CCM_PLL_ARM_CLR 0x008 35 #define IMX6_ANALOG_CCM_PLL_ARM_TOG 0x00C 36 #define IMX6_ANALOG_CCM_PLL_ARM_DIV_MASK 0x7F 39 #define IMX6_ANALOG_CCM_PLL_ARM_CLK_SRC_MASK (0x03 << 16) 40 #define IMX6_ANALOG_CCM_PLL_USB1 0x010 41 #define IMX6_ANALOG_CCM_PLL_USB1_SET 0x014 42 #define IMX6_ANALOG_CCM_PLL_USB1_CLR 0x018 43 #define IMX6_ANALOG_CCM_PLL_USB1_TOG 0x01C [all …]
|
H A D | imx6_ccmreg.h | 32 #define CCM_CACCR 0x010 33 #define CCM_CBCDR 0x014 36 #define CCM_CSCMR1 0x01C 40 #define SSI_CLK_SEL_M 0x3 41 #define SSI_CLK_SEL_508_PFD 0 44 #define CCM_CSCMR2 0x020 46 #define CCM_CS1CDR 0x028 47 #define SSI1_CLK_PODF_SHIFT 0 51 #define SSI_CLK_PODF_MASK 0x3f 52 #define SSI_CLK_PRED_MASK 0x7 [all …]
|
/freebsd/sys/dev/bhnd/cores/pcie2/ |
H A D | bhnd_pcie2_reg.h | 31 #define BHND_PCIE2_DMA64_TRANSLATION 0x8000000000000000 /**< PCIe-Gen2 DMA64 address translation */ 32 #define BHND_PCIE2_DMA64_MASK 0xc000000000000000 /**< PCIe-Gen2 DMA64 translation mask */ 38 #define BHND_PCIE2_CLK_CONTROL 0x000 40 #define BHND_PCIE2_RC_PM_CONTROL 0x004 41 #define BHND_PCIE2_RC_PM_STATUS 0x008 42 #define BHND_PCIE2_EP_PM_CONTROL 0x00C 43 #define BHND_PCIE2_EP_PM_STATUS 0x010 44 #define BHND_PCIE2_EP_LTR_CONTROL 0x014 45 #define BHND_PCIE2_EP_LTR_STATUS 0x018 46 #define BHND_PCIE2_EP_OBFF_STATUS 0x01C [all …]
|
/freebsd/sys/dev/qat/include/common/ |
H A D | icp_qat_hal.h | 9 MISC_CONTROL = 0x04, 10 ICP_RESET = 0x0c, 11 ICP_GLOBAL_CLK_ENABLE = 0x50 14 enum { MISC_CONTROL_C4XXX = 0xAA0, 15 ICP_RESET_CPP0 = 0x938, 16 ICP_RESET_CPP1 = 0x93c, 17 ICP_GLOBAL_CLK_ENABLE_CPP0 = 0x964, 18 ICP_GLOBAL_CLK_ENABLE_CPP1 = 0x968 }; 21 USTORE_ADDRESS = 0x000, 22 USTORE_DATA_LOWER = 0x004, [all …]
|
/freebsd/sys/arm64/coresight/ |
H A D | coresight_tmc.h | 34 #define TMC_RSZ 0x004 /* RAM Size Register */ 35 #define TMC_STS 0x00C /* Status Register */ 41 #define STS_FULL (1 << 0) 42 #define TMC_RRD 0x010 /* RAM Read Data Register */ 43 #define TMC_RRP 0x014 /* RAM Read Pointer Register */ 44 #define TMC_RWP 0x018 /* RAM Write Pointer Register */ 45 #define TMC_TRG 0x01C /* Trigger Counter Register */ 46 #define TMC_CTL 0x020 /* Control Register */ 47 #define CTL_TRACECAPTEN (1 << 0) /* Controls trace capture. */ 48 #define TMC_RWD 0x024 /* RAM Write Data Register */ [all …]
|
/freebsd/contrib/llvm-project/llvm/include/llvm/BinaryFormat/ELFRelocs/ |
H A D | AArch64.def | 7 // Null relocation: also 0x100 for ELF64 8 ELF_RELOC(R_AARCH64_NONE, 0) 10 ELF_RELOC(R_AARCH64_ABS64, 0x101) 11 ELF_RELOC(R_AARCH64_ABS32, 0x102) 12 ELF_RELOC(R_AARCH64_ABS16, 0x103) 13 ELF_RELOC(R_AARCH64_PREL64, 0x104) 14 ELF_RELOC(R_AARCH64_PREL32, 0x105) 15 ELF_RELOC(R_AARCH64_PREL16, 0x106) 17 ELF_RELOC(R_AARCH64_MOVW_UABS_G0, 0x107) 18 ELF_RELOC(R_AARCH64_MOVW_UABS_G0_NC, 0x108) [all …]
|
/freebsd/sys/arm/freescale/vybrid/ |
H A D | vf_edma.h | 29 #define DMA_CR 0x000 /* Control */ 30 #define DMA_ES 0x004 /* Error Status */ 31 #define DMA_ERQ 0x00C /* Enable Request */ 32 #define DMA_EEI 0x014 /* Enable Error Interrupt */ 33 #define DMA_CEEI 0x018 /* Clear Enable Error Interrupt */ 34 #define DMA_SEEI 0x019 /* Set Enable Error Interrupt */ 35 #define DMA_CERQ 0x01A /* Clear Enable Request */ 36 #define DMA_SERQ 0x01B /* Set Enable Request */ 37 #define DMA_CDNE 0x01C /* Clear DONE Status Bit */ 38 #define DMA_SSRT 0x01D /* Set START Bit */ [all …]
|
/freebsd/sys/arm/ti/cpsw/ |
H A D | if_cpswreg.h | 32 #define CPSW_SS_OFFSET 0x0000 33 #define CPSW_SS_IDVER (CPSW_SS_OFFSET + 0x00) 34 #define CPSW_SS_SOFT_RESET (CPSW_SS_OFFSET + 0x08) 35 #define CPSW_SS_STAT_PORT_EN (CPSW_SS_OFFSET + 0x0C) 36 #define CPSW_SS_PTYPE (CPSW_SS_OFFSET + 0x10) 37 #define CPSW_SS_FLOW_CONTROL (CPSW_SS_OFFSET + 0x24) 39 #define CPSW_PORT_OFFSET 0x0100 40 #define CPSW_PORT_P_MAX_BLKS(p) (CPSW_PORT_OFFSET + 0x08 + ((p) * 0x100)) 41 #define CPSW_PORT_P_BLK_CNT(p) (CPSW_PORT_OFFSET + 0x0C + ((p) * 0x100)) 42 #define CPSW_PORT_P_VLAN(p) (CPSW_PORT_OFFSET + 0x14 + ((p) * 0x100)) [all …]
|