/freebsd/sys/contrib/device-tree/Bindings/gpu/ |
H A D | vivante,gc.yaml | 67 reg = <0x00130000 0x4000>; 68 interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>;
|
/freebsd/sys/contrib/device-tree/src/arm64/broadcom/stingray/ |
H A D | stingray-sata.dtsi | 37 ranges = <0x0 0x0 0x67d00000 0x00800000>; 39 sata0: ahci@0 { 41 reg = <0x00000000 0x1000>; 45 #size-cells = <0>; 48 sata0_port0: sata-port@0 { 49 reg = <0>; 57 reg = <0x00002100 0x1000>; 60 #size-cells = <0>; 63 sata0_phy0: sata-phy@0 { 64 reg = <0>; [all …]
|
H A D | stingray.dtsi | 43 #size-cells = <0>; 45 cpu@0 { 48 reg = <0x0 0x0>; 56 reg = <0x0 0x1>; 64 reg = <0x0 0x100>; 72 reg = <0x0 0x101>; 80 reg = <0x0 0x200>; 88 reg = <0x0 0x201>; 96 reg = <0x0 0x300>; 104 reg = <0x0 0x301>; [all …]
|
/freebsd/sys/dev/bge/ |
H A D | if_bgereg.h | 54 * device register space at offset 0x8000 to read any 32K chunk 60 * accessed directly. NIC memory addresses are offset by 0x01000000. 64 #define BGE_PAGE_ZERO 0x00000000 65 #define BGE_PAGE_ZERO_END 0x000000FF 66 #define BGE_SEND_RING_RCB 0x00000100 67 #define BGE_SEND_RING_RCB_END 0x000001FF 68 #define BGE_RX_RETURN_RING_RCB 0x00000200 69 #define BGE_RX_RETURN_RING_RCB_END 0x000002FF 70 #define BGE_STATS_BLOCK 0x00000300 71 #define BGE_STATS_BLOCK_END 0x00000AFF [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/ti/omap/ |
H A D | am437x-idk-evm.dts | 104 pinctrl-0 = <&gpio_keys_pins_default>; 106 switch-0 { 115 #clock-cells = <0>; 125 gpios = <&tpic2810 0 GPIO_ACTIVE_HIGH>; 176 AM4372_IOPAD(0x9b8, PIN_INPUT | MUX_MODE7) /* cam0_field.gpio4_2 */ 182 AM4372_IOPAD(0x988, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_sda.i2c0_sda */ 183 AM4372_IOPAD(0x98c, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_scl.i2c0_scl */ 189 AM4372_IOPAD(0x988, PIN_INPUT_PULLDOWN | MUX_MODE7) 190 AM4372_IOPAD(0x98c, PIN_INPUT_PULLDOWN | MUX_MODE7) 196 AM4372_IOPAD(0x9e [all...] |
H A D | am437x-sk-evm.dts | 31 #clock-cells = <0>; 38 pwms = <&ecap0 0 50000 PWM_POLARITY_INVERTED>; 39 brightness-levels = <0 51 53 56 62 75 101 152 255>; 73 pinctrl-0 = <&matrix_keypad_pins>; 85 MATRIX_KEY(0, 0, KEY_DOWN) 86 MATRIX_KEY(0, 1, KEY_RIGHT) 87 MATRIX_KEY(1, 0, KEY_LEFT) 96 pinctrl-0 = <&leds_pins>; 100 gpios = <&gpio5 0 GPIO_ACTIVE_HIGH>; /* Bank 5, pin 0 */ 131 pinctrl-0 = <&lcd_pins>; [all …]
|
H A D | am43x-epos-evm.dts | 62 pinctrl-0 = <&matrix_keypad_default>; 76 linux,keymap = <0x00000201 /* P1 */ 77 0x01000204 /* P4 */ 78 0x02000207 /* P7 */ 79 0x0300020a /* NUMERIC_STAR */ 80 0x00010202 /* P2 */ 81 0x01010205 /* P5 */ 82 0x02010208 /* P8 */ 83 0x03010200 /* P0 */ 84 0x00020203 /* P3 */ [all …]
|
/freebsd/sys/dev/mpt/mpilib/ |
H A D | mpi_log_sas.h | 46 #define SAS_LOGINFO_NEXUS_LOSS 0x31170000 47 #define SAS_LOGINFO_MASK 0xFFFF0000 50 /* IOC LOGINFO defines, 0x00000000 - 0x0FFFFFFF */ 53 /* Bits 27-24: IOC_LOGINFO_ORIGINATOR: 0=IOP, 1=PL, 2=IR */ 55 /* Bits 15-0: LOGINFO_CODE Specific */ 61 #define IOC_LOGINFO_ORIGINATOR_IOP (0x00000000) 62 #define IOC_LOGINFO_ORIGINATOR_PL (0x01000000) 63 #define IOC_LOGINFO_ORIGINATOR_IR (0x02000000) 65 #define IOC_LOGINFO_ORIGINATOR_MASK (0x0F000000) 70 #define IOC_LOGINFO_CODE_MASK (0x00FF0000) [all …]
|
/freebsd/sys/contrib/openzfs/module/icp/asm-x86_64/aes/ |
H A D | aestab2.h | 49 0x00000001, 0x00000002, 0x00000004, 0x00000008, 50 0x00000010, 0x00000020, 0x00000040, 0x00000080, 51 0x0000001b, 0x00000036 57 0x00000063, 0x0000007c, 0x00000077, 0x0000007b, 58 0x000000f2, 0x0000006b, 0x0000006f, 0x000000c5, 59 0x00000030, 0x00000001, 0x00000067, 0x0000002b, 60 0x000000fe, 0x000000d7, 0x000000ab, 0x00000076, 61 0x000000ca, 0x00000082, 0x000000c9, 0x0000007d, 62 0x000000fa, 0x00000059, 0x00000047, 0x000000f0, 63 0x000000ad, 0x000000d4, 0x000000a2, 0x000000af, [all …]
|
/freebsd/sys/dev/qlnx/qlnxe/ |
H A D | mcp_public.h | 51 #define OFFSIZE_OFFSET_OFFSET 0 52 #define OFFSIZE_OFFSET_MASK 0x0000ffff 55 #define OFFSIZE_SIZE_MASK 0xffff0000 70 u32 speed; /* 0 = autoneg, 1000/10000/20000/25000/40000/50000/100000 */ 71 #define ETH_SPEED_AUTONEG 0 72 #define ETH_SPEED_SMARTLINQ 0x8 /* deprecated - use link_modes field instead */ 75 #define ETH_PAUSE_NONE 0x0 76 #define ETH_PAUSE_AUTONEG 0x1 77 #define ETH_PAUSE_RX 0x2 78 #define ETH_PAUSE_TX 0x4 [all …]
|
H A D | ecore_init_values.h | 35 0x00030003, 0xffff0000, /* if phase != 'engine', skip 3 ops (no DMAE) */ 36 0x00020002, 0x00020000, /* if mode != '!asic', skip 2 ops */ 37 0x0280c201, 0x00000000, /* write 0x0 to address 0x50184 */ 38 0x02810201, 0x00000000, /* write 0x0 to address 0x50204 */ 40 0x00110003, 0xffff0000, /* if phase != 'engine', skip 17 ops (no DMAE) */ 41 0x00030002, 0x00020000, /* if mode != '!asic', skip 3 ops */ 42 0x0048c201, 0x00000000, /* write 0x0 to address 0x9184 */ 43 0x0048d201, 0x00000000, /* write 0x0 to address 0x91a4 */ 44 0x004ba601, 0x00000001, /* write 0x1 to address 0x974c */ 45 0x00020002, 0x00be0000, /* if mode != '(!asic)&bb', skip 2 ops */ [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/nxp/imx/ |
H A D | imx6qdl.dtsi | 59 #clock-cells = <0>; 65 #clock-cells = <0>; 66 clock-frequency = <0>; 71 #clock-cells = <0>; 78 #size-cells = <0>; 83 lvds-channel@0 { 85 #size-cells = <0>; 86 reg = <0>; 89 port@0 { 90 reg = <0>; [all …]
|
/freebsd/contrib/llvm-project/llvm/lib/Target/LoongArch/ |
H A D | LoongArchInstrInfo.td | 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 18 def SDT_CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>, 20 def SDT_CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, 24 def SDT_LoongArchCall : SDTypeProfile<0, -1, [SDTCisVT<0, GRLenVT>]>; 26 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVT<0, i64> 30 SDTCisInt<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<3>, 35 SDTCisInt<0>, SDTCisSameAs<0, 1>, SDTCisInt<2>, SDTCisSameAs<2, 3> 39 def SDT_LoongArchVI : SDTypeProfile<0, 1, [SDTCisVT<0, GRLenVT>]>; 41 def SDT_LoongArchCsrrd : SDTypeProfile<1, 1, [SDTCisInt<0>, 43 def SDT_LoongArchCsrwr : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>, [all …]
|
/freebsd/sys/dev/ispfw/ |
H A D | asm_2800.h | 38 0x0501f078, 0x00124000, 0x00100000, 0x00017380, 39 0x00000009, 0x0000000c, 0x00000001, 0x785ad0d5, 40 0x00000080, 0x0001f626, 0x20434f50, 0x59524947, 41 0x48542032, 0x30323320, 0x514c4f47, 0x49432043, 42 0x4f52504f, 0x52415449, 0x4f4e2020, 0x20495350, 43 0x32387878, 0x20466972, 0x6d776172, 0x65202020, 44 0x56657273, 0x696f6e20, 0x2020392e, 0x31322e30, 45 0x31202024, 0x00000000, 0x00000092, 0x00000000, 46 0x00000000, 0x00000000, 0x00000000, 0x00100000, 47 0x00100000, 0x00017380, 0xffffffff, 0x00124004, [all …]
|
/freebsd/sys/dev/bxe/ |
H A D | ecore_hsi.h | 33 #define FW_ENCODE_32BIT_PATTERN 0x1e1e1e1e 39 #define LICENSE_MAX_ISCSI_TRGT_CONN_MASK 0xFFFF 40 #define LICENSE_MAX_ISCSI_TRGT_CONN_SHIFT 0 41 #define LICENSE_MAX_ISCSI_INIT_CONN_MASK 0xFFFF0000 47 #define LICENSE_MAX_FCOE_TRGT_CONN_MASK 0xFFFF 48 #define LICENSE_MAX_FCOE_TRGT_CONN_SHIFT 0 49 #define LICENSE_MAX_FCOE_INIT_CONN_MASK 0xFFFF0000 61 #define PIN_CFG_NA 0x00000000 62 #define PIN_CFG_GPIO0_P0 0x00000001 63 #define PIN_CFG_GPIO1_P0 0x00000002 [all …]
|
H A D | 57711_init_values.c | 55 {OP_WR, 0x600dc, 0x1}, 56 {OP_SW, 0x61000, 0x2000000}, 57 {OP_RD, 0x600d8, 0x0}, 58 {OP_SW, 0x60200, 0x30200}, 59 {OP_WR, 0x600dc, 0x0}, 62 {OP_RD, 0x600b8, 0x0}, 63 {OP_RD, 0x600c8, 0x0}, 64 {OP_WR, 0x6016c, 0x0}, 67 {OP_RD, 0x600bc, 0x0}, 68 {OP_RD, 0x600cc, 0x0}, [all …]
|
H A D | 57710_init_values.c | 55 {OP_WR, 0x600dc, 0x1}, 56 {OP_SW, 0x61000, 0x2000000}, 57 {OP_RD, 0x600d8, 0x0}, 58 {OP_SW, 0x60200, 0x30200}, 59 {OP_WR, 0x600dc, 0x0}, 62 {OP_WR, 0x60068, 0xb8}, 63 {OP_WR, 0x60078, 0x114}, 64 {OP_RD, 0x600b8, 0x0}, 65 {OP_RD, 0x600c8, 0x0}, 68 {OP_WR, 0x6006c, 0xb8}, [all …]
|
H A D | 57712_init_values.c | 54 /* #define ATC_COMMON_START 0 */ 55 {OP_WR, 0x1100b8, 0x1}, 58 {OP_WR, 0x600dc, 0x1}, 59 {OP_WR, 0x60050, 0x180}, 60 {OP_SW, 0x61000, 0x1ff0000}, 61 {OP_IF_MODE_AND, 1, 0x8}, /* e2 */ 62 {OP_WR, 0x617fc, 0x3fe001}, 63 {OP_IF_MODE_AND, 1, 0x10}, /* e3 */ 64 {OP_SW, 0x617fc, 0x20101ff}, 65 {OP_IF_MODE_AND, 1, 0x8}, /* e2 */ [all …]
|
/freebsd/tools/test/iconv/ref/ |
H A D | UTF-32BE-rev | 1 0x00 = 0x00000000 2 0x01 = 0x01000000 3 0x02 = 0x02000000 4 0x03 = 0x03000000 5 0x04 = 0x04000000 6 0x05 = 0x05000000 7 0x06 = 0x06000000 8 0x07 = 0x07000000 9 0x08 = 0x08000000 10 0x09 = 0x09000000 [all …]
|