111e25f0dSDavid C Somayajulu /* 211e25f0dSDavid C Somayajulu * Copyright (c) 2017-2018 Cavium, Inc. 311e25f0dSDavid C Somayajulu * All rights reserved. 411e25f0dSDavid C Somayajulu * 511e25f0dSDavid C Somayajulu * Redistribution and use in source and binary forms, with or without 611e25f0dSDavid C Somayajulu * modification, are permitted provided that the following conditions 711e25f0dSDavid C Somayajulu * are met: 811e25f0dSDavid C Somayajulu * 911e25f0dSDavid C Somayajulu * 1. Redistributions of source code must retain the above copyright 1011e25f0dSDavid C Somayajulu * notice, this list of conditions and the following disclaimer. 1111e25f0dSDavid C Somayajulu * 2. Redistributions in binary form must reproduce the above copyright 1211e25f0dSDavid C Somayajulu * notice, this list of conditions and the following disclaimer in the 1311e25f0dSDavid C Somayajulu * documentation and/or other materials provided with the distribution. 1411e25f0dSDavid C Somayajulu * 1511e25f0dSDavid C Somayajulu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 1611e25f0dSDavid C Somayajulu * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1711e25f0dSDavid C Somayajulu * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1811e25f0dSDavid C Somayajulu * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 1911e25f0dSDavid C Somayajulu * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2011e25f0dSDavid C Somayajulu * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2111e25f0dSDavid C Somayajulu * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2211e25f0dSDavid C Somayajulu * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2311e25f0dSDavid C Somayajulu * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2411e25f0dSDavid C Somayajulu * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 2511e25f0dSDavid C Somayajulu * POSSIBILITY OF SUCH DAMAGE. 2611e25f0dSDavid C Somayajulu * 2711e25f0dSDavid C Somayajulu */ 2811e25f0dSDavid C Somayajulu 2911e25f0dSDavid C Somayajulu /**************************************************************************** 3011e25f0dSDavid C Somayajulu * 3111e25f0dSDavid C Somayajulu * Name: mcp_public.h 3211e25f0dSDavid C Somayajulu * 3311e25f0dSDavid C Somayajulu * Description: MCP public data 3411e25f0dSDavid C Somayajulu * 3511e25f0dSDavid C Somayajulu * Created: 13/01/2013 yanivr 3611e25f0dSDavid C Somayajulu * 3711e25f0dSDavid C Somayajulu ****************************************************************************/ 3811e25f0dSDavid C Somayajulu 3911e25f0dSDavid C Somayajulu #ifndef MCP_PUBLIC_H 4011e25f0dSDavid C Somayajulu #define MCP_PUBLIC_H 4111e25f0dSDavid C Somayajulu 4211e25f0dSDavid C Somayajulu #define VF_MAX_STATIC 192 /* In case of AH */ 4311e25f0dSDavid C Somayajulu 4411e25f0dSDavid C Somayajulu #define MCP_GLOB_PATH_MAX 2 4511e25f0dSDavid C Somayajulu #define MCP_PORT_MAX 2 /* Global */ 4611e25f0dSDavid C Somayajulu #define MCP_GLOB_PORT_MAX 4 /* Global */ 4711e25f0dSDavid C Somayajulu #define MCP_GLOB_FUNC_MAX 16 /* Global */ 4811e25f0dSDavid C Somayajulu 4911e25f0dSDavid C Somayajulu typedef u32 offsize_t; /* In DWORDS !!! */ 5011e25f0dSDavid C Somayajulu /* Offset from the beginning of the MCP scratchpad */ 519efd0ba7SDavid C Somayajulu #define OFFSIZE_OFFSET_OFFSET 0 5211e25f0dSDavid C Somayajulu #define OFFSIZE_OFFSET_MASK 0x0000ffff 5311e25f0dSDavid C Somayajulu /* Size of specific element (not the whole array if any) */ 549efd0ba7SDavid C Somayajulu #define OFFSIZE_SIZE_OFFSET 16 5511e25f0dSDavid C Somayajulu #define OFFSIZE_SIZE_MASK 0xffff0000 5611e25f0dSDavid C Somayajulu 5711e25f0dSDavid C Somayajulu /* SECTION_OFFSET is calculating the offset in bytes out of offsize */ 589efd0ba7SDavid C Somayajulu #define SECTION_OFFSET(_offsize) ((((_offsize & OFFSIZE_OFFSET_MASK) >> OFFSIZE_OFFSET_OFFSET) << 2)) 5911e25f0dSDavid C Somayajulu 6011e25f0dSDavid C Somayajulu /* SECTION_SIZE is calculating the size in bytes out of offsize */ 619efd0ba7SDavid C Somayajulu #define SECTION_SIZE(_offsize) (((_offsize & OFFSIZE_SIZE_MASK) >> OFFSIZE_SIZE_OFFSET) << 2) 6211e25f0dSDavid C Somayajulu 6311e25f0dSDavid C Somayajulu /* SECTION_ADDR returns the GRC addr of a section, given offsize and index within section */ 6411e25f0dSDavid C Somayajulu #define SECTION_ADDR(_offsize, idx) (MCP_REG_SCRATCH + SECTION_OFFSET(_offsize) + (SECTION_SIZE(_offsize) * idx)) 6511e25f0dSDavid C Somayajulu 6611e25f0dSDavid C Somayajulu /* SECTION_OFFSIZE_ADDR returns the GRC addr to the offsize address. Use offsetof, since the OFFSETUP collide with the firmware definition */ 6711e25f0dSDavid C Somayajulu #define SECTION_OFFSIZE_ADDR(_pub_base, _section) (_pub_base + offsetof(struct mcp_public_data, sections[_section])) 6811e25f0dSDavid C Somayajulu /* PHY configuration */ 6911e25f0dSDavid C Somayajulu struct eth_phy_cfg { 7011e25f0dSDavid C Somayajulu u32 speed; /* 0 = autoneg, 1000/10000/20000/25000/40000/50000/100000 */ 7111e25f0dSDavid C Somayajulu #define ETH_SPEED_AUTONEG 0 7211e25f0dSDavid C Somayajulu #define ETH_SPEED_SMARTLINQ 0x8 /* deprecated - use link_modes field instead */ 7311e25f0dSDavid C Somayajulu 7411e25f0dSDavid C Somayajulu u32 pause; /* bitmask */ 7511e25f0dSDavid C Somayajulu #define ETH_PAUSE_NONE 0x0 7611e25f0dSDavid C Somayajulu #define ETH_PAUSE_AUTONEG 0x1 7711e25f0dSDavid C Somayajulu #define ETH_PAUSE_RX 0x2 7811e25f0dSDavid C Somayajulu #define ETH_PAUSE_TX 0x4 7911e25f0dSDavid C Somayajulu 8011e25f0dSDavid C Somayajulu u32 adv_speed; /* Default should be the speed_cap_mask */ 8111e25f0dSDavid C Somayajulu u32 loopback_mode; 8211e25f0dSDavid C Somayajulu #define ETH_LOOPBACK_NONE (0) 8311e25f0dSDavid C Somayajulu #define ETH_LOOPBACK_INT_PHY (1) /* Serdes loopback. In AH, it refers to Near End */ 8411e25f0dSDavid C Somayajulu #define ETH_LOOPBACK_EXT_PHY (2) /* External PHY Loopback */ 8511e25f0dSDavid C Somayajulu #define ETH_LOOPBACK_EXT (3) /* External Loopback (Require loopback plug) */ 8611e25f0dSDavid C Somayajulu #define ETH_LOOPBACK_MAC (4) /* MAC Loopback - not supported */ 8711e25f0dSDavid C Somayajulu #define ETH_LOOPBACK_CNIG_AH_ONLY_0123 (5) /* Port to itself */ 8811e25f0dSDavid C Somayajulu #define ETH_LOOPBACK_CNIG_AH_ONLY_2301 (6) /* Port to Port */ 8911e25f0dSDavid C Somayajulu #define ETH_LOOPBACK_PCS_AH_ONLY (7) /* PCS loopback (TX to RX) */ 9011e25f0dSDavid C Somayajulu #define ETH_LOOPBACK_REVERSE_MAC_AH_ONLY (8) /* Loop RX packet from PCS to TX */ 9111e25f0dSDavid C Somayajulu #define ETH_LOOPBACK_INT_PHY_FEA_AH_ONLY (9) /* Remote Serdes Loopback (RX to TX) */ 9211e25f0dSDavid C Somayajulu 9311e25f0dSDavid C Somayajulu u32 eee_cfg; 9411e25f0dSDavid C Somayajulu #define EEE_CFG_EEE_ENABLED (1<<0) /* EEE is enabled (configuration). Refer to eee_status->active for negotiated status */ 9511e25f0dSDavid C Somayajulu #define EEE_CFG_TX_LPI (1<<1) 9611e25f0dSDavid C Somayajulu #define EEE_CFG_ADV_SPEED_1G (1<<2) 9711e25f0dSDavid C Somayajulu #define EEE_CFG_ADV_SPEED_10G (1<<3) 9811e25f0dSDavid C Somayajulu #define EEE_TX_TIMER_USEC_MASK (0xfffffff0) 999efd0ba7SDavid C Somayajulu #define EEE_TX_TIMER_USEC_OFFSET 4 10011e25f0dSDavid C Somayajulu #define EEE_TX_TIMER_USEC_BALANCED_TIME (0xa00) 10111e25f0dSDavid C Somayajulu #define EEE_TX_TIMER_USEC_AGGRESSIVE_TIME (0x100) 10211e25f0dSDavid C Somayajulu #define EEE_TX_TIMER_USEC_LATENCY_TIME (0x6000) 10311e25f0dSDavid C Somayajulu 10411e25f0dSDavid C Somayajulu u32 link_modes; /* Additional link modes */ 1059efd0ba7SDavid C Somayajulu #define LINK_MODE_SMARTLINQ_ENABLE 0x1 /* XXX Deprecate */ 10611e25f0dSDavid C Somayajulu }; 10711e25f0dSDavid C Somayajulu 10811e25f0dSDavid C Somayajulu struct port_mf_cfg { 10911e25f0dSDavid C Somayajulu u32 dynamic_cfg; /* device control channel */ 11011e25f0dSDavid C Somayajulu #define PORT_MF_CFG_OV_TAG_MASK 0x0000ffff 1119efd0ba7SDavid C Somayajulu #define PORT_MF_CFG_OV_TAG_OFFSET 0 11211e25f0dSDavid C Somayajulu #define PORT_MF_CFG_OV_TAG_DEFAULT PORT_MF_CFG_OV_TAG_MASK 11311e25f0dSDavid C Somayajulu 11411e25f0dSDavid C Somayajulu u32 reserved[1]; 11511e25f0dSDavid C Somayajulu }; 11611e25f0dSDavid C Somayajulu 11711e25f0dSDavid C Somayajulu /* DO NOT add new fields in the middle 11811e25f0dSDavid C Somayajulu * MUST be synced with struct pmm_stats_map 11911e25f0dSDavid C Somayajulu */ 12011e25f0dSDavid C Somayajulu struct eth_stats { 12111e25f0dSDavid C Somayajulu u64 r64; /* 0x00 (Offset 0x00 ) RX 64-byte frame counter*/ 12211e25f0dSDavid C Somayajulu u64 r127; /* 0x01 (Offset 0x08 ) RX 65 to 127 byte frame counter*/ 12311e25f0dSDavid C Somayajulu u64 r255; /* 0x02 (Offset 0x10 ) RX 128 to 255 byte frame counter*/ 12411e25f0dSDavid C Somayajulu u64 r511; /* 0x03 (Offset 0x18 ) RX 256 to 511 byte frame counter*/ 12511e25f0dSDavid C Somayajulu u64 r1023; /* 0x04 (Offset 0x20 ) RX 512 to 1023 byte frame counter*/ 12611e25f0dSDavid C Somayajulu u64 r1518; /* 0x05 (Offset 0x28 ) RX 1024 to 1518 byte frame counter */ 12711e25f0dSDavid C Somayajulu union { 12811e25f0dSDavid C Somayajulu struct { /* bb */ 12911e25f0dSDavid C Somayajulu u64 r1522; /* 0x06 (Offset 0x30 ) RX 1519 to 1522 byte VLAN-tagged frame counter */ 13011e25f0dSDavid C Somayajulu u64 r2047; /* 0x07 (Offset 0x38 ) RX 1519 to 2047 byte frame counter*/ 13111e25f0dSDavid C Somayajulu u64 r4095; /* 0x08 (Offset 0x40 ) RX 2048 to 4095 byte frame counter*/ 13211e25f0dSDavid C Somayajulu u64 r9216; /* 0x09 (Offset 0x48 ) RX 4096 to 9216 byte frame counter*/ 13311e25f0dSDavid C Somayajulu u64 r16383; /* 0x0A (Offset 0x50 ) RX 9217 to 16383 byte frame counter */ 13411e25f0dSDavid C Somayajulu 13511e25f0dSDavid C Somayajulu } bb0; 13611e25f0dSDavid C Somayajulu struct { /* ah */ 13711e25f0dSDavid C Somayajulu u64 unused1; 13811e25f0dSDavid C Somayajulu u64 r1519_to_max; /* 0x07 (Offset 0x38 ) RX 1519 to max byte frame counter*/ 13911e25f0dSDavid C Somayajulu u64 unused2; 14011e25f0dSDavid C Somayajulu u64 unused3; 14111e25f0dSDavid C Somayajulu u64 unused4; 14211e25f0dSDavid C Somayajulu } ah0; 14311e25f0dSDavid C Somayajulu } u0; 14411e25f0dSDavid C Somayajulu u64 rfcs; /* 0x0F (Offset 0x58 ) RX FCS error frame counter*/ 14511e25f0dSDavid C Somayajulu u64 rxcf; /* 0x10 (Offset 0x60 ) RX control frame counter*/ 14611e25f0dSDavid C Somayajulu u64 rxpf; /* 0x11 (Offset 0x68 ) RX pause frame counter*/ 14711e25f0dSDavid C Somayajulu u64 rxpp; /* 0x12 (Offset 0x70 ) RX PFC frame counter*/ 14811e25f0dSDavid C Somayajulu u64 raln; /* 0x16 (Offset 0x78 ) RX alignment error counter*/ 14911e25f0dSDavid C Somayajulu u64 rfcr; /* 0x19 (Offset 0x80 ) RX false carrier counter */ 15011e25f0dSDavid C Somayajulu u64 rovr; /* 0x1A (Offset 0x88 ) RX oversized frame counter*/ 15111e25f0dSDavid C Somayajulu u64 rjbr; /* 0x1B (Offset 0x90 ) RX jabber frame counter */ 15211e25f0dSDavid C Somayajulu u64 rund; /* 0x34 (Offset 0x98 ) RX undersized frame counter */ 15311e25f0dSDavid C Somayajulu u64 rfrg; /* 0x35 (Offset 0xa0 ) RX fragment counter */ 15411e25f0dSDavid C Somayajulu u64 t64; /* 0x40 (Offset 0xa8 ) TX 64-byte frame counter */ 15511e25f0dSDavid C Somayajulu u64 t127; /* 0x41 (Offset 0xb0 ) TX 65 to 127 byte frame counter */ 15611e25f0dSDavid C Somayajulu u64 t255; /* 0x42 (Offset 0xb8 ) TX 128 to 255 byte frame counter*/ 15711e25f0dSDavid C Somayajulu u64 t511; /* 0x43 (Offset 0xc0 ) TX 256 to 511 byte frame counter*/ 15811e25f0dSDavid C Somayajulu u64 t1023; /* 0x44 (Offset 0xc8 ) TX 512 to 1023 byte frame counter*/ 15911e25f0dSDavid C Somayajulu u64 t1518; /* 0x45 (Offset 0xd0 ) TX 1024 to 1518 byte frame counter */ 16011e25f0dSDavid C Somayajulu union { 16111e25f0dSDavid C Somayajulu struct { /* bb */ 16211e25f0dSDavid C Somayajulu u64 t2047; /* 0x47 (Offset 0xd8 ) TX 1519 to 2047 byte frame counter */ 16311e25f0dSDavid C Somayajulu u64 t4095; /* 0x48 (Offset 0xe0 ) TX 2048 to 4095 byte frame counter */ 16411e25f0dSDavid C Somayajulu u64 t9216; /* 0x49 (Offset 0xe8 ) TX 4096 to 9216 byte frame counter */ 16511e25f0dSDavid C Somayajulu u64 t16383; /* 0x4A (Offset 0xf0 ) TX 9217 to 16383 byte frame counter */ 16611e25f0dSDavid C Somayajulu } bb1; 16711e25f0dSDavid C Somayajulu struct { /* ah */ 16811e25f0dSDavid C Somayajulu u64 t1519_to_max; /* 0x47 (Offset 0xd8 ) TX 1519 to max byte frame counter */ 16911e25f0dSDavid C Somayajulu u64 unused6; 17011e25f0dSDavid C Somayajulu u64 unused7; 17111e25f0dSDavid C Somayajulu u64 unused8; 17211e25f0dSDavid C Somayajulu } ah1; 17311e25f0dSDavid C Somayajulu } u1; 17411e25f0dSDavid C Somayajulu u64 txpf; /* 0x50 (Offset 0xf8 ) TX pause frame counter */ 17511e25f0dSDavid C Somayajulu u64 txpp; /* 0x51 (Offset 0x100) TX PFC frame counter */ 17611e25f0dSDavid C Somayajulu union { 17711e25f0dSDavid C Somayajulu struct { /* bb */ 17811e25f0dSDavid C Somayajulu u64 tlpiec; /* 0x6C (Offset 0x108) Transmit Logical Type LLFC message counter */ 17911e25f0dSDavid C Somayajulu u64 tncl; /* 0x6E (Offset 0x110) Transmit Total Collision Counter */ 18011e25f0dSDavid C Somayajulu } bb2; 18111e25f0dSDavid C Somayajulu struct { /* ah */ 18211e25f0dSDavid C Somayajulu u64 unused9; 18311e25f0dSDavid C Somayajulu u64 unused10; 18411e25f0dSDavid C Somayajulu } ah2; 18511e25f0dSDavid C Somayajulu } u2; 18611e25f0dSDavid C Somayajulu u64 rbyte; /* 0x3d (Offset 0x118) RX byte counter */ 18711e25f0dSDavid C Somayajulu u64 rxuca; /* 0x0c (Offset 0x120) RX UC frame counter */ 18811e25f0dSDavid C Somayajulu u64 rxmca; /* 0x0d (Offset 0x128) RX MC frame counter */ 18911e25f0dSDavid C Somayajulu u64 rxbca; /* 0x0e (Offset 0x130) RX BC frame counter */ 19011e25f0dSDavid C Somayajulu u64 rxpok; /* 0x22 (Offset 0x138) RX good frame (good CRC, not oversized, no ERROR) */ 19111e25f0dSDavid C Somayajulu u64 tbyte; /* 0x6f (Offset 0x140) TX byte counter */ 19211e25f0dSDavid C Somayajulu u64 txuca; /* 0x4d (Offset 0x148) TX UC frame counter */ 19311e25f0dSDavid C Somayajulu u64 txmca; /* 0x4e (Offset 0x150) TX MC frame counter */ 19411e25f0dSDavid C Somayajulu u64 txbca; /* 0x4f (Offset 0x158) TX BC frame counter */ 19511e25f0dSDavid C Somayajulu u64 txcf; /* 0x54 (Offset 0x160) TX control frame counter */ 19611e25f0dSDavid C Somayajulu /* HSI - Cannot add more stats to this struct. If needed, then need to open new struct */ 19711e25f0dSDavid C Somayajulu }; 19811e25f0dSDavid C Somayajulu 19911e25f0dSDavid C Somayajulu struct brb_stats { 20011e25f0dSDavid C Somayajulu u64 brb_truncate[8]; 20111e25f0dSDavid C Somayajulu u64 brb_discard[8]; 20211e25f0dSDavid C Somayajulu }; 20311e25f0dSDavid C Somayajulu 20411e25f0dSDavid C Somayajulu struct port_stats { 20511e25f0dSDavid C Somayajulu struct brb_stats brb; 20611e25f0dSDavid C Somayajulu struct eth_stats eth; 20711e25f0dSDavid C Somayajulu }; 20811e25f0dSDavid C Somayajulu 20911e25f0dSDavid C Somayajulu /*-----+----------------------------------------------------------------------------- 21011e25f0dSDavid C Somayajulu * Chip | Number and | Ports in| Ports in|2 PHY-s |# of ports|# of engines 21111e25f0dSDavid C Somayajulu * | rate of physical | team #1 | team #2 |are used|per path | (paths) enabled 21211e25f0dSDavid C Somayajulu * | ports | | | | | 21311e25f0dSDavid C Somayajulu *======+==================+=========+=========+========+==========+================= 21411e25f0dSDavid C Somayajulu * BB | 1x100G | This is special mode, where there are actually 2 HW func 21511e25f0dSDavid C Somayajulu * BB | 2x10/20Gbps | 0,1 | NA | No | 1 | 1 21611e25f0dSDavid C Somayajulu * BB | 2x40 Gbps | 0,1 | NA | Yes | 1 | 1 21711e25f0dSDavid C Somayajulu * BB | 2x50Gbps | 0,1 | NA | No | 1 | 1 21811e25f0dSDavid C Somayajulu * BB | 4x10Gbps | 0,2 | 1,3 | No | 1/2 | 1,2 (2 is optional) 21911e25f0dSDavid C Somayajulu * BB | 4x10Gbps | 0,1 | 2,3 | No | 1/2 | 1,2 (2 is optional) 22011e25f0dSDavid C Somayajulu * BB | 4x10Gbps | 0,3 | 1,2 | No | 1/2 | 1,2 (2 is optional) 22111e25f0dSDavid C Somayajulu * BB | 4x10Gbps | 0,1,2,3 | NA | No | 1 | 1 22211e25f0dSDavid C Somayajulu * AH | 2x10/20Gbps | 0,1 | NA | NA | 1 | NA 22311e25f0dSDavid C Somayajulu * AH | 4x10Gbps | 0,1 | 2,3 | NA | 2 | NA 22411e25f0dSDavid C Somayajulu * AH | 4x10Gbps | 0,2 | 1,3 | NA | 2 | NA 22511e25f0dSDavid C Somayajulu * AH | 4x10Gbps | 0,3 | 1,2 | NA | 2 | NA 22611e25f0dSDavid C Somayajulu * AH | 4x10Gbps | 0,1,2,3 | NA | NA | 1 | NA 22711e25f0dSDavid C Somayajulu *======+==================+=========+=========+========+==========+=================== 22811e25f0dSDavid C Somayajulu */ 22911e25f0dSDavid C Somayajulu 23011e25f0dSDavid C Somayajulu #define CMT_TEAM0 0 23111e25f0dSDavid C Somayajulu #define CMT_TEAM1 1 23211e25f0dSDavid C Somayajulu #define CMT_TEAM_MAX 2 23311e25f0dSDavid C Somayajulu 23411e25f0dSDavid C Somayajulu struct couple_mode_teaming { 23511e25f0dSDavid C Somayajulu u8 port_cmt[MCP_GLOB_PORT_MAX]; 23611e25f0dSDavid C Somayajulu #define PORT_CMT_IN_TEAM (1<<0) 23711e25f0dSDavid C Somayajulu 23811e25f0dSDavid C Somayajulu #define PORT_CMT_PORT_ROLE (1<<1) 23911e25f0dSDavid C Somayajulu #define PORT_CMT_PORT_INACTIVE (0<<1) 24011e25f0dSDavid C Somayajulu #define PORT_CMT_PORT_ACTIVE (1<<1) 24111e25f0dSDavid C Somayajulu 24211e25f0dSDavid C Somayajulu #define PORT_CMT_TEAM_MASK (1<<2) 24311e25f0dSDavid C Somayajulu #define PORT_CMT_TEAM0 (0<<2) 24411e25f0dSDavid C Somayajulu #define PORT_CMT_TEAM1 (1<<2) 24511e25f0dSDavid C Somayajulu }; 24611e25f0dSDavid C Somayajulu 24711e25f0dSDavid C Somayajulu /************************************** 24811e25f0dSDavid C Somayajulu * LLDP and DCBX HSI structures 24911e25f0dSDavid C Somayajulu **************************************/ 25011e25f0dSDavid C Somayajulu #define LLDP_CHASSIS_ID_STAT_LEN 4 25111e25f0dSDavid C Somayajulu #define LLDP_PORT_ID_STAT_LEN 4 25211e25f0dSDavid C Somayajulu #define DCBX_MAX_APP_PROTOCOL 32 253217ec208SDavid C Somayajulu #define MAX_SYSTEM_LLDP_TLV_DATA 32 /* In dwords. 128 in bytes*/ 254217ec208SDavid C Somayajulu #define MAX_TLV_BUFFER 128 /* In dwords. 512 in bytes*/ 25511e25f0dSDavid C Somayajulu typedef enum _lldp_agent_e { 25611e25f0dSDavid C Somayajulu LLDP_NEAREST_BRIDGE = 0, 25711e25f0dSDavid C Somayajulu LLDP_NEAREST_NON_TPMR_BRIDGE, 25811e25f0dSDavid C Somayajulu LLDP_NEAREST_CUSTOMER_BRIDGE, 25911e25f0dSDavid C Somayajulu LLDP_MAX_LLDP_AGENTS 26011e25f0dSDavid C Somayajulu } lldp_agent_e; 26111e25f0dSDavid C Somayajulu 26211e25f0dSDavid C Somayajulu struct lldp_config_params_s { 26311e25f0dSDavid C Somayajulu u32 config; 26411e25f0dSDavid C Somayajulu #define LLDP_CONFIG_TX_INTERVAL_MASK 0x000000ff 2659efd0ba7SDavid C Somayajulu #define LLDP_CONFIG_TX_INTERVAL_OFFSET 0 26611e25f0dSDavid C Somayajulu #define LLDP_CONFIG_HOLD_MASK 0x00000f00 2679efd0ba7SDavid C Somayajulu #define LLDP_CONFIG_HOLD_OFFSET 8 26811e25f0dSDavid C Somayajulu #define LLDP_CONFIG_MAX_CREDIT_MASK 0x0000f000 2699efd0ba7SDavid C Somayajulu #define LLDP_CONFIG_MAX_CREDIT_OFFSET 12 27011e25f0dSDavid C Somayajulu #define LLDP_CONFIG_ENABLE_RX_MASK 0x40000000 2719efd0ba7SDavid C Somayajulu #define LLDP_CONFIG_ENABLE_RX_OFFSET 30 27211e25f0dSDavid C Somayajulu #define LLDP_CONFIG_ENABLE_TX_MASK 0x80000000 2739efd0ba7SDavid C Somayajulu #define LLDP_CONFIG_ENABLE_TX_OFFSET 31 27411e25f0dSDavid C Somayajulu /* Holds local Chassis ID TLV header, subtype and 9B of payload. 27511e25f0dSDavid C Somayajulu If firtst byte is 0, then we will use default chassis ID */ 27611e25f0dSDavid C Somayajulu u32 local_chassis_id[LLDP_CHASSIS_ID_STAT_LEN]; 27711e25f0dSDavid C Somayajulu /* Holds local Port ID TLV header, subtype and 9B of payload. 27811e25f0dSDavid C Somayajulu If firtst byte is 0, then we will use default port ID */ 27911e25f0dSDavid C Somayajulu u32 local_port_id[LLDP_PORT_ID_STAT_LEN]; 28011e25f0dSDavid C Somayajulu }; 28111e25f0dSDavid C Somayajulu 28211e25f0dSDavid C Somayajulu struct lldp_status_params_s { 28311e25f0dSDavid C Somayajulu u32 prefix_seq_num; 28411e25f0dSDavid C Somayajulu u32 status; /* TBD */ 28511e25f0dSDavid C Somayajulu /* Holds remote Chassis ID TLV header, subtype and 9B of payload. */ 28611e25f0dSDavid C Somayajulu u32 peer_chassis_id[LLDP_CHASSIS_ID_STAT_LEN]; 28711e25f0dSDavid C Somayajulu /* Holds remote Port ID TLV header, subtype and 9B of payload. */ 28811e25f0dSDavid C Somayajulu u32 peer_port_id[LLDP_PORT_ID_STAT_LEN]; 28911e25f0dSDavid C Somayajulu u32 suffix_seq_num; 29011e25f0dSDavid C Somayajulu }; 29111e25f0dSDavid C Somayajulu 29211e25f0dSDavid C Somayajulu struct dcbx_ets_feature { 29311e25f0dSDavid C Somayajulu u32 flags; 29411e25f0dSDavid C Somayajulu #define DCBX_ETS_ENABLED_MASK 0x00000001 2959efd0ba7SDavid C Somayajulu #define DCBX_ETS_ENABLED_OFFSET 0 29611e25f0dSDavid C Somayajulu #define DCBX_ETS_WILLING_MASK 0x00000002 2979efd0ba7SDavid C Somayajulu #define DCBX_ETS_WILLING_OFFSET 1 29811e25f0dSDavid C Somayajulu #define DCBX_ETS_ERROR_MASK 0x00000004 2999efd0ba7SDavid C Somayajulu #define DCBX_ETS_ERROR_OFFSET 2 30011e25f0dSDavid C Somayajulu #define DCBX_ETS_CBS_MASK 0x00000008 3019efd0ba7SDavid C Somayajulu #define DCBX_ETS_CBS_OFFSET 3 30211e25f0dSDavid C Somayajulu #define DCBX_ETS_MAX_TCS_MASK 0x000000f0 3039efd0ba7SDavid C Somayajulu #define DCBX_ETS_MAX_TCS_OFFSET 4 30411e25f0dSDavid C Somayajulu #define DCBX_OOO_TC_MASK 0x00000f00 3059efd0ba7SDavid C Somayajulu #define DCBX_OOO_TC_OFFSET 8 30611e25f0dSDavid C Somayajulu /* Entries in tc table are orginized that the left most is pri 0, right most is prio 7 */ 30711e25f0dSDavid C Somayajulu u32 pri_tc_tbl[1]; 30811e25f0dSDavid C Somayajulu /* Fixed TCP OOO TC usage is deprecated and used only for driver backward compatibility */ 30911e25f0dSDavid C Somayajulu #define DCBX_TCP_OOO_TC (4) 31011e25f0dSDavid C Somayajulu #define DCBX_TCP_OOO_K2_4PORT_TC (3) 31111e25f0dSDavid C Somayajulu 31211e25f0dSDavid C Somayajulu #define NIG_ETS_ISCSI_OOO_CLIENT_OFFSET (DCBX_TCP_OOO_TC + 1) 31311e25f0dSDavid C Somayajulu #define DCBX_CEE_STRICT_PRIORITY 0xf 31411e25f0dSDavid C Somayajulu /* Entries in tc table are orginized that the left most is pri 0, right most is prio 7 */ 31511e25f0dSDavid C Somayajulu u32 tc_bw_tbl[2]; 31611e25f0dSDavid C Somayajulu /* Entries in tc table are orginized that the left most is pri 0, right most is prio 7 */ 31711e25f0dSDavid C Somayajulu u32 tc_tsa_tbl[2]; 31811e25f0dSDavid C Somayajulu #define DCBX_ETS_TSA_STRICT 0 31911e25f0dSDavid C Somayajulu #define DCBX_ETS_TSA_CBS 1 32011e25f0dSDavid C Somayajulu #define DCBX_ETS_TSA_ETS 2 32111e25f0dSDavid C Somayajulu }; 32211e25f0dSDavid C Somayajulu 32311e25f0dSDavid C Somayajulu struct dcbx_app_priority_entry { 32411e25f0dSDavid C Somayajulu u32 entry; 32511e25f0dSDavid C Somayajulu #define DCBX_APP_PRI_MAP_MASK 0x000000ff 3269efd0ba7SDavid C Somayajulu #define DCBX_APP_PRI_MAP_OFFSET 0 32711e25f0dSDavid C Somayajulu #define DCBX_APP_PRI_0 0x01 32811e25f0dSDavid C Somayajulu #define DCBX_APP_PRI_1 0x02 32911e25f0dSDavid C Somayajulu #define DCBX_APP_PRI_2 0x04 33011e25f0dSDavid C Somayajulu #define DCBX_APP_PRI_3 0x08 33111e25f0dSDavid C Somayajulu #define DCBX_APP_PRI_4 0x10 33211e25f0dSDavid C Somayajulu #define DCBX_APP_PRI_5 0x20 33311e25f0dSDavid C Somayajulu #define DCBX_APP_PRI_6 0x40 33411e25f0dSDavid C Somayajulu #define DCBX_APP_PRI_7 0x80 33511e25f0dSDavid C Somayajulu #define DCBX_APP_SF_MASK 0x00000300 3369efd0ba7SDavid C Somayajulu #define DCBX_APP_SF_OFFSET 8 33711e25f0dSDavid C Somayajulu #define DCBX_APP_SF_ETHTYPE 0 33811e25f0dSDavid C Somayajulu #define DCBX_APP_SF_PORT 1 33911e25f0dSDavid C Somayajulu #define DCBX_APP_SF_IEEE_MASK 0x0000f000 3409efd0ba7SDavid C Somayajulu #define DCBX_APP_SF_IEEE_OFFSET 12 34111e25f0dSDavid C Somayajulu #define DCBX_APP_SF_IEEE_RESERVED 0 34211e25f0dSDavid C Somayajulu #define DCBX_APP_SF_IEEE_ETHTYPE 1 34311e25f0dSDavid C Somayajulu #define DCBX_APP_SF_IEEE_TCP_PORT 2 34411e25f0dSDavid C Somayajulu #define DCBX_APP_SF_IEEE_UDP_PORT 3 34511e25f0dSDavid C Somayajulu #define DCBX_APP_SF_IEEE_TCP_UDP_PORT 4 34611e25f0dSDavid C Somayajulu 34711e25f0dSDavid C Somayajulu #define DCBX_APP_PROTOCOL_ID_MASK 0xffff0000 3489efd0ba7SDavid C Somayajulu #define DCBX_APP_PROTOCOL_ID_OFFSET 16 34911e25f0dSDavid C Somayajulu }; 35011e25f0dSDavid C Somayajulu 35111e25f0dSDavid C Somayajulu /* FW structure in BE */ 35211e25f0dSDavid C Somayajulu struct dcbx_app_priority_feature { 35311e25f0dSDavid C Somayajulu u32 flags; 35411e25f0dSDavid C Somayajulu #define DCBX_APP_ENABLED_MASK 0x00000001 3559efd0ba7SDavid C Somayajulu #define DCBX_APP_ENABLED_OFFSET 0 35611e25f0dSDavid C Somayajulu #define DCBX_APP_WILLING_MASK 0x00000002 3579efd0ba7SDavid C Somayajulu #define DCBX_APP_WILLING_OFFSET 1 35811e25f0dSDavid C Somayajulu #define DCBX_APP_ERROR_MASK 0x00000004 3599efd0ba7SDavid C Somayajulu #define DCBX_APP_ERROR_OFFSET 2 36011e25f0dSDavid C Somayajulu /* Not in use 36111e25f0dSDavid C Somayajulu #define DCBX_APP_DEFAULT_PRI_MASK 0x00000f00 3629efd0ba7SDavid C Somayajulu #define DCBX_APP_DEFAULT_PRI_OFFSET 8 36311e25f0dSDavid C Somayajulu */ 36411e25f0dSDavid C Somayajulu #define DCBX_APP_MAX_TCS_MASK 0x0000f000 3659efd0ba7SDavid C Somayajulu #define DCBX_APP_MAX_TCS_OFFSET 12 36611e25f0dSDavid C Somayajulu #define DCBX_APP_NUM_ENTRIES_MASK 0x00ff0000 3679efd0ba7SDavid C Somayajulu #define DCBX_APP_NUM_ENTRIES_OFFSET 16 36811e25f0dSDavid C Somayajulu struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL]; 36911e25f0dSDavid C Somayajulu }; 37011e25f0dSDavid C Somayajulu 37111e25f0dSDavid C Somayajulu /* FW structure in BE */ 37211e25f0dSDavid C Somayajulu struct dcbx_features { 37311e25f0dSDavid C Somayajulu /* PG feature */ 37411e25f0dSDavid C Somayajulu struct dcbx_ets_feature ets; 37511e25f0dSDavid C Somayajulu /* PFC feature */ 37611e25f0dSDavid C Somayajulu u32 pfc; 37711e25f0dSDavid C Somayajulu #define DCBX_PFC_PRI_EN_BITMAP_MASK 0x000000ff 3789efd0ba7SDavid C Somayajulu #define DCBX_PFC_PRI_EN_BITMAP_OFFSET 0 37911e25f0dSDavid C Somayajulu #define DCBX_PFC_PRI_EN_BITMAP_PRI_0 0x01 38011e25f0dSDavid C Somayajulu #define DCBX_PFC_PRI_EN_BITMAP_PRI_1 0x02 38111e25f0dSDavid C Somayajulu #define DCBX_PFC_PRI_EN_BITMAP_PRI_2 0x04 38211e25f0dSDavid C Somayajulu #define DCBX_PFC_PRI_EN_BITMAP_PRI_3 0x08 38311e25f0dSDavid C Somayajulu #define DCBX_PFC_PRI_EN_BITMAP_PRI_4 0x10 38411e25f0dSDavid C Somayajulu #define DCBX_PFC_PRI_EN_BITMAP_PRI_5 0x20 38511e25f0dSDavid C Somayajulu #define DCBX_PFC_PRI_EN_BITMAP_PRI_6 0x40 38611e25f0dSDavid C Somayajulu #define DCBX_PFC_PRI_EN_BITMAP_PRI_7 0x80 38711e25f0dSDavid C Somayajulu 38811e25f0dSDavid C Somayajulu #define DCBX_PFC_FLAGS_MASK 0x0000ff00 3899efd0ba7SDavid C Somayajulu #define DCBX_PFC_FLAGS_OFFSET 8 39011e25f0dSDavid C Somayajulu #define DCBX_PFC_CAPS_MASK 0x00000f00 3919efd0ba7SDavid C Somayajulu #define DCBX_PFC_CAPS_OFFSET 8 39211e25f0dSDavid C Somayajulu #define DCBX_PFC_MBC_MASK 0x00004000 3939efd0ba7SDavid C Somayajulu #define DCBX_PFC_MBC_OFFSET 14 39411e25f0dSDavid C Somayajulu #define DCBX_PFC_WILLING_MASK 0x00008000 3959efd0ba7SDavid C Somayajulu #define DCBX_PFC_WILLING_OFFSET 15 39611e25f0dSDavid C Somayajulu #define DCBX_PFC_ENABLED_MASK 0x00010000 3979efd0ba7SDavid C Somayajulu #define DCBX_PFC_ENABLED_OFFSET 16 39811e25f0dSDavid C Somayajulu #define DCBX_PFC_ERROR_MASK 0x00020000 3999efd0ba7SDavid C Somayajulu #define DCBX_PFC_ERROR_OFFSET 17 40011e25f0dSDavid C Somayajulu 40111e25f0dSDavid C Somayajulu /* APP feature */ 40211e25f0dSDavid C Somayajulu struct dcbx_app_priority_feature app; 40311e25f0dSDavid C Somayajulu }; 40411e25f0dSDavid C Somayajulu 40511e25f0dSDavid C Somayajulu struct dcbx_local_params { 40611e25f0dSDavid C Somayajulu u32 config; 40711e25f0dSDavid C Somayajulu #define DCBX_CONFIG_VERSION_MASK 0x00000007 4089efd0ba7SDavid C Somayajulu #define DCBX_CONFIG_VERSION_OFFSET 0 40911e25f0dSDavid C Somayajulu #define DCBX_CONFIG_VERSION_DISABLED 0 41011e25f0dSDavid C Somayajulu #define DCBX_CONFIG_VERSION_IEEE 1 41111e25f0dSDavid C Somayajulu #define DCBX_CONFIG_VERSION_CEE 2 412217ec208SDavid C Somayajulu #define DCBX_CONFIG_VERSION_DYNAMIC (DCBX_CONFIG_VERSION_IEEE | DCBX_CONFIG_VERSION_CEE) 41311e25f0dSDavid C Somayajulu #define DCBX_CONFIG_VERSION_STATIC 4 41411e25f0dSDavid C Somayajulu 41511e25f0dSDavid C Somayajulu u32 flags; 41611e25f0dSDavid C Somayajulu struct dcbx_features features; 41711e25f0dSDavid C Somayajulu }; 41811e25f0dSDavid C Somayajulu 41911e25f0dSDavid C Somayajulu struct dcbx_mib { 42011e25f0dSDavid C Somayajulu u32 prefix_seq_num; 42111e25f0dSDavid C Somayajulu u32 flags; 42211e25f0dSDavid C Somayajulu /* 42311e25f0dSDavid C Somayajulu #define DCBX_CONFIG_VERSION_MASK 0x00000007 4249efd0ba7SDavid C Somayajulu #define DCBX_CONFIG_VERSION_OFFSET 0 42511e25f0dSDavid C Somayajulu #define DCBX_CONFIG_VERSION_DISABLED 0 42611e25f0dSDavid C Somayajulu #define DCBX_CONFIG_VERSION_IEEE 1 42711e25f0dSDavid C Somayajulu #define DCBX_CONFIG_VERSION_CEE 2 42811e25f0dSDavid C Somayajulu #define DCBX_CONFIG_VERSION_STATIC 4 42911e25f0dSDavid C Somayajulu */ 43011e25f0dSDavid C Somayajulu struct dcbx_features features; 43111e25f0dSDavid C Somayajulu u32 suffix_seq_num; 43211e25f0dSDavid C Somayajulu }; 43311e25f0dSDavid C Somayajulu 43411e25f0dSDavid C Somayajulu struct lldp_system_tlvs_buffer_s { 435217ec208SDavid C Somayajulu u32 flags; 436217ec208SDavid C Somayajulu #define LLDP_SYSTEM_TLV_VALID_MASK 0x1 437217ec208SDavid C Somayajulu #define LLDP_SYSTEM_TLV_VALID_OFFSET 0 438217ec208SDavid C Somayajulu /* This bit defines if system TLVs are instead of mandatory TLVS or in 439217ec208SDavid C Somayajulu * addition to them. Set 1 for replacing mandatory TLVs 440217ec208SDavid C Somayajulu */ 441217ec208SDavid C Somayajulu #define LLDP_SYSTEM_TLV_MANDATORY_MASK 0x2 442217ec208SDavid C Somayajulu #define LLDP_SYSTEM_TLV_MANDATORY_OFFSET 1 443217ec208SDavid C Somayajulu #define LLDP_SYSTEM_TLV_LENGTH_MASK 0xffff0000 444217ec208SDavid C Somayajulu #define LLDP_SYSTEM_TLV_LENGTH_OFFSET 16 44511e25f0dSDavid C Somayajulu u32 data[MAX_SYSTEM_LLDP_TLV_DATA]; 44611e25f0dSDavid C Somayajulu }; 44711e25f0dSDavid C Somayajulu 448217ec208SDavid C Somayajulu /* Since this struct is written by MFW and read by driver need to add 449217ec208SDavid C Somayajulu * sequence guards (as in case of DCBX MIB) 450217ec208SDavid C Somayajulu */ 451217ec208SDavid C Somayajulu struct lldp_received_tlvs_s { 452217ec208SDavid C Somayajulu u32 prefix_seq_num; 453217ec208SDavid C Somayajulu u32 length; 454217ec208SDavid C Somayajulu u32 tlvs_buffer[MAX_TLV_BUFFER]; 455217ec208SDavid C Somayajulu u32 suffix_seq_num; 456217ec208SDavid C Somayajulu }; 457217ec208SDavid C Somayajulu 45811e25f0dSDavid C Somayajulu struct dcb_dscp_map { 45911e25f0dSDavid C Somayajulu u32 flags; 46011e25f0dSDavid C Somayajulu #define DCB_DSCP_ENABLE_MASK 0x1 4619efd0ba7SDavid C Somayajulu #define DCB_DSCP_ENABLE_OFFSET 0 46211e25f0dSDavid C Somayajulu #define DCB_DSCP_ENABLE 1 46311e25f0dSDavid C Somayajulu u32 dscp_pri_map[8]; 46411e25f0dSDavid C Somayajulu /* the map structure is the following: 46511e25f0dSDavid C Somayajulu each u32 is split into 4 bits chunks, each chunk holds priority for respective dscp 46611e25f0dSDavid C Somayajulu Lowest dscp is at lsb 46711e25f0dSDavid C Somayajulu 31 28 24 20 16 12 8 4 0 46811e25f0dSDavid C Somayajulu dscp_pri_map[0]: | dscp7 pri | dscp6 pri | dscp5 pri | dscp4 pri | dscp3 pri | dscp2 pri | dscp1 pri | dscp0 pri | 46911e25f0dSDavid C Somayajulu dscp_pri_map[1]: | dscp15 pri| dscp14 pri| dscp13 pri| dscp12 pri| dscp11 pri| dscp10 pri| dscp9 pri | dscp8 pri | 47011e25f0dSDavid C Somayajulu etc.*/ 47111e25f0dSDavid C Somayajulu }; 47211e25f0dSDavid C Somayajulu 473217ec208SDavid C Somayajulu struct mcp_val64 { 474217ec208SDavid C Somayajulu u32 lo; 475217ec208SDavid C Somayajulu u32 hi; 476217ec208SDavid C Somayajulu }; 477217ec208SDavid C Somayajulu 478217ec208SDavid C Somayajulu /* generic_idc_msg_t to be used for inter driver communication. 479217ec208SDavid C Somayajulu * source_pf specifies the originating PF that sent messages to all target PFs 480217ec208SDavid C Somayajulu * msg contains 64 bit value of the message - opaque to the MFW 481217ec208SDavid C Somayajulu */ 482217ec208SDavid C Somayajulu struct generic_idc_msg_s { 483217ec208SDavid C Somayajulu u32 source_pf; 484217ec208SDavid C Somayajulu struct mcp_val64 msg; 485217ec208SDavid C Somayajulu }; 486217ec208SDavid C Somayajulu 487217ec208SDavid C Somayajulu /************************************** 488217ec208SDavid C Somayajulu * Attributes commands 489217ec208SDavid C Somayajulu **************************************/ 490217ec208SDavid C Somayajulu 491217ec208SDavid C Somayajulu enum _attribute_commands_e { 492217ec208SDavid C Somayajulu ATTRIBUTE_CMD_READ = 0, 493217ec208SDavid C Somayajulu ATTRIBUTE_CMD_WRITE, 494217ec208SDavid C Somayajulu ATTRIBUTE_CMD_READ_CLEAR, 495217ec208SDavid C Somayajulu ATTRIBUTE_CMD_CLEAR, 496217ec208SDavid C Somayajulu ATTRIBUTE_NUM_OF_COMMANDS 497217ec208SDavid C Somayajulu }; 498217ec208SDavid C Somayajulu 49911e25f0dSDavid C Somayajulu /**************************************/ 50011e25f0dSDavid C Somayajulu /* */ 50111e25f0dSDavid C Somayajulu /* P U B L I C G L O B A L */ 50211e25f0dSDavid C Somayajulu /* */ 50311e25f0dSDavid C Somayajulu /**************************************/ 50411e25f0dSDavid C Somayajulu struct public_global { 50511e25f0dSDavid C Somayajulu u32 max_path; /* 32bit is wasty, but this will be used often */ 50611e25f0dSDavid C Somayajulu u32 max_ports; /* (Global) 32bit is wasty, but this will be used often */ 50711e25f0dSDavid C Somayajulu #define MODE_1P 1 /* TBD - NEED TO THINK OF A BETTER NAME */ 50811e25f0dSDavid C Somayajulu #define MODE_2P 2 50911e25f0dSDavid C Somayajulu #define MODE_3P 3 51011e25f0dSDavid C Somayajulu #define MODE_4P 4 51111e25f0dSDavid C Somayajulu u32 debug_mb_offset; 51211e25f0dSDavid C Somayajulu u32 phymod_dbg_mb_offset; 51311e25f0dSDavid C Somayajulu struct couple_mode_teaming cmt; 514*9097ac9aSElyes HAOUAS s32 internal_temperature; /* Temperature in Celsius (-255C / +255C), measured every second. */ 51511e25f0dSDavid C Somayajulu u32 mfw_ver; 51611e25f0dSDavid C Somayajulu u32 running_bundle_id; 51711e25f0dSDavid C Somayajulu s32 external_temperature; 51811e25f0dSDavid C Somayajulu u32 mdump_reason; 51911e25f0dSDavid C Somayajulu #define MDUMP_REASON_INTERNAL_ERROR (1 << 0) 52011e25f0dSDavid C Somayajulu #define MDUMP_REASON_EXTERNAL_TRIGGER (1 << 1) 52111e25f0dSDavid C Somayajulu #define MDUMP_REASON_DUMP_AGED (1 << 2) 52211e25f0dSDavid C Somayajulu u32 ext_phy_upgrade_fw; 52311e25f0dSDavid C Somayajulu #define EXT_PHY_FW_UPGRADE_STATUS_MASK (0x0000ffff) 5249efd0ba7SDavid C Somayajulu #define EXT_PHY_FW_UPGRADE_STATUS_OFFSET (0) 52511e25f0dSDavid C Somayajulu #define EXT_PHY_FW_UPGRADE_STATUS_IN_PROGRESS (1) 52611e25f0dSDavid C Somayajulu #define EXT_PHY_FW_UPGRADE_STATUS_FAILED (2) 52711e25f0dSDavid C Somayajulu #define EXT_PHY_FW_UPGRADE_STATUS_SUCCESS (3) 52811e25f0dSDavid C Somayajulu #define EXT_PHY_FW_UPGRADE_TYPE_MASK (0xffff0000) 5299efd0ba7SDavid C Somayajulu #define EXT_PHY_FW_UPGRADE_TYPE_OFFSET (16) 53011e25f0dSDavid C Somayajulu 53111e25f0dSDavid C Somayajulu u8 runtime_port_swap_map[MODE_4P]; 53211e25f0dSDavid C Somayajulu u32 data_ptr; 53311e25f0dSDavid C Somayajulu u32 data_size; 53411e25f0dSDavid C Somayajulu }; 53511e25f0dSDavid C Somayajulu 53611e25f0dSDavid C Somayajulu /**************************************/ 53711e25f0dSDavid C Somayajulu /* */ 53811e25f0dSDavid C Somayajulu /* P U B L I C P A T H */ 53911e25f0dSDavid C Somayajulu /* */ 54011e25f0dSDavid C Somayajulu /**************************************/ 54111e25f0dSDavid C Somayajulu 54211e25f0dSDavid C Somayajulu /**************************************************************************** 54311e25f0dSDavid C Somayajulu * Shared Memory 2 Region * 54411e25f0dSDavid C Somayajulu ****************************************************************************/ 54511e25f0dSDavid C Somayajulu /* The fw_flr_ack is actually built in the following way: */ 54611e25f0dSDavid C Somayajulu /* 8 bit: PF ack */ 54711e25f0dSDavid C Somayajulu /* 128 bit: VF ack */ 54811e25f0dSDavid C Somayajulu /* 8 bit: ios_dis_ack */ 54911e25f0dSDavid C Somayajulu /* In order to maintain endianity in the mailbox hsi, we want to keep using */ 55011e25f0dSDavid C Somayajulu /* u32. The fw must have the VF right after the PF since this is how it */ 55111e25f0dSDavid C Somayajulu /* access arrays(it expects always the VF to reside after the PF, and that */ 55211e25f0dSDavid C Somayajulu /* makes the calculation much easier for it. ) */ 55311e25f0dSDavid C Somayajulu /* In order to answer both limitations, and keep the struct small, the code */ 55411e25f0dSDavid C Somayajulu /* will abuse the structure defined here to achieve the actual partition */ 55511e25f0dSDavid C Somayajulu /* above */ 55611e25f0dSDavid C Somayajulu /****************************************************************************/ 55711e25f0dSDavid C Somayajulu struct fw_flr_mb { 55811e25f0dSDavid C Somayajulu u32 aggint; 55911e25f0dSDavid C Somayajulu u32 opgen_addr; 56011e25f0dSDavid C Somayajulu u32 accum_ack; /* 0..15:PF, 16..207:VF, 256..271:IOV_DIS */ 56111e25f0dSDavid C Somayajulu #define ACCUM_ACK_PF_BASE 0 56211e25f0dSDavid C Somayajulu #define ACCUM_ACK_PF_SHIFT 0 56311e25f0dSDavid C Somayajulu 56411e25f0dSDavid C Somayajulu #define ACCUM_ACK_VF_BASE 8 56511e25f0dSDavid C Somayajulu #define ACCUM_ACK_VF_SHIFT 3 56611e25f0dSDavid C Somayajulu 56711e25f0dSDavid C Somayajulu #define ACCUM_ACK_IOV_DIS_BASE 256 56811e25f0dSDavid C Somayajulu #define ACCUM_ACK_IOV_DIS_SHIFT 8 56911e25f0dSDavid C Somayajulu 57011e25f0dSDavid C Somayajulu }; 57111e25f0dSDavid C Somayajulu 57211e25f0dSDavid C Somayajulu struct public_path { 57311e25f0dSDavid C Somayajulu struct fw_flr_mb flr_mb; 57411e25f0dSDavid C Somayajulu /* 57511e25f0dSDavid C Somayajulu * mcp_vf_disabled is set by the MCP to indicate the driver about VFs 57611e25f0dSDavid C Somayajulu * which were disabled/flred 57711e25f0dSDavid C Somayajulu */ 57811e25f0dSDavid C Somayajulu u32 mcp_vf_disabled[VF_MAX_STATIC / 32]; /* 0x003c */ 57911e25f0dSDavid C Somayajulu 58011e25f0dSDavid C Somayajulu u32 process_kill; /* Reset on mcp reset, and incremented for eveny process kill event. */ 58111e25f0dSDavid C Somayajulu #define PROCESS_KILL_COUNTER_MASK 0x0000ffff 5829efd0ba7SDavid C Somayajulu #define PROCESS_KILL_COUNTER_OFFSET 0 58311e25f0dSDavid C Somayajulu #define PROCESS_KILL_GLOB_AEU_BIT_MASK 0xffff0000 5849efd0ba7SDavid C Somayajulu #define PROCESS_KILL_GLOB_AEU_BIT_OFFSET 16 58511e25f0dSDavid C Somayajulu #define GLOBAL_AEU_BIT(aeu_reg_id, aeu_bit) (aeu_reg_id*32 + aeu_bit) 58611e25f0dSDavid C Somayajulu }; 58711e25f0dSDavid C Somayajulu 58811e25f0dSDavid C Somayajulu /**************************************/ 58911e25f0dSDavid C Somayajulu /* */ 59011e25f0dSDavid C Somayajulu /* P U B L I C P O R T */ 59111e25f0dSDavid C Somayajulu /* */ 59211e25f0dSDavid C Somayajulu /**************************************/ 59311e25f0dSDavid C Somayajulu #define FC_NPIV_WWPN_SIZE 8 59411e25f0dSDavid C Somayajulu #define FC_NPIV_WWNN_SIZE 8 59511e25f0dSDavid C Somayajulu struct dci_npiv_settings { 59611e25f0dSDavid C Somayajulu u8 npiv_wwpn[FC_NPIV_WWPN_SIZE]; 59711e25f0dSDavid C Somayajulu u8 npiv_wwnn[FC_NPIV_WWNN_SIZE]; 59811e25f0dSDavid C Somayajulu }; 59911e25f0dSDavid C Somayajulu 60011e25f0dSDavid C Somayajulu struct dci_fc_npiv_cfg { 60111e25f0dSDavid C Somayajulu /* hdr used internally by the MFW */ 60211e25f0dSDavid C Somayajulu u32 hdr; 60311e25f0dSDavid C Somayajulu u32 num_of_npiv; 60411e25f0dSDavid C Somayajulu }; 60511e25f0dSDavid C Somayajulu 60611e25f0dSDavid C Somayajulu #define MAX_NUMBER_NPIV 64 60711e25f0dSDavid C Somayajulu struct dci_fc_npiv_tbl { 60811e25f0dSDavid C Somayajulu struct dci_fc_npiv_cfg fc_npiv_cfg; 60911e25f0dSDavid C Somayajulu struct dci_npiv_settings settings[MAX_NUMBER_NPIV]; 61011e25f0dSDavid C Somayajulu }; 61111e25f0dSDavid C Somayajulu 61211e25f0dSDavid C Somayajulu /**************************************************************************** 61311e25f0dSDavid C Somayajulu * Driver <-> FW Mailbox * 61411e25f0dSDavid C Somayajulu ****************************************************************************/ 61511e25f0dSDavid C Somayajulu 61611e25f0dSDavid C Somayajulu struct public_port { 61711e25f0dSDavid C Somayajulu u32 validity_map; /* 0x0 (4*2 = 0x8) */ 61811e25f0dSDavid C Somayajulu 61911e25f0dSDavid C Somayajulu /* validity bits */ 62011e25f0dSDavid C Somayajulu #define MCP_VALIDITY_PCI_CFG 0x00100000 62111e25f0dSDavid C Somayajulu #define MCP_VALIDITY_MB 0x00200000 62211e25f0dSDavid C Somayajulu #define MCP_VALIDITY_DEV_INFO 0x00400000 62311e25f0dSDavid C Somayajulu #define MCP_VALIDITY_RESERVED 0x00000007 62411e25f0dSDavid C Somayajulu 62511e25f0dSDavid C Somayajulu /* One licensing bit should be set */ 62611e25f0dSDavid C Somayajulu #define MCP_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038 /* yaniv - tbd ? license */ 62711e25f0dSDavid C Somayajulu #define MCP_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008 62811e25f0dSDavid C Somayajulu #define MCP_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010 62911e25f0dSDavid C Somayajulu #define MCP_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020 63011e25f0dSDavid C Somayajulu 63111e25f0dSDavid C Somayajulu /* Active MFW */ 63211e25f0dSDavid C Somayajulu #define MCP_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000 63311e25f0dSDavid C Somayajulu #define MCP_VALIDITY_ACTIVE_MFW_MASK 0x000001c0 63411e25f0dSDavid C Somayajulu #define MCP_VALIDITY_ACTIVE_MFW_NCSI 0x00000040 63511e25f0dSDavid C Somayajulu #define MCP_VALIDITY_ACTIVE_MFW_NONE 0x000001c0 63611e25f0dSDavid C Somayajulu 63711e25f0dSDavid C Somayajulu u32 link_status; 63811e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_UP 0x00000001 63911e25f0dSDavid C Somayajulu #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001e 64011e25f0dSDavid C Somayajulu #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (1<<1) 64111e25f0dSDavid C Somayajulu #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (2<<1) 64211e25f0dSDavid C Somayajulu #define LINK_STATUS_SPEED_AND_DUPLEX_10G (3<<1) 64311e25f0dSDavid C Somayajulu #define LINK_STATUS_SPEED_AND_DUPLEX_20G (4<<1) 64411e25f0dSDavid C Somayajulu #define LINK_STATUS_SPEED_AND_DUPLEX_40G (5<<1) 64511e25f0dSDavid C Somayajulu #define LINK_STATUS_SPEED_AND_DUPLEX_50G (6<<1) 64611e25f0dSDavid C Somayajulu #define LINK_STATUS_SPEED_AND_DUPLEX_100G (7<<1) 64711e25f0dSDavid C Somayajulu #define LINK_STATUS_SPEED_AND_DUPLEX_25G (8<<1) 64811e25f0dSDavid C Somayajulu #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020 64911e25f0dSDavid C Somayajulu #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040 65011e25f0dSDavid C Somayajulu #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080 65111e25f0dSDavid C Somayajulu #define LINK_STATUS_PFC_ENABLED 0x00000100 65211e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200 65311e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400 65411e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_PARTNER_10G_CAPABLE 0x00000800 65511e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_PARTNER_20G_CAPABLE 0x00001000 65611e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_PARTNER_40G_CAPABLE 0x00002000 65711e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_PARTNER_50G_CAPABLE 0x00004000 65811e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_PARTNER_100G_CAPABLE 0x00008000 65911e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_PARTNER_25G_CAPABLE 0x00010000 66011e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000 66111e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18) 66211e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18) 66311e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18) 66411e25f0dSDavid C Somayajulu #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18) 66511e25f0dSDavid C Somayajulu #define LINK_STATUS_SFP_TX_FAULT 0x00100000 66611e25f0dSDavid C Somayajulu #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00200000 66711e25f0dSDavid C Somayajulu #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00400000 66811e25f0dSDavid C Somayajulu #define LINK_STATUS_RX_SIGNAL_PRESENT 0x00800000 66911e25f0dSDavid C Somayajulu #define LINK_STATUS_MAC_LOCAL_FAULT 0x01000000 67011e25f0dSDavid C Somayajulu #define LINK_STATUS_MAC_REMOTE_FAULT 0x02000000 67111e25f0dSDavid C Somayajulu #define LINK_STATUS_UNSUPPORTED_SPD_REQ 0x04000000 67211e25f0dSDavid C Somayajulu #define LINK_STATUS_FEC_MODE_MASK 0x38000000 67311e25f0dSDavid C Somayajulu #define LINK_STATUS_FEC_MODE_NONE (0<<27) 67411e25f0dSDavid C Somayajulu #define LINK_STATUS_FEC_MODE_FIRECODE_CL74 (1<<27) 67511e25f0dSDavid C Somayajulu #define LINK_STATUS_FEC_MODE_RS_CL91 (2<<27) 67611e25f0dSDavid C Somayajulu #define LINK_STATUS_EXT_PHY_LINK_UP 0x40000000 67711e25f0dSDavid C Somayajulu 67811e25f0dSDavid C Somayajulu u32 link_status1; 679217ec208SDavid C Somayajulu #define LP_PRESENCE_STATUS_OFFSET 0 680217ec208SDavid C Somayajulu #define LP_PRESENCE_STATUS_MASK 0x3 681217ec208SDavid C Somayajulu #define LP_PRESENCE_UNKNOWN 0x0 682217ec208SDavid C Somayajulu #define LP_PRESENCE_PROBING 0x1 683217ec208SDavid C Somayajulu #define LP_PRESENT 0x2 684217ec208SDavid C Somayajulu #define LP_NOT_PRESENT 0x3 685217ec208SDavid C Somayajulu 68611e25f0dSDavid C Somayajulu u32 ext_phy_fw_version; 68711e25f0dSDavid C Somayajulu u32 drv_phy_cfg_addr; /* Points to struct eth_phy_cfg (For READ-ONLY) */ 68811e25f0dSDavid C Somayajulu 68911e25f0dSDavid C Somayajulu u32 port_stx; 69011e25f0dSDavid C Somayajulu 69111e25f0dSDavid C Somayajulu u32 stat_nig_timer; 69211e25f0dSDavid C Somayajulu 69311e25f0dSDavid C Somayajulu struct port_mf_cfg port_mf_config; 69411e25f0dSDavid C Somayajulu struct port_stats stats; 69511e25f0dSDavid C Somayajulu 69611e25f0dSDavid C Somayajulu u32 media_type; 69711e25f0dSDavid C Somayajulu #define MEDIA_UNSPECIFIED 0x0 69811e25f0dSDavid C Somayajulu #define MEDIA_SFPP_10G_FIBER 0x1 /* Use MEDIA_MODULE_FIBER instead */ 69911e25f0dSDavid C Somayajulu #define MEDIA_XFP_FIBER 0x2 /* Use MEDIA_MODULE_FIBER instead */ 70011e25f0dSDavid C Somayajulu #define MEDIA_DA_TWINAX 0x3 70111e25f0dSDavid C Somayajulu #define MEDIA_BASE_T 0x4 70211e25f0dSDavid C Somayajulu #define MEDIA_SFP_1G_FIBER 0x5 /* Use MEDIA_MODULE_FIBER instead */ 70311e25f0dSDavid C Somayajulu #define MEDIA_MODULE_FIBER 0x6 70411e25f0dSDavid C Somayajulu #define MEDIA_KR 0xf0 70511e25f0dSDavid C Somayajulu #define MEDIA_NOT_PRESENT 0xff 70611e25f0dSDavid C Somayajulu 70711e25f0dSDavid C Somayajulu u32 lfa_status; 70811e25f0dSDavid C Somayajulu #define LFA_LINK_FLAP_REASON_OFFSET 0 70911e25f0dSDavid C Somayajulu #define LFA_LINK_FLAP_REASON_MASK 0x000000ff 71011e25f0dSDavid C Somayajulu #define LFA_NO_REASON (0<<0) 71111e25f0dSDavid C Somayajulu #define LFA_LINK_DOWN (1<<0) 71211e25f0dSDavid C Somayajulu #define LFA_FORCE_INIT (1<<1) 71311e25f0dSDavid C Somayajulu #define LFA_LOOPBACK_MISMATCH (1<<2) 71411e25f0dSDavid C Somayajulu #define LFA_SPEED_MISMATCH (1<<3) 71511e25f0dSDavid C Somayajulu #define LFA_FLOW_CTRL_MISMATCH (1<<4) 71611e25f0dSDavid C Somayajulu #define LFA_ADV_SPEED_MISMATCH (1<<5) 71711e25f0dSDavid C Somayajulu #define LFA_EEE_MISMATCH (1<<6) 71811e25f0dSDavid C Somayajulu #define LFA_LINK_MODES_MISMATCH (1<<7) 71911e25f0dSDavid C Somayajulu #define LINK_FLAP_AVOIDANCE_COUNT_OFFSET 8 72011e25f0dSDavid C Somayajulu #define LINK_FLAP_AVOIDANCE_COUNT_MASK 0x0000ff00 72111e25f0dSDavid C Somayajulu #define LINK_FLAP_COUNT_OFFSET 16 72211e25f0dSDavid C Somayajulu #define LINK_FLAP_COUNT_MASK 0x00ff0000 72311e25f0dSDavid C Somayajulu 72411e25f0dSDavid C Somayajulu u32 link_change_count; 72511e25f0dSDavid C Somayajulu 72611e25f0dSDavid C Somayajulu /* LLDP params */ 72711e25f0dSDavid C Somayajulu struct lldp_config_params_s lldp_config_params[LLDP_MAX_LLDP_AGENTS]; // offset: 536 bytes? 72811e25f0dSDavid C Somayajulu struct lldp_status_params_s lldp_status_params[LLDP_MAX_LLDP_AGENTS]; 72911e25f0dSDavid C Somayajulu struct lldp_system_tlvs_buffer_s system_lldp_tlvs_buf; 73011e25f0dSDavid C Somayajulu 73111e25f0dSDavid C Somayajulu /* DCBX related MIB */ 73211e25f0dSDavid C Somayajulu struct dcbx_local_params local_admin_dcbx_mib; 73311e25f0dSDavid C Somayajulu struct dcbx_mib remote_dcbx_mib; 73411e25f0dSDavid C Somayajulu struct dcbx_mib operational_dcbx_mib; 73511e25f0dSDavid C Somayajulu 73611e25f0dSDavid C Somayajulu /* FC_NPIV table offset & size in NVRAM value of 0 means not present */ 73711e25f0dSDavid C Somayajulu u32 fc_npiv_nvram_tbl_addr; 73811e25f0dSDavid C Somayajulu #define NPIV_TBL_INVALID_ADDR 0xFFFFFFFF 73911e25f0dSDavid C Somayajulu 74011e25f0dSDavid C Somayajulu u32 fc_npiv_nvram_tbl_size; 74111e25f0dSDavid C Somayajulu u32 transceiver_data; 74211e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_STATE_MASK 0x000000FF 7439efd0ba7SDavid C Somayajulu #define ETH_TRANSCEIVER_STATE_OFFSET 0x0 74411e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_STATE_UNPLUGGED 0x00 74511e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_STATE_PRESENT 0x01 74611e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_STATE_VALID 0x03 74711e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_STATE_UPDATING 0x08 74811e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_MASK 0x0000FF00 7499efd0ba7SDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_OFFSET 0x8 75011e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_NONE 0x00 75111e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_UNKNOWN 0xFF 75211e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_1G_PCC 0x01 /* 1G Passive copper cable */ 75311e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_1G_ACC 0x02 /* 1G Active copper cable */ 75411e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_1G_LX 0x03 75511e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_1G_SX 0x04 75611e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_10G_SR 0x05 75711e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_10G_LR 0x06 75811e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_10G_LRM 0x07 75911e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_10G_ER 0x08 76011e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_10G_PCC 0x09 /* 10G Passive copper cable */ 76111e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_10G_ACC 0x0a /* 10G Active copper cable */ 76211e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_XLPPI 0x0b 76311e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_40G_LR4 0x0c 76411e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_40G_SR4 0x0d 76511e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_40G_CR4 0x0e 76611e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_100G_AOC 0x0f /* Active optical cable */ 76711e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_100G_SR4 0x10 76811e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_100G_LR4 0x11 76911e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_100G_ER4 0x12 77011e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_100G_ACC 0x13 /* Active copper cable */ 77111e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_100G_CR4 0x14 77211e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_4x10G_SR 0x15 77311e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_25G_CA_N 0x16 /* 25G Passive copper cable - short */ 77411e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_25G_ACC_S 0x17 /* 25G Active copper cable - short */ 77511e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_25G_CA_S 0x18 /* 25G Passive copper cable - medium */ 77611e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_25G_ACC_M 0x19 /* 25G Active copper cable - medium */ 77711e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_25G_CA_L 0x1a /* 25G Passive copper cable - long */ 77811e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_25G_ACC_L 0x1b /* 25G Active copper cable - long */ 77911e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_25G_SR 0x1c 78011e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_25G_LR 0x1d 78111e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_25G_AOC 0x1e 78211e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_4x10G 0x1f 78311e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_4x25G_CR 0x20 784217ec208SDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_1000BASET 0x21 785217ec208SDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_10G_BASET 0x22 78611e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_SR 0x30 78711e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_CR 0x31 78811e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_LR 0x32 78911e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_SR 0x33 79011e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_CR 0x34 79111e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_LR 0x35 79211e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_AOC 0x36 79311e25f0dSDavid C Somayajulu u32 wol_info; 79411e25f0dSDavid C Somayajulu u32 wol_pkt_len; 79511e25f0dSDavid C Somayajulu u32 wol_pkt_details; 79611e25f0dSDavid C Somayajulu struct dcb_dscp_map dcb_dscp_map; 79711e25f0dSDavid C Somayajulu 79811e25f0dSDavid C Somayajulu u32 eee_status; 79911e25f0dSDavid C Somayajulu #define EEE_ACTIVE_BIT (1<<0) /* Set when EEE negotiation is complete. */ 80011e25f0dSDavid C Somayajulu 80111e25f0dSDavid C Somayajulu #define EEE_LD_ADV_STATUS_MASK 0x000000f0 /* Shows the Local Device EEE capabilities */ 8029efd0ba7SDavid C Somayajulu #define EEE_LD_ADV_STATUS_OFFSET 4 80311e25f0dSDavid C Somayajulu #define EEE_1G_ADV (1<<1) 80411e25f0dSDavid C Somayajulu #define EEE_10G_ADV (1<<2) 80511e25f0dSDavid C Somayajulu #define EEE_LP_ADV_STATUS_MASK 0x00000f00 /* Same values as in EEE_LD_ADV, but for Link Parter */ 8069efd0ba7SDavid C Somayajulu #define EEE_LP_ADV_STATUS_OFFSET 8 80711e25f0dSDavid C Somayajulu 808217ec208SDavid C Somayajulu #define EEE_SUPPORTED_SPEED_MASK 0x0000f000 /* Supported speeds for EEE */ 809217ec208SDavid C Somayajulu #define EEE_SUPPORTED_SPEED_OFFSET 12 810217ec208SDavid C Somayajulu #define EEE_1G_SUPPORTED (1 << 1) 811217ec208SDavid C Somayajulu #define EEE_10G_SUPPORTED (1 << 2) 812217ec208SDavid C Somayajulu 81311e25f0dSDavid C Somayajulu u32 eee_remote; /* Used for EEE in LLDP */ 81411e25f0dSDavid C Somayajulu #define EEE_REMOTE_TW_TX_MASK 0x0000ffff 8159efd0ba7SDavid C Somayajulu #define EEE_REMOTE_TW_TX_OFFSET 0 81611e25f0dSDavid C Somayajulu #define EEE_REMOTE_TW_RX_MASK 0xffff0000 8179efd0ba7SDavid C Somayajulu #define EEE_REMOTE_TW_RX_OFFSET 16 81811e25f0dSDavid C Somayajulu 81911e25f0dSDavid C Somayajulu u32 module_info; 82011e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_MONITORING_TYPE_MASK 0x000000FF 82111e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_MONITORING_TYPE_OFFSET 0 82211e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_ADDR_CHNG_REQUIRED (1 << 2) 82311e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_RCV_PWR_MEASURE_TYPE (1 << 3) 82411e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_EXTERNALLY_CALIBRATED (1 << 4) 82511e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_INTERNALLY_CALIBRATED (1 << 5) 82611e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_HAS_DIAGNOSTIC (1 << 6) 82711e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_IDENT_MASK 0x0000ff00 82811e25f0dSDavid C Somayajulu #define ETH_TRANSCEIVER_IDENT_OFFSET 8 829217ec208SDavid C Somayajulu 830217ec208SDavid C Somayajulu u32 oem_cfg_port; 831217ec208SDavid C Somayajulu #define OEM_CFG_CHANNEL_TYPE_MASK 0x00000003 832217ec208SDavid C Somayajulu #define OEM_CFG_CHANNEL_TYPE_OFFSET 0 833217ec208SDavid C Somayajulu #define OEM_CFG_CHANNEL_TYPE_VLAN_PARTITION 0x1 834217ec208SDavid C Somayajulu #define OEM_CFG_CHANNEL_TYPE_STAGGED 0x2 835217ec208SDavid C Somayajulu 836217ec208SDavid C Somayajulu #define OEM_CFG_SCHED_TYPE_MASK 0x0000000C 837217ec208SDavid C Somayajulu #define OEM_CFG_SCHED_TYPE_OFFSET 2 838217ec208SDavid C Somayajulu #define OEM_CFG_SCHED_TYPE_ETS 0x1 839217ec208SDavid C Somayajulu #define OEM_CFG_SCHED_TYPE_VNIC_BW 0x2 840217ec208SDavid C Somayajulu 841217ec208SDavid C Somayajulu struct lldp_received_tlvs_s lldp_received_tlvs[LLDP_MAX_LLDP_AGENTS]; 842217ec208SDavid C Somayajulu u32 system_lldp_tlvs_buf2[MAX_SYSTEM_LLDP_TLV_DATA]; 84311e25f0dSDavid C Somayajulu }; 84411e25f0dSDavid C Somayajulu 84511e25f0dSDavid C Somayajulu /**************************************/ 84611e25f0dSDavid C Somayajulu /* */ 84711e25f0dSDavid C Somayajulu /* P U B L I C F U N C */ 84811e25f0dSDavid C Somayajulu /* */ 84911e25f0dSDavid C Somayajulu /**************************************/ 85011e25f0dSDavid C Somayajulu 85111e25f0dSDavid C Somayajulu struct public_func { 85211e25f0dSDavid C Somayajulu u32 iscsi_boot_signature; 85311e25f0dSDavid C Somayajulu u32 iscsi_boot_block_offset; 85411e25f0dSDavid C Somayajulu 85511e25f0dSDavid C Somayajulu /* MTU size per funciton is needed for the OV feature */ 85611e25f0dSDavid C Somayajulu u32 mtu_size; 85711e25f0dSDavid C Somayajulu /* 9 entires for the C2S PCP map for each inner VLAN PCP + 1 default */ 85811e25f0dSDavid C Somayajulu /* For PCP values 0-3 use the map lower */ 85911e25f0dSDavid C Somayajulu /* 0xFF000000 - PCP 0, 0x00FF0000 - PCP 1, 86011e25f0dSDavid C Somayajulu * 0x0000FF00 - PCP 2, 0x000000FF PCP 3 86111e25f0dSDavid C Somayajulu */ 86211e25f0dSDavid C Somayajulu u32 c2s_pcp_map_lower; 86311e25f0dSDavid C Somayajulu /* For PCP values 4-7 use the map upper */ 86411e25f0dSDavid C Somayajulu /* 0xFF000000 - PCP 4, 0x00FF0000 - PCP 5, 86511e25f0dSDavid C Somayajulu * 0x0000FF00 - PCP 6, 0x000000FF PCP 7 86611e25f0dSDavid C Somayajulu */ 86711e25f0dSDavid C Somayajulu u32 c2s_pcp_map_upper; 86811e25f0dSDavid C Somayajulu 86911e25f0dSDavid C Somayajulu /* For PCP default value get the MSB byte of the map default */ 87011e25f0dSDavid C Somayajulu u32 c2s_pcp_map_default; 87111e25f0dSDavid C Somayajulu 872217ec208SDavid C Somayajulu /* For generic inter driver communication channel messages between PFs via MFW*/ 873217ec208SDavid C Somayajulu struct generic_idc_msg_s generic_idc_msg; 874217ec208SDavid C Somayajulu 875217ec208SDavid C Somayajulu u32 num_of_msix; 87611e25f0dSDavid C Somayajulu 87711e25f0dSDavid C Somayajulu // replace old mf_cfg 87811e25f0dSDavid C Somayajulu u32 config; 87911e25f0dSDavid C Somayajulu /* E/R/I/D */ 88011e25f0dSDavid C Somayajulu /* function 0 of each port cannot be hidden */ 88111e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_FUNC_HIDE 0x00000001 88211e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_PAUSE_ON_HOST_RING 0x00000002 8839efd0ba7SDavid C Somayajulu #define FUNC_MF_CFG_PAUSE_ON_HOST_RING_OFFSET 0x00000001 88411e25f0dSDavid C Somayajulu 88511e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_PROTOCOL_MASK 0x000000f0 8869efd0ba7SDavid C Somayajulu #define FUNC_MF_CFG_PROTOCOL_OFFSET 4 88711e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000000 88811e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000010 88911e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_PROTOCOL_FCOE 0x00000020 89011e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_PROTOCOL_ROCE 0x00000030 89111e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_PROTOCOL_MAX 0x00000030 89211e25f0dSDavid C Somayajulu 89311e25f0dSDavid C Somayajulu /* MINBW, MAXBW */ 89411e25f0dSDavid C Somayajulu /* value range - 0..100, increments in 1 % */ 89511e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_MIN_BW_MASK 0x0000ff00 8969efd0ba7SDavid C Somayajulu #define FUNC_MF_CFG_MIN_BW_OFFSET 8 89711e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000 89811e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_MAX_BW_MASK 0x00ff0000 8999efd0ba7SDavid C Somayajulu #define FUNC_MF_CFG_MAX_BW_OFFSET 16 90011e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x00640000 90111e25f0dSDavid C Somayajulu 90211e25f0dSDavid C Somayajulu /*RDMA PROTOCL*/ 90311e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_RDMA_PROTOCOL_MASK 0x03000000 9049efd0ba7SDavid C Somayajulu #define FUNC_MF_CFG_RDMA_PROTOCOL_OFFSET 24 90511e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_RDMA_PROTOCOL_NONE 0x00000000 90611e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_RDMA_PROTOCOL_ROCE 0x01000000 90711e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_RDMA_PROTOCOL_IWARP 0x02000000 90811e25f0dSDavid C Somayajulu /*for future support*/ 90911e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_RDMA_PROTOCOL_BOTH 0x03000000 91011e25f0dSDavid C Somayajulu 91111e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_BOOT_MODE_MASK 0x0C000000 9129efd0ba7SDavid C Somayajulu #define FUNC_MF_CFG_BOOT_MODE_OFFSET 26 91311e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_BOOT_MODE_BIOS_CTRL 0x00000000 91411e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_BOOT_MODE_DISABLED 0x04000000 91511e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_BOOT_MODE_ENABLED 0x08000000 91611e25f0dSDavid C Somayajulu 91711e25f0dSDavid C Somayajulu u32 status; 918217ec208SDavid C Somayajulu #define FUNC_STATUS_VIRTUAL_LINK_UP 0x00000001 919217ec208SDavid C Somayajulu #define FUNC_STATUS_LOGICAL_LINK_UP 0x00000002 920217ec208SDavid C Somayajulu #define FUNC_STATUS_FORCED_LINK 0x00000004 92111e25f0dSDavid C Somayajulu 92211e25f0dSDavid C Somayajulu u32 mac_upper; /* MAC */ 92311e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff 9249efd0ba7SDavid C Somayajulu #define FUNC_MF_CFG_UPPERMAC_OFFSET 0 92511e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK 92611e25f0dSDavid C Somayajulu u32 mac_lower; 92711e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff 92811e25f0dSDavid C Somayajulu 92911e25f0dSDavid C Somayajulu u32 fcoe_wwn_port_name_upper; 93011e25f0dSDavid C Somayajulu u32 fcoe_wwn_port_name_lower; 93111e25f0dSDavid C Somayajulu 93211e25f0dSDavid C Somayajulu u32 fcoe_wwn_node_name_upper; 93311e25f0dSDavid C Somayajulu u32 fcoe_wwn_node_name_lower; 93411e25f0dSDavid C Somayajulu 93511e25f0dSDavid C Somayajulu u32 ovlan_stag; /* tags */ 93611e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_OV_STAG_MASK 0x0000ffff 9379efd0ba7SDavid C Somayajulu #define FUNC_MF_CFG_OV_STAG_OFFSET 0 93811e25f0dSDavid C Somayajulu #define FUNC_MF_CFG_OV_STAG_DEFAULT FUNC_MF_CFG_OV_STAG_MASK 93911e25f0dSDavid C Somayajulu 94011e25f0dSDavid C Somayajulu u32 pf_allocation; /* vf per pf */ 94111e25f0dSDavid C Somayajulu 94211e25f0dSDavid C Somayajulu u32 preserve_data; /* Will be used bt CCM */ 94311e25f0dSDavid C Somayajulu 94411e25f0dSDavid C Somayajulu u32 driver_last_activity_ts; 94511e25f0dSDavid C Somayajulu 94611e25f0dSDavid C Somayajulu /* 94711e25f0dSDavid C Somayajulu * drv_ack_vf_disabled is set by the PF driver to ack handled disabled 94811e25f0dSDavid C Somayajulu * VFs 94911e25f0dSDavid C Somayajulu */ 95011e25f0dSDavid C Somayajulu u32 drv_ack_vf_disabled[VF_MAX_STATIC / 32]; /* 0x0044 */ 95111e25f0dSDavid C Somayajulu 95211e25f0dSDavid C Somayajulu u32 drv_id; 95311e25f0dSDavid C Somayajulu #define DRV_ID_PDA_COMP_VER_MASK 0x0000ffff 9549efd0ba7SDavid C Somayajulu #define DRV_ID_PDA_COMP_VER_OFFSET 0 95511e25f0dSDavid C Somayajulu 95611e25f0dSDavid C Somayajulu #define LOAD_REQ_HSI_VERSION 2 95711e25f0dSDavid C Somayajulu #define DRV_ID_MCP_HSI_VER_MASK 0x00ff0000 9589efd0ba7SDavid C Somayajulu #define DRV_ID_MCP_HSI_VER_OFFSET 16 9599efd0ba7SDavid C Somayajulu #define DRV_ID_MCP_HSI_VER_CURRENT (LOAD_REQ_HSI_VERSION << DRV_ID_MCP_HSI_VER_OFFSET) 96011e25f0dSDavid C Somayajulu 96111e25f0dSDavid C Somayajulu #define DRV_ID_DRV_TYPE_MASK 0x7f000000 9629efd0ba7SDavid C Somayajulu #define DRV_ID_DRV_TYPE_OFFSET 24 9639efd0ba7SDavid C Somayajulu #define DRV_ID_DRV_TYPE_UNKNOWN (0 << DRV_ID_DRV_TYPE_OFFSET) 9649efd0ba7SDavid C Somayajulu #define DRV_ID_DRV_TYPE_LINUX (1 << DRV_ID_DRV_TYPE_OFFSET) 9659efd0ba7SDavid C Somayajulu #define DRV_ID_DRV_TYPE_WINDOWS (2 << DRV_ID_DRV_TYPE_OFFSET) 9669efd0ba7SDavid C Somayajulu #define DRV_ID_DRV_TYPE_DIAG (3 << DRV_ID_DRV_TYPE_OFFSET) 9679efd0ba7SDavid C Somayajulu #define DRV_ID_DRV_TYPE_PREBOOT (4 << DRV_ID_DRV_TYPE_OFFSET) 9689efd0ba7SDavid C Somayajulu #define DRV_ID_DRV_TYPE_SOLARIS (5 << DRV_ID_DRV_TYPE_OFFSET) 9699efd0ba7SDavid C Somayajulu #define DRV_ID_DRV_TYPE_VMWARE (6 << DRV_ID_DRV_TYPE_OFFSET) 9709efd0ba7SDavid C Somayajulu #define DRV_ID_DRV_TYPE_FREEBSD (7 << DRV_ID_DRV_TYPE_OFFSET) 9719efd0ba7SDavid C Somayajulu #define DRV_ID_DRV_TYPE_AIX (8 << DRV_ID_DRV_TYPE_OFFSET) 97211e25f0dSDavid C Somayajulu 97311e25f0dSDavid C Somayajulu #define DRV_ID_DRV_TYPE_OS (DRV_ID_DRV_TYPE_LINUX | DRV_ID_DRV_TYPE_WINDOWS | \ 97411e25f0dSDavid C Somayajulu DRV_ID_DRV_TYPE_SOLARIS | DRV_ID_DRV_TYPE_VMWARE | \ 97511e25f0dSDavid C Somayajulu DRV_ID_DRV_TYPE_FREEBSD | DRV_ID_DRV_TYPE_AIX) 97611e25f0dSDavid C Somayajulu 97711e25f0dSDavid C Somayajulu #define DRV_ID_DRV_INIT_HW_MASK 0x80000000 9789efd0ba7SDavid C Somayajulu #define DRV_ID_DRV_INIT_HW_OFFSET 31 9799efd0ba7SDavid C Somayajulu #define DRV_ID_DRV_INIT_HW_FLAG (1 << DRV_ID_DRV_INIT_HW_OFFSET) 980217ec208SDavid C Somayajulu 981217ec208SDavid C Somayajulu u32 oem_cfg_func; 982217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_TC_MASK 0x0000000F 983217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_TC_OFFSET 0 984217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_TC_0 0x0 985217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_TC_1 0x1 986217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_TC_2 0x2 987217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_TC_3 0x3 988217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_TC_4 0x4 989217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_TC_5 0x5 990217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_TC_6 0x6 991217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_TC_7 0x7 992217ec208SDavid C Somayajulu 993217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_HOST_PRI_CTRL_MASK 0x00000030 994217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_HOST_PRI_CTRL_OFFSET 4 995217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_HOST_PRI_CTRL_VNIC 0x1 996217ec208SDavid C Somayajulu #define OEM_CFG_FUNC_HOST_PRI_CTRL_OS 0x2 99711e25f0dSDavid C Somayajulu }; 99811e25f0dSDavid C Somayajulu 99911e25f0dSDavid C Somayajulu /**************************************/ 100011e25f0dSDavid C Somayajulu /* */ 100111e25f0dSDavid C Somayajulu /* P U B L I C M B */ 100211e25f0dSDavid C Somayajulu /* */ 100311e25f0dSDavid C Somayajulu /**************************************/ 100411e25f0dSDavid C Somayajulu /* This is the only section that the driver can write to, and each */ 100511e25f0dSDavid C Somayajulu /* Basically each driver request to set feature parameters, 100611e25f0dSDavid C Somayajulu * will be done using a different command, which will be linked 100711e25f0dSDavid C Somayajulu * to a specific data structure from the union below. 100811e25f0dSDavid C Somayajulu * For huge strucuture, the common blank structure should be used. 100911e25f0dSDavid C Somayajulu */ 101011e25f0dSDavid C Somayajulu 101111e25f0dSDavid C Somayajulu struct mcp_mac { 101211e25f0dSDavid C Somayajulu u32 mac_upper; /* Upper 16 bits are always zeroes */ 101311e25f0dSDavid C Somayajulu u32 mac_lower; 101411e25f0dSDavid C Somayajulu }; 101511e25f0dSDavid C Somayajulu 101611e25f0dSDavid C Somayajulu struct mcp_file_att { 101711e25f0dSDavid C Somayajulu u32 nvm_start_addr; 101811e25f0dSDavid C Somayajulu u32 len; 101911e25f0dSDavid C Somayajulu }; 102011e25f0dSDavid C Somayajulu 102111e25f0dSDavid C Somayajulu struct bist_nvm_image_att { 102211e25f0dSDavid C Somayajulu u32 return_code; 102311e25f0dSDavid C Somayajulu u32 image_type; /* Image type */ 102411e25f0dSDavid C Somayajulu u32 nvm_start_addr; /* NVM address of the image */ 102511e25f0dSDavid C Somayajulu u32 len; /* Include CRC */ 102611e25f0dSDavid C Somayajulu }; 102711e25f0dSDavid C Somayajulu 102811e25f0dSDavid C Somayajulu #define MCP_DRV_VER_STR_SIZE 16 102911e25f0dSDavid C Somayajulu #define MCP_DRV_VER_STR_SIZE_DWORD (MCP_DRV_VER_STR_SIZE / sizeof(u32)) 103011e25f0dSDavid C Somayajulu #define MCP_DRV_NVM_BUF_LEN 32 103111e25f0dSDavid C Somayajulu struct drv_version_stc { 103211e25f0dSDavid C Somayajulu u32 version; 103311e25f0dSDavid C Somayajulu u8 name[MCP_DRV_VER_STR_SIZE - 4]; 103411e25f0dSDavid C Somayajulu }; 103511e25f0dSDavid C Somayajulu 103611e25f0dSDavid C Somayajulu /* statistics for ncsi */ 103711e25f0dSDavid C Somayajulu struct lan_stats_stc { 103811e25f0dSDavid C Somayajulu u64 ucast_rx_pkts; 103911e25f0dSDavid C Somayajulu u64 ucast_tx_pkts; 104011e25f0dSDavid C Somayajulu u32 fcs_err; 104111e25f0dSDavid C Somayajulu u32 rserved; 104211e25f0dSDavid C Somayajulu }; 104311e25f0dSDavid C Somayajulu 104411e25f0dSDavid C Somayajulu struct fcoe_stats_stc { 104511e25f0dSDavid C Somayajulu u64 rx_pkts; 104611e25f0dSDavid C Somayajulu u64 tx_pkts; 104711e25f0dSDavid C Somayajulu u32 fcs_err; 104811e25f0dSDavid C Somayajulu u32 login_failure; 104911e25f0dSDavid C Somayajulu }; 105011e25f0dSDavid C Somayajulu 105111e25f0dSDavid C Somayajulu struct iscsi_stats_stc { 105211e25f0dSDavid C Somayajulu u64 rx_pdus; 105311e25f0dSDavid C Somayajulu u64 tx_pdus; 105411e25f0dSDavid C Somayajulu u64 rx_bytes; 105511e25f0dSDavid C Somayajulu u64 tx_bytes; 105611e25f0dSDavid C Somayajulu }; 105711e25f0dSDavid C Somayajulu 105811e25f0dSDavid C Somayajulu struct rdma_stats_stc { 105911e25f0dSDavid C Somayajulu u64 rx_pkts; 106011e25f0dSDavid C Somayajulu u64 tx_pkts; 106111e25f0dSDavid C Somayajulu u64 rx_bytes; 106211e25f0dSDavid C Somayajulu u64 tx_bytes; 106311e25f0dSDavid C Somayajulu }; 106411e25f0dSDavid C Somayajulu 106511e25f0dSDavid C Somayajulu struct ocbb_data_stc { 106611e25f0dSDavid C Somayajulu u32 ocbb_host_addr; 106711e25f0dSDavid C Somayajulu u32 ocsd_host_addr; 106811e25f0dSDavid C Somayajulu u32 ocsd_req_update_interval; 106911e25f0dSDavid C Somayajulu }; 107011e25f0dSDavid C Somayajulu 107111e25f0dSDavid C Somayajulu #define MAX_NUM_OF_SENSORS 7 107211e25f0dSDavid C Somayajulu #define MFW_SENSOR_LOCATION_INTERNAL 1 107311e25f0dSDavid C Somayajulu #define MFW_SENSOR_LOCATION_EXTERNAL 2 107411e25f0dSDavid C Somayajulu #define MFW_SENSOR_LOCATION_SFP 3 107511e25f0dSDavid C Somayajulu 10769efd0ba7SDavid C Somayajulu #define SENSOR_LOCATION_OFFSET 0 107711e25f0dSDavid C Somayajulu #define SENSOR_LOCATION_MASK 0x000000ff 10789efd0ba7SDavid C Somayajulu #define THRESHOLD_HIGH_OFFSET 8 107911e25f0dSDavid C Somayajulu #define THRESHOLD_HIGH_MASK 0x0000ff00 10809efd0ba7SDavid C Somayajulu #define CRITICAL_TEMPERATURE_OFFSET 16 108111e25f0dSDavid C Somayajulu #define CRITICAL_TEMPERATURE_MASK 0x00ff0000 10829efd0ba7SDavid C Somayajulu #define CURRENT_TEMP_OFFSET 24 108311e25f0dSDavid C Somayajulu #define CURRENT_TEMP_MASK 0xff000000 108411e25f0dSDavid C Somayajulu struct temperature_status_stc { 108511e25f0dSDavid C Somayajulu u32 num_of_sensors; 108611e25f0dSDavid C Somayajulu u32 sensor[MAX_NUM_OF_SENSORS]; 108711e25f0dSDavid C Somayajulu }; 108811e25f0dSDavid C Somayajulu 108911e25f0dSDavid C Somayajulu /* crash dump configuration header */ 109011e25f0dSDavid C Somayajulu struct mdump_config_stc { 109111e25f0dSDavid C Somayajulu u32 version; 109211e25f0dSDavid C Somayajulu u32 config; 109311e25f0dSDavid C Somayajulu u32 epoc; 109411e25f0dSDavid C Somayajulu u32 num_of_logs; 109511e25f0dSDavid C Somayajulu u32 valid_logs; 109611e25f0dSDavid C Somayajulu }; 109711e25f0dSDavid C Somayajulu 109811e25f0dSDavid C Somayajulu enum resource_id_enum { 109911e25f0dSDavid C Somayajulu RESOURCE_NUM_SB_E = 0, 110011e25f0dSDavid C Somayajulu RESOURCE_NUM_L2_QUEUE_E = 1, 110111e25f0dSDavid C Somayajulu RESOURCE_NUM_VPORT_E = 2, 110211e25f0dSDavid C Somayajulu RESOURCE_NUM_VMQ_E = 3, 110311e25f0dSDavid C Somayajulu RESOURCE_FACTOR_NUM_RSS_PF_E = 4, /* Not a real resource!! it's a factor used to calculate others */ 110411e25f0dSDavid C Somayajulu RESOURCE_FACTOR_RSS_PER_VF_E = 5, /* Not a real resource!! it's a factor used to calculate others */ 110511e25f0dSDavid C Somayajulu RESOURCE_NUM_RL_E = 6, 110611e25f0dSDavid C Somayajulu RESOURCE_NUM_PQ_E = 7, 110711e25f0dSDavid C Somayajulu RESOURCE_NUM_VF_E = 8, 110811e25f0dSDavid C Somayajulu RESOURCE_VFC_FILTER_E = 9, 110911e25f0dSDavid C Somayajulu RESOURCE_ILT_E = 10, 111011e25f0dSDavid C Somayajulu RESOURCE_CQS_E = 11, 111111e25f0dSDavid C Somayajulu RESOURCE_GFT_PROFILES_E = 12, 111211e25f0dSDavid C Somayajulu RESOURCE_NUM_TC_E = 13, 111311e25f0dSDavid C Somayajulu RESOURCE_NUM_RSS_ENGINES_E = 14, 111411e25f0dSDavid C Somayajulu RESOURCE_LL2_QUEUE_E = 15, 111511e25f0dSDavid C Somayajulu RESOURCE_RDMA_STATS_QUEUE_E = 16, 111611e25f0dSDavid C Somayajulu RESOURCE_BDQ_E = 17, 111711e25f0dSDavid C Somayajulu RESOURCE_MAX_NUM, 111811e25f0dSDavid C Somayajulu RESOURCE_NUM_INVALID = 0xFFFFFFFF 111911e25f0dSDavid C Somayajulu }; 112011e25f0dSDavid C Somayajulu 112111e25f0dSDavid C Somayajulu /* Resource ID is to be filled by the driver in the MB request 112211e25f0dSDavid C Somayajulu * Size, offset & flags to be filled by the MFW in the MB response 112311e25f0dSDavid C Somayajulu */ 112411e25f0dSDavid C Somayajulu struct resource_info { 112511e25f0dSDavid C Somayajulu enum resource_id_enum res_id; 112611e25f0dSDavid C Somayajulu u32 size; /* number of allocated resources */ 112711e25f0dSDavid C Somayajulu u32 offset; /* Offset of the 1st resource */ 112811e25f0dSDavid C Somayajulu u32 vf_size; 112911e25f0dSDavid C Somayajulu u32 vf_offset; 113011e25f0dSDavid C Somayajulu u32 flags; 113111e25f0dSDavid C Somayajulu #define RESOURCE_ELEMENT_STRICT (1 << 0) 113211e25f0dSDavid C Somayajulu }; 113311e25f0dSDavid C Somayajulu 113411e25f0dSDavid C Somayajulu struct mcp_wwn { 113511e25f0dSDavid C Somayajulu u32 wwn_upper; 113611e25f0dSDavid C Somayajulu u32 wwn_lower; 113711e25f0dSDavid C Somayajulu }; 113811e25f0dSDavid C Somayajulu 113911e25f0dSDavid C Somayajulu #define DRV_ROLE_NONE 0 114011e25f0dSDavid C Somayajulu #define DRV_ROLE_PREBOOT 1 114111e25f0dSDavid C Somayajulu #define DRV_ROLE_OS 2 114211e25f0dSDavid C Somayajulu #define DRV_ROLE_KDUMP 3 114311e25f0dSDavid C Somayajulu 114411e25f0dSDavid C Somayajulu struct load_req_stc { 114511e25f0dSDavid C Somayajulu u32 drv_ver_0; 114611e25f0dSDavid C Somayajulu u32 drv_ver_1; 114711e25f0dSDavid C Somayajulu u32 fw_ver; 114811e25f0dSDavid C Somayajulu u32 misc0; 114911e25f0dSDavid C Somayajulu #define LOAD_REQ_ROLE_MASK 0x000000FF 11509efd0ba7SDavid C Somayajulu #define LOAD_REQ_ROLE_OFFSET 0 115111e25f0dSDavid C Somayajulu #define LOAD_REQ_LOCK_TO_MASK 0x0000FF00 11529efd0ba7SDavid C Somayajulu #define LOAD_REQ_LOCK_TO_OFFSET 8 115311e25f0dSDavid C Somayajulu #define LOAD_REQ_LOCK_TO_DEFAULT 0 115411e25f0dSDavid C Somayajulu #define LOAD_REQ_LOCK_TO_NONE 255 115511e25f0dSDavid C Somayajulu #define LOAD_REQ_FORCE_MASK 0x000F0000 11569efd0ba7SDavid C Somayajulu #define LOAD_REQ_FORCE_OFFSET 16 115711e25f0dSDavid C Somayajulu #define LOAD_REQ_FORCE_NONE 0 115811e25f0dSDavid C Somayajulu #define LOAD_REQ_FORCE_PF 1 115911e25f0dSDavid C Somayajulu #define LOAD_REQ_FORCE_ALL 2 116011e25f0dSDavid C Somayajulu #define LOAD_REQ_FLAGS0_MASK 0x00F00000 11619efd0ba7SDavid C Somayajulu #define LOAD_REQ_FLAGS0_OFFSET 20 116211e25f0dSDavid C Somayajulu #define LOAD_REQ_FLAGS0_AVOID_RESET (0x1 << 0) 116311e25f0dSDavid C Somayajulu }; 116411e25f0dSDavid C Somayajulu 116511e25f0dSDavid C Somayajulu struct load_rsp_stc { 116611e25f0dSDavid C Somayajulu u32 drv_ver_0; 116711e25f0dSDavid C Somayajulu u32 drv_ver_1; 116811e25f0dSDavid C Somayajulu u32 fw_ver; 116911e25f0dSDavid C Somayajulu u32 misc0; 117011e25f0dSDavid C Somayajulu #define LOAD_RSP_ROLE_MASK 0x000000FF 11719efd0ba7SDavid C Somayajulu #define LOAD_RSP_ROLE_OFFSET 0 117211e25f0dSDavid C Somayajulu #define LOAD_RSP_HSI_MASK 0x0000FF00 11739efd0ba7SDavid C Somayajulu #define LOAD_RSP_HSI_OFFSET 8 117411e25f0dSDavid C Somayajulu #define LOAD_RSP_FLAGS0_MASK 0x000F0000 11759efd0ba7SDavid C Somayajulu #define LOAD_RSP_FLAGS0_OFFSET 16 117611e25f0dSDavid C Somayajulu #define LOAD_RSP_FLAGS0_DRV_EXISTS (0x1 << 0) 117711e25f0dSDavid C Somayajulu }; 117811e25f0dSDavid C Somayajulu 117911e25f0dSDavid C Somayajulu struct mdump_retain_data_stc { 118011e25f0dSDavid C Somayajulu u32 valid; 118111e25f0dSDavid C Somayajulu u32 epoch; 118211e25f0dSDavid C Somayajulu u32 pf; 118311e25f0dSDavid C Somayajulu u32 status; 118411e25f0dSDavid C Somayajulu }; 118511e25f0dSDavid C Somayajulu 1186217ec208SDavid C Somayajulu struct attribute_cmd_write_stc { 1187217ec208SDavid C Somayajulu u32 val; 1188217ec208SDavid C Somayajulu u32 mask; 1189217ec208SDavid C Somayajulu u32 offset; 1190217ec208SDavid C Somayajulu }; 1191217ec208SDavid C Somayajulu 1192217ec208SDavid C Somayajulu struct lldp_stats_stc { 1193217ec208SDavid C Somayajulu u32 tx_frames_total; 1194217ec208SDavid C Somayajulu u32 rx_frames_total; 1195217ec208SDavid C Somayajulu u32 rx_frames_discarded; 1196217ec208SDavid C Somayajulu u32 rx_age_outs; 1197217ec208SDavid C Somayajulu }; 1198217ec208SDavid C Somayajulu 119911e25f0dSDavid C Somayajulu union drv_union_data { 120011e25f0dSDavid C Somayajulu struct mcp_mac wol_mac; /* UNLOAD_DONE */ 120111e25f0dSDavid C Somayajulu 120211e25f0dSDavid C Somayajulu /* This configuration should be set by the driver for the LINK_SET command. */ 120311e25f0dSDavid C Somayajulu struct eth_phy_cfg drv_phy_cfg; 120411e25f0dSDavid C Somayajulu 120511e25f0dSDavid C Somayajulu struct mcp_val64 val64; /* For PHY / AVS commands */ 120611e25f0dSDavid C Somayajulu 120711e25f0dSDavid C Somayajulu u8 raw_data[MCP_DRV_NVM_BUF_LEN]; 120811e25f0dSDavid C Somayajulu 120911e25f0dSDavid C Somayajulu struct mcp_file_att file_att; 121011e25f0dSDavid C Somayajulu 121111e25f0dSDavid C Somayajulu u32 ack_vf_disabled[VF_MAX_STATIC / 32]; 121211e25f0dSDavid C Somayajulu 121311e25f0dSDavid C Somayajulu struct drv_version_stc drv_version; 121411e25f0dSDavid C Somayajulu 121511e25f0dSDavid C Somayajulu struct lan_stats_stc lan_stats; 121611e25f0dSDavid C Somayajulu struct fcoe_stats_stc fcoe_stats; 121711e25f0dSDavid C Somayajulu struct iscsi_stats_stc iscsi_stats; 121811e25f0dSDavid C Somayajulu struct rdma_stats_stc rdma_stats; 121911e25f0dSDavid C Somayajulu struct ocbb_data_stc ocbb_info; 122011e25f0dSDavid C Somayajulu struct temperature_status_stc temp_info; 122111e25f0dSDavid C Somayajulu struct resource_info resource; 122211e25f0dSDavid C Somayajulu struct bist_nvm_image_att nvm_image_att; 122311e25f0dSDavid C Somayajulu struct mdump_config_stc mdump_config; 122411e25f0dSDavid C Somayajulu struct mcp_mac lldp_mac; 122511e25f0dSDavid C Somayajulu struct mcp_wwn fcoe_fabric_name; 122611e25f0dSDavid C Somayajulu u32 dword; 122711e25f0dSDavid C Somayajulu 122811e25f0dSDavid C Somayajulu struct load_req_stc load_req; 122911e25f0dSDavid C Somayajulu struct load_rsp_stc load_rsp; 123011e25f0dSDavid C Somayajulu struct mdump_retain_data_stc mdump_retain; 1231217ec208SDavid C Somayajulu struct attribute_cmd_write_stc attribute_cmd_write; 1232217ec208SDavid C Somayajulu struct lldp_stats_stc lldp_stats; 123311e25f0dSDavid C Somayajulu /* ... */ 123411e25f0dSDavid C Somayajulu }; 123511e25f0dSDavid C Somayajulu 123611e25f0dSDavid C Somayajulu struct public_drv_mb { 123711e25f0dSDavid C Somayajulu u32 drv_mb_header; 123811e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MASK 0xffff0000 123911e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_LOAD_REQ 0x10000000 124011e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_LOAD_DONE 0x11000000 124111e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_INIT_HW 0x12000000 124211e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_CANCEL_LOAD_REQ 0x13000000 124311e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_UNLOAD_REQ 0x20000000 124411e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000 124511e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_INIT_PHY 0x22000000 124611e25f0dSDavid C Somayajulu /* Params - FORCE - Reinitialize the link regardless of LFA */ 124711e25f0dSDavid C Somayajulu /* - DONT_CARE - Don't flap the link if up */ 124811e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_LINK_RESET 0x23000000 124911e25f0dSDavid C Somayajulu 125011e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_SET_LLDP 0x24000000 1251217ec208SDavid C Somayajulu #define DRV_MSG_CODE_REGISTER_LLDP_TLVS_RX 0x24100000 125211e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_SET_DCBX 0x25000000 125311e25f0dSDavid C Somayajulu /* OneView feature driver HSI*/ 125411e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_CURR_CFG 0x26000000 125511e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_BUS_NUM 0x27000000 125611e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_BOOT_PROGRESS 0x28000000 125711e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER 0x29000000 125811e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_NIG_DRAIN 0x30000000 125911e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE 0x31000000 126011e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000 126111e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_MTU 0x33000000 126211e25f0dSDavid C Somayajulu #define DRV_MSG_GET_RESOURCE_ALLOC_MSG 0x34000000 /* DRV_MB Param: driver version supp, FW_MB param: MFW version supp, data: struct resource_info */ 126311e25f0dSDavid C Somayajulu #define DRV_MSG_SET_RESOURCE_VALUE_MSG 0x35000000 126411e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_WOL 0x38000000 126511e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE 0x39000000 126611e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_S_TAG_UPDATE_ACK 0x3b000000 126711e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OEM_UPDATE_FCOE_CVID 0x3c000000 126811e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OEM_UPDATE_FCOE_FABRIC_NAME 0x3d000000 126911e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OEM_UPDATE_BOOT_CFG 0x3e000000 127011e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OEM_RESET_TO_DEFAULT 0x3f000000 127111e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_GET_CURR_CFG 0x40000000 1272217ec208SDavid C Somayajulu #define DRV_MSG_CODE_GET_OEM_UPDATES 0x41000000 1273217ec208SDavid C Somayajulu #define DRV_MSG_CODE_GET_LLDP_STATS 0x42000000 1274217ec208SDavid C Somayajulu #define DRV_MSG_CODE_GET_PPFID_BITMAP 0x43000000 /* params [31:8] - reserved, [7:0] - bitmap */ 127511e25f0dSDavid C Somayajulu 127611e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_INITIATE_FLR_DEPRECATED 0x02000000 /*deprecated don't use*/ 127711e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_INITIATE_PF_FLR 0x02010000 127811e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_VF_DISABLED_DONE 0xc0000000 127911e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_CFG_VF_MSIX 0xc0010000 12809efd0ba7SDavid C Somayajulu #define DRV_MSG_CODE_CFG_PF_VFS_MSIX 0xc0020000 128111e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_NVM_PUT_FILE_BEGIN 0x00010000 /* Param is either DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_MFW/IMAGE */ 128211e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_NVM_PUT_FILE_DATA 0x00020000 /* Param should be set to the transaction size (up to 64 bytes) */ 128311e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_NVM_GET_FILE_ATT 0x00030000 /* MFW will place the file offset and len in file_att struct */ 128411e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_NVM_READ_NVRAM 0x00050000 /* Read 32bytes of nvram data. Param is [0:23] ??? Offset [24:31] ??? Len in Bytes*/ 128511e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_NVM_WRITE_NVRAM 0x00060000 /* Writes up to 32Bytes to nvram. Param is [0:23] ??? Offset [24:31] ??? Len in Bytes. In case this address is in the range of secured file in secured mode, the operation will fail */ 128611e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_NVM_DEL_FILE 0x00080000 /* Delete a file from nvram. Param is image_type. */ 128711e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MCP_RESET 0x00090000 /* Reset MCP when no NVM operation is going on, and no drivers are loaded. In case operation succeed, MCP will not ack back. */ 128811e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_SET_SECURE_MODE 0x000a0000 /* Temporary command to set secure mode, where the param is 0 (None secure) / 1 (Secure) / 2 (Full-Secure) */ 128911e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_PHY_RAW_READ 0x000b0000 /* Param: [0:15] - Address, [16:18] - lane# (0/1/2/3 - for single lane, 4/5 - for dual lanes, 6 - for all lanes, [28] - PMD reg, [29] - select port, [30:31] - port*/ 129011e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_PHY_RAW_WRITE 0x000c0000 /* Param: [0:15] - Address, [16:18] - lane# (0/1/2/3 - for single lane, 4/5 - for dual lanes, 6 - for all lanes, [28] - PMD reg, [29] - select port, [30:31] - port */ 129111e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_PHY_CORE_READ 0x000d0000 /* Param: [0:15] - Address, [30:31] - port */ 129211e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_PHY_CORE_WRITE 0x000e0000 /* Param: [0:15] - Address, [30:31] - port */ 129311e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_SET_VERSION 0x000f0000 /* Param: [0:3] - version, [4:15] - name (null terminated) */ 129411e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MCP_HALT 0x00100000 /* Halts the MCP. To resume MCP, user will need to use MCP_REG_CPU_STATE/MCP_REG_CPU_MODE registers. */ 129511e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_SET_VMAC 0x00110000 /* Set virtual mac address, params [31:6] - reserved, [5:4] - type, [3:0] - func, drv_data[7:0] - MAC/WWNN/WWPN */ 129611e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_GET_VMAC 0x00120000 /* Set virtual mac address, params [31:6] - reserved, [5:4] - type, [3:0] - func, drv_data[7:0] - MAC/WWNN/WWPN */ 12979efd0ba7SDavid C Somayajulu #define DRV_MSG_CODE_VMAC_TYPE_OFFSET 4 129811e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_VMAC_TYPE_MASK 0x30 129911e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_VMAC_TYPE_MAC 1 130011e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_VMAC_TYPE_WWNN 2 130111e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_VMAC_TYPE_WWPN 3 130211e25f0dSDavid C Somayajulu 130311e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_GET_STATS 0x00130000 /* Get statistics from pf, params [31:4] - reserved, [3:0] - stats type */ 130411e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_STATS_TYPE_LAN 1 130511e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_STATS_TYPE_FCOE 2 130611e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_STATS_TYPE_ISCSI 3 130711e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_STATS_TYPE_RDMA 4 130811e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_PMD_DIAG_DUMP 0x00140000 /* Host shall provide buffer and size for MFW */ 130911e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_PMD_DIAG_EYE 0x00150000 /* Host shall provide buffer and size for MFW */ 131011e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_TRANSCEIVER_READ 0x00160000 /* Param: [0:1] - Port, [2:7] - read size, [8:15] - I2C address, [16:31] - offset */ 131111e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_TRANSCEIVER_WRITE 0x00170000 /* Param: [0:1] - Port, [2:7] - write size, [8:15] - I2C address, [16:31] - offset */ 131211e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OCBB_DATA 0x00180000 /* indicate OCBB related information */ 131311e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_SET_BW 0x00190000 /* Set function BW, params[15:8] - min, params[7:0] - max */ 131411e25f0dSDavid C Somayajulu #define BW_MAX_MASK 0x000000ff 13159efd0ba7SDavid C Somayajulu #define BW_MAX_OFFSET 0 131611e25f0dSDavid C Somayajulu #define BW_MIN_MASK 0x0000ff00 13179efd0ba7SDavid C Somayajulu #define BW_MIN_OFFSET 8 131811e25f0dSDavid C Somayajulu 131911e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MASK_PARITIES 0x001a0000 /* When param is set to 1, all parities will be masked(disabled). When params are set to 0, parities will be unmasked again. */ 132011e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_INDUCE_FAILURE 0x001b0000 /* param[0] - Simulate fan failure, param[1] - simulate over temp. */ 132111e25f0dSDavid C Somayajulu #define DRV_MSG_FAN_FAILURE_TYPE (1 << 0) 132211e25f0dSDavid C Somayajulu #define DRV_MSG_TEMPERATURE_FAILURE_TYPE (1 << 1) 132311e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_GPIO_READ 0x001c0000 /* Param: [0:15] - gpio number */ 132411e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_GPIO_WRITE 0x001d0000 /* Param: [0:15] - gpio number, [16:31] - gpio value */ 132511e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_BIST_TEST 0x001e0000 /* Param: [0:7] - test enum, [8:15] - image index, [16:31] - reserved */ 132611e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_GET_TEMPERATURE 0x001f0000 132711e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_SET_LED_MODE 0x00200000 /* Set LED mode params :0 operational, 1 LED turn ON, 2 LED turn OFF */ 132811e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_TIMESTAMP 0x00210000 /* drv_data[7:0] - EPOC in seconds, drv_data[15:8] - driver version (MAJ MIN BUILD SUB) */ 132911e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_EMPTY_MB 0x00220000 /* This is an empty mailbox just return OK*/ 133011e25f0dSDavid C Somayajulu 133111e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_RESOURCE_CMD 0x00230000 /* Param[0:4] - resource number (0-31), Param[5:7] - opcode, param[15:8] - age */ 133211e25f0dSDavid C Somayajulu 133311e25f0dSDavid C Somayajulu #define RESOURCE_CMD_REQ_RESC_MASK 0x0000001F 13349efd0ba7SDavid C Somayajulu #define RESOURCE_CMD_REQ_RESC_OFFSET 0 133511e25f0dSDavid C Somayajulu #define RESOURCE_CMD_REQ_OPCODE_MASK 0x000000E0 13369efd0ba7SDavid C Somayajulu #define RESOURCE_CMD_REQ_OPCODE_OFFSET 5 133711e25f0dSDavid C Somayajulu #define RESOURCE_OPCODE_REQ 1 /* request resource ownership with default aging */ 133811e25f0dSDavid C Somayajulu #define RESOURCE_OPCODE_REQ_WO_AGING 2 /* request resource ownership without aging */ 133911e25f0dSDavid C Somayajulu #define RESOURCE_OPCODE_REQ_W_AGING 3 /* request resource ownership with specific aging timer (in seconds) */ 134011e25f0dSDavid C Somayajulu #define RESOURCE_OPCODE_RELEASE 4 /* release resource */ 134111e25f0dSDavid C Somayajulu #define RESOURCE_OPCODE_FORCE_RELEASE 5 /* force resource release */ 134211e25f0dSDavid C Somayajulu #define RESOURCE_CMD_REQ_AGE_MASK 0x0000FF00 13439efd0ba7SDavid C Somayajulu #define RESOURCE_CMD_REQ_AGE_OFFSET 8 134411e25f0dSDavid C Somayajulu 134511e25f0dSDavid C Somayajulu #define RESOURCE_CMD_RSP_OWNER_MASK 0x000000FF 13469efd0ba7SDavid C Somayajulu #define RESOURCE_CMD_RSP_OWNER_OFFSET 0 134711e25f0dSDavid C Somayajulu #define RESOURCE_CMD_RSP_OPCODE_MASK 0x00000700 13489efd0ba7SDavid C Somayajulu #define RESOURCE_CMD_RSP_OPCODE_OFFSET 8 134911e25f0dSDavid C Somayajulu #define RESOURCE_OPCODE_GNT 1 /* resource is free and granted to requester */ 135011e25f0dSDavid C Somayajulu #define RESOURCE_OPCODE_BUSY 2 /* resource is busy, param[7:0] indicates owner as follow 0-15 = PF0-15, 16 = MFW, 17 = diag over serial */ 135111e25f0dSDavid C Somayajulu #define RESOURCE_OPCODE_RELEASED 3 /* indicate release request was acknowledged */ 135211e25f0dSDavid C Somayajulu #define RESOURCE_OPCODE_RELEASED_PREVIOUS 4 /* indicate release request was previously received by other owner */ 135311e25f0dSDavid C Somayajulu #define RESOURCE_OPCODE_WRONG_OWNER 5 /* indicate wrong owner during release */ 135411e25f0dSDavid C Somayajulu #define RESOURCE_OPCODE_UNKNOWN_CMD 255 135511e25f0dSDavid C Somayajulu 135611e25f0dSDavid C Somayajulu #define RESOURCE_DUMP 0 /* dedicate resource 0 for dump */ 135711e25f0dSDavid C Somayajulu 135811e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_GET_MBA_VERSION 0x00240000 /* Get MBA version */ 135911e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MDUMP_CMD 0x00250000 /* Send crash dump commands with param[3:0] - opcode */ 136011e25f0dSDavid C Somayajulu #define MDUMP_DRV_PARAM_OPCODE_MASK 0x0000000f 136111e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MDUMP_ACK 0x01 /* acknowledge reception of error indication */ 136211e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MDUMP_SET_VALUES 0x02 /* set epoc and personality as follow: drv_data[3:0] - epoch, drv_data[7:4] - personality */ 136311e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MDUMP_TRIGGER 0x03 /* trigger crash dump procedure */ 136411e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MDUMP_GET_CONFIG 0x04 /* Request valid logs and config words */ 136511e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MDUMP_SET_ENABLE 0x05 /* Set triggers mask. drv_mb_param should indicate (bitwise) which trigger enabled */ 136611e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MDUMP_CLEAR_LOGS 0x06 /* Clear all logs */ 136711e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MDUMP_GET_RETAIN 0x07 /* Get retained data */ 136811e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MDUMP_CLR_RETAIN 0x08 /* Clear retain data */ 136911e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_MEM_ECC_EVENTS 0x00260000 /* Param: None */ 137011e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_GPIO_INFO 0x00270000 /* Param: [0:15] - gpio number */ 137111e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_EXT_PHY_READ 0x00280000 /* Value will be placed in union */ 137211e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_EXT_PHY_WRITE 0x00290000 /* Value shoud be placed in union */ 13739efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_ADDR_OFFSET 0 137411e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_ADDR_MASK 0x0000FFFF 13759efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_DEVAD_OFFSET 16 137611e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_DEVAD_MASK 0x001F0000 13779efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_PORT_OFFSET 21 137811e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_PORT_MASK 0x00600000 137911e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_EXT_PHY_FW_UPGRADE 0x002a0000 138011e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL 0x002b0000 138111e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_SET_LLDP_MAC 0x002c0000 138211e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_GET_LLDP_MAC 0x002d0000 138311e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OS_WOL 0x002e0000 138411e25f0dSDavid C Somayajulu 138511e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_GET_TLV_DONE 0x002f0000 /* Param: None */ 138611e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_FEATURE_SUPPORT 0x00300000 /* Param: Set DRV_MB_PARAM_FEATURE_SUPPORT_* */ 138711e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_GET_MFW_FEATURE_SUPPORT 0x00310000 /* return FW_MB_PARAM_FEATURE_SUPPORT_* */ 138811e25f0dSDavid C Somayajulu 138911e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_READ_WOL_REG 0X00320000 139011e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_WRITE_WOL_REG 0X00330000 139111e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_GET_WOL_BUFFER 0X00340000 1392217ec208SDavid C Somayajulu #define DRV_MSG_CODE_ATTRIBUTE 0x00350000 /* Param: [0:23] Attribute key, [24:31] Attribute sub command */ 1393217ec208SDavid C Somayajulu 1394217ec208SDavid C Somayajulu #define DRV_MSG_CODE_ENCRYPT_PASSWORD 0x00360000 /* Param: Password len. Union: Plain Password */ 1395217ec208SDavid C Somayajulu #define DRV_MSG_CODE_GET_ENGINE_CONFIG 0x00370000 /* Param: None */ 1396217ec208SDavid C Somayajulu 1397217ec208SDavid C Somayajulu /* Pmbus commands */ 1398217ec208SDavid C Somayajulu #define DRV_MSG_CODE_PMBUS_READ 0x00380000 /* Param: [0:7] - Cmd, [8:9] - len */ 1399217ec208SDavid C Somayajulu #define DRV_MSG_CODE_PMBUS_WRITE 0x00390000 /* Param: [0:7] - Cmd, [8:9] - len, [16:31] -data*/ 1400217ec208SDavid C Somayajulu 1401217ec208SDavid C Somayajulu #define DRV_MB_PARAM_PMBUS_CMD_OFFSET 0 1402217ec208SDavid C Somayajulu #define DRV_MB_PARAM_PMBUS_CMD_MASK 0xFF 1403217ec208SDavid C Somayajulu #define DRV_MB_PARAM_PMBUS_LEN_OFFSET 8 1404217ec208SDavid C Somayajulu #define DRV_MB_PARAM_PMBUS_LEN_MASK 0x300 1405217ec208SDavid C Somayajulu #define DRV_MB_PARAM_PMBUS_DATA_OFFSET 16 1406217ec208SDavid C Somayajulu #define DRV_MB_PARAM_PMBUS_DATA_MASK 0xFFFF0000 1407217ec208SDavid C Somayajulu 1408217ec208SDavid C Somayajulu #define DRV_MSG_CODE_GENERIC_IDC 0x003a0000 140911e25f0dSDavid C Somayajulu 141011e25f0dSDavid C Somayajulu #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff 141111e25f0dSDavid C Somayajulu 141211e25f0dSDavid C Somayajulu u32 drv_mb_param; 141311e25f0dSDavid C Somayajulu /* UNLOAD_REQ params */ 141411e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_UNLOAD_WOL_UNKNOWN 0x00000000 141511e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_UNLOAD_WOL_MCP 0x00000001 141611e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_UNLOAD_WOL_DISABLED 0x00000002 141711e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_UNLOAD_WOL_ENABLED 0x00000003 141811e25f0dSDavid C Somayajulu 141911e25f0dSDavid C Somayajulu /* UNLOAD_DONE_params */ 142011e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_UNLOAD_NON_D3_POWER 0x00000001 142111e25f0dSDavid C Somayajulu 142211e25f0dSDavid C Somayajulu /* INIT_PHY params */ 142311e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_INIT_PHY_FORCE 0x00000001 142411e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_INIT_PHY_DONT_CARE 0x00000002 142511e25f0dSDavid C Somayajulu 142611e25f0dSDavid C Somayajulu /* LLDP / DCBX params*/ 1427217ec208SDavid C Somayajulu /* To be used with SET_LLDP command */ 142811e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_LLDP_SEND_MASK 0x00000001 14299efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_LLDP_SEND_OFFSET 0 1430217ec208SDavid C Somayajulu /* To be used with SET_LLDP and REGISTER_LLDP_TLVS_RX commands */ 143111e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_LLDP_AGENT_MASK 0x00000006 14329efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_LLDP_AGENT_OFFSET 1 1433217ec208SDavid C Somayajulu /* To be used with REGISTER_LLDP_TLVS_RX command */ 1434217ec208SDavid C Somayajulu #define DRV_MB_PARAM_LLDP_TLV_RX_VALID_MASK 0x00000001 1435217ec208SDavid C Somayajulu #define DRV_MB_PARAM_LLDP_TLV_RX_VALID_OFFSET 0 1436217ec208SDavid C Somayajulu #define DRV_MB_PARAM_LLDP_TLV_RX_TYPE_MASK 0x000007f0 1437217ec208SDavid C Somayajulu #define DRV_MB_PARAM_LLDP_TLV_RX_TYPE_OFFSET 4 1438217ec208SDavid C Somayajulu /* To be used with SET_DCBX command */ 143911e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_DCBX_NOTIFY_MASK 0x00000008 14409efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_DCBX_NOTIFY_OFFSET 3 144111e25f0dSDavid C Somayajulu 144211e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_NIG_DRAIN_PERIOD_MS_MASK 0x000000FF 14439efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_NIG_DRAIN_PERIOD_MS_OFFSET 0 144411e25f0dSDavid C Somayajulu 144511e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_MFW 0x1 144611e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_IMAGE 0x2 144711e25f0dSDavid C Somayajulu 14489efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_NVM_OFFSET_OFFSET 0 144911e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_NVM_OFFSET_MASK 0x00FFFFFF 14509efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_NVM_LEN_OFFSET 24 145111e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_NVM_LEN_MASK 0xFF000000 145211e25f0dSDavid C Somayajulu 14539efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_PHY_ADDR_OFFSET 0 145411e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_PHY_ADDR_MASK 0x1FF0FFFF 14559efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_PHY_LANE_OFFSET 16 145611e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_PHY_LANE_MASK 0x000F0000 14579efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_PHY_SELECT_PORT_OFFSET 29 145811e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_PHY_SELECT_PORT_MASK 0x20000000 14599efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_PHY_PORT_OFFSET 30 146011e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_PHY_PORT_MASK 0xc0000000 146111e25f0dSDavid C Somayajulu 14629efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_PHYMOD_LANE_OFFSET 0 146311e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_PHYMOD_LANE_MASK 0x000000FF 14649efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_PHYMOD_SIZE_OFFSET 8 146511e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_PHYMOD_SIZE_MASK 0x000FFF00 14669efd0ba7SDavid C Somayajulu /* configure vf MSIX params BB */ 14679efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_OFFSET 0 146811e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK 0x000000FF 14699efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_OFFSET 8 147011e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK 0x0000FF00 14719efd0ba7SDavid C Somayajulu /* configure vf MSIX for PF params AH*/ 14729efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_CFG_PF_VFS_MSIX_SB_NUM_OFFSET 0 14739efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_CFG_PF_VFS_MSIX_SB_NUM_MASK 0x000000FF 147411e25f0dSDavid C Somayajulu 147511e25f0dSDavid C Somayajulu /* OneView configuration parametres */ 14769efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_OV_CURR_CFG_OFFSET 0 147711e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_CURR_CFG_MASK 0x0000000F 147811e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_CURR_CFG_NONE 0 147911e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_CURR_CFG_OS 1 148011e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC 2 148111e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_CURR_CFG_OTHER 3 148211e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_CURR_CFG_VC_CLP 4 148311e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_CURR_CFG_CNU 5 148411e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_CURR_CFG_DCI 6 148511e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_CURR_CFG_HII 7 148611e25f0dSDavid C Somayajulu 14879efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_OFFSET 0 148811e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_MASK 0x000000FF 148911e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_NONE (1 << 0) 149011e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_ISCSI_IP_ACQUIRED (1 << 1) 149111e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_FCOE_FABRIC_LOGIN_SUCCESS (1 << 1) 149211e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_TRARGET_FOUND (1 << 2) 149311e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_ISCSI_CHAP_SUCCESS (1 << 3) 149411e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_FCOE_LUN_FOUND (1 << 3) 149511e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_LOGGED_INTO_TGT (1 << 4) 149611e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_IMG_DOWNLOADED (1 << 5) 149711e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_OS_HANDOFF (1 << 6) 149811e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_UPDATE_BOOT_COMPLETED 0 149911e25f0dSDavid C Somayajulu 15009efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_OV_PCI_BUS_NUM_OFFSET 0 150111e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_PCI_BUS_NUM_MASK 0x000000FF 150211e25f0dSDavid C Somayajulu 15039efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_OV_STORM_FW_VER_OFFSET 0 150411e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_STORM_FW_VER_MASK 0xFFFFFFFF 150511e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_STORM_FW_VER_MAJOR_MASK 0xFF000000 150611e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_STORM_FW_VER_MINOR_MASK 0x00FF0000 150711e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_STORM_FW_VER_BUILD_MASK 0x0000FF00 150811e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_STORM_FW_VER_DROP_MASK 0x000000FF 150911e25f0dSDavid C Somayajulu 15109efd0ba7SDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_OFFSET 0 151111e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_MASK 0xF 151211e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_UNKNOWN 0x1 151311e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED 0x2 /* Not Installed*/ 151411e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_LOADING 0x3 151511e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED 0x4 /* installed but disabled by user/admin/OS */ 151611e25f0dSDavid C Somayajulu #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE 0x5 /* installed and active */ 151711e25f0dSDavid C Somayajulu 15189efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_OV_MTU_SIZE_OFFSET 0 151911e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_OV_MTU_SIZE_MASK 0xFFFFFFFF 152011e25f0dSDavid C Somayajulu 152111e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_WOL_MASK (DRV_MB_PARAM_WOL_DEFAULT | \ 152211e25f0dSDavid C Somayajulu DRV_MB_PARAM_WOL_DISABLED | \ 152311e25f0dSDavid C Somayajulu DRV_MB_PARAM_WOL_ENABLED) 152411e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_WOL_DEFAULT DRV_MB_PARAM_UNLOAD_WOL_MCP 152511e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_WOL_DISABLED DRV_MB_PARAM_UNLOAD_WOL_DISABLED 152611e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_WOL_ENABLED DRV_MB_PARAM_UNLOAD_WOL_ENABLED 152711e25f0dSDavid C Somayajulu 152811e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_ESWITCH_MODE_MASK (DRV_MB_PARAM_ESWITCH_MODE_NONE | \ 152911e25f0dSDavid C Somayajulu DRV_MB_PARAM_ESWITCH_MODE_VEB | \ 153011e25f0dSDavid C Somayajulu DRV_MB_PARAM_ESWITCH_MODE_VEPA) 153111e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_ESWITCH_MODE_NONE 0x0 153211e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_ESWITCH_MODE_VEB 0x1 153311e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_ESWITCH_MODE_VEPA 0x2 153411e25f0dSDavid C Somayajulu 153511e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_FCOE_CVID_MASK 0xFFF 15369efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_FCOE_CVID_OFFSET 0 153711e25f0dSDavid C Somayajulu 1538217ec208SDavid C Somayajulu #define DRV_MB_PARAM_DUMMY_OEM_UPDATES_MASK 0x1 1539217ec208SDavid C Somayajulu #define DRV_MB_PARAM_DUMMY_OEM_UPDATES_OFFSET 0 1540217ec208SDavid C Somayajulu 1541217ec208SDavid C Somayajulu #define DRV_MB_PARAM_LLDP_STATS_AGENT_MASK 0xFF 1542217ec208SDavid C Somayajulu #define DRV_MB_PARAM_LLDP_STATS_AGENT_OFFSET 0 1543217ec208SDavid C Somayajulu 154411e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_SET_LED_MODE_OPER 0x0 154511e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_SET_LED_MODE_ON 0x1 154611e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_SET_LED_MODE_OFF 0x2 154711e25f0dSDavid C Somayajulu 15489efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_TRANSCEIVER_PORT_OFFSET 0 154911e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_TRANSCEIVER_PORT_MASK 0x00000003 15509efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_TRANSCEIVER_SIZE_OFFSET 2 155111e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_TRANSCEIVER_SIZE_MASK 0x000000FC 15529efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_OFFSET 8 155311e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_MASK 0x0000FF00 15549efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_TRANSCEIVER_OFFSET_OFFSET 16 155511e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_TRANSCEIVER_OFFSET_MASK 0xFFFF0000 155611e25f0dSDavid C Somayajulu 15579efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_GPIO_NUMBER_OFFSET 0 155811e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_GPIO_NUMBER_MASK 0x0000FFFF 15599efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_GPIO_VALUE_OFFSET 16 156011e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_GPIO_VALUE_MASK 0xFFFF0000 15619efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_GPIO_DIRECTION_OFFSET 16 156211e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_GPIO_DIRECTION_MASK 0x00FF0000 15639efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_GPIO_CTRL_OFFSET 24 156411e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_GPIO_CTRL_MASK 0xFF000000 156511e25f0dSDavid C Somayajulu 156611e25f0dSDavid C Somayajulu /* Resource Allocation params - Driver version support*/ 156711e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK 0xFFFF0000 15689efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_OFFSET 16 156911e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK 0x0000FFFF 15709efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_OFFSET 0 157111e25f0dSDavid C Somayajulu 157211e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_BIST_UNKNOWN_TEST 0 157311e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_BIST_REGISTER_TEST 1 157411e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_BIST_CLOCK_TEST 2 157511e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES 3 157611e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX 4 157711e25f0dSDavid C Somayajulu 157811e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_BIST_RC_UNKNOWN 0 157911e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_BIST_RC_PASSED 1 158011e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_BIST_RC_FAILED 2 158111e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_BIST_RC_INVALID_PARAMETER 3 158211e25f0dSDavid C Somayajulu 15839efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_BIST_TEST_INDEX_OFFSET 0 158411e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_BIST_TEST_INDEX_MASK 0x000000FF 15859efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_OFFSET 8 158611e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_MASK 0x0000FF00 158711e25f0dSDavid C Somayajulu 158811e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_MASK 0x0000FFFF 15899efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_OFFSET 0 159011e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_SMARTLINQ 0x00000001 /* driver supports SmartLinQ parameter */ 159111e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_EEE 0x00000002 /* driver supports EEE parameter */ 159211e25f0dSDavid C Somayajulu #define DRV_MB_PARAM_FEATURE_SUPPORT_FUNC_MASK 0xFFFF0000 15939efd0ba7SDavid C Somayajulu #define DRV_MB_PARAM_FEATURE_SUPPORT_FUNC_OFFSET 16 1594217ec208SDavid C Somayajulu #define DRV_MB_PARAM_FEATURE_SUPPORT_FUNC_VLINK 0x00010000 /* driver supports virtual link parameter */ 1595217ec208SDavid C Somayajulu /* Driver attributes params */ 1596217ec208SDavid C Somayajulu #define DRV_MB_PARAM_ATTRIBUTE_KEY_OFFSET 0 1597217ec208SDavid C Somayajulu #define DRV_MB_PARAM_ATTRIBUTE_KEY_MASK 0x00FFFFFF 1598217ec208SDavid C Somayajulu #define DRV_MB_PARAM_ATTRIBUTE_CMD_OFFSET 24 1599217ec208SDavid C Somayajulu #define DRV_MB_PARAM_ATTRIBUTE_CMD_MASK 0xFF000000 160011e25f0dSDavid C Somayajulu 160111e25f0dSDavid C Somayajulu u32 fw_mb_header; 160211e25f0dSDavid C Somayajulu #define FW_MSG_CODE_MASK 0xffff0000 160311e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UNSUPPORTED 0x00000000 160411e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_LOAD_ENGINE 0x10100000 160511e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000 160611e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000 160711e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_LOAD_REFUSED_PDA 0x10200000 160811e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1 0x10210000 160911e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG 0x10220000 161011e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI 0x10230000 161111e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE 0x10300000 161211e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_LOAD_REFUSED_REJECT 0x10310000 161311e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000 161411e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_UNLOAD_ENGINE 0x20110000 161511e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20120000 161611e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20130000 161711e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000 161811e25f0dSDavid C Somayajulu #define FW_MSG_CODE_INIT_PHY_DONE 0x21200000 161911e25f0dSDavid C Somayajulu #define FW_MSG_CODE_INIT_PHY_ERR_INVALID_ARGS 0x21300000 162011e25f0dSDavid C Somayajulu #define FW_MSG_CODE_LINK_RESET_DONE 0x23000000 162111e25f0dSDavid C Somayajulu #define FW_MSG_CODE_SET_LLDP_DONE 0x24000000 162211e25f0dSDavid C Somayajulu #define FW_MSG_CODE_SET_LLDP_UNSUPPORTED_AGENT 0x24010000 1623217ec208SDavid C Somayajulu #define FW_MSG_CODE_REGISTER_LLDP_TLVS_RX_DONE 0x24100000 162411e25f0dSDavid C Somayajulu #define FW_MSG_CODE_SET_DCBX_DONE 0x25000000 162511e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UPDATE_CURR_CFG_DONE 0x26000000 162611e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UPDATE_BUS_NUM_DONE 0x27000000 162711e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UPDATE_BOOT_PROGRESS_DONE 0x28000000 162811e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UPDATE_STORM_FW_VER_DONE 0x29000000 162911e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UPDATE_DRIVER_STATE_DONE 0x31000000 163011e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_MSG_CODE_BW_UPDATE_DONE 0x32000000 163111e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_MSG_CODE_MTU_SIZE_DONE 0x33000000 163211e25f0dSDavid C Somayajulu #define FW_MSG_CODE_RESOURCE_ALLOC_OK 0x34000000 163311e25f0dSDavid C Somayajulu #define FW_MSG_CODE_RESOURCE_ALLOC_UNKNOWN 0x35000000 163411e25f0dSDavid C Somayajulu #define FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED 0x36000000 163511e25f0dSDavid C Somayajulu #define FW_MSG_CODE_RESOURCE_ALLOC_GEN_ERR 0x37000000 163611e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UPDATE_WOL_DONE 0x38000000 163711e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UPDATE_ESWITCH_MODE_DONE 0x39000000 163811e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UPDATE_ERR 0x3a010000 163911e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UPDATE_PARAM_ERR 0x3a020000 164011e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UPDATE_NOT_ALLOWED 0x3a030000 164111e25f0dSDavid C Somayajulu #define FW_MSG_CODE_S_TAG_UPDATE_ACK_DONE 0x3b000000 164211e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UPDATE_FCOE_CVID_DONE 0x3c000000 164311e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UPDATE_FCOE_FABRIC_NAME_DONE 0x3d000000 164411e25f0dSDavid C Somayajulu #define FW_MSG_CODE_UPDATE_BOOT_CFG_DONE 0x3e000000 164511e25f0dSDavid C Somayajulu #define FW_MSG_CODE_RESET_TO_DEFAULT_ACK 0x3f000000 164611e25f0dSDavid C Somayajulu #define FW_MSG_CODE_OV_GET_CURR_CFG_DONE 0x40000000 1647217ec208SDavid C Somayajulu #define FW_MSG_CODE_GET_OEM_UPDATES_DONE 0x41000000 1648217ec208SDavid C Somayajulu #define FW_MSG_CODE_GET_LLDP_STATS_DONE 0x42000000 1649217ec208SDavid C Somayajulu #define FW_MSG_CODE_GET_LLDP_STATS_ERROR 0x42010000 165011e25f0dSDavid C Somayajulu 165111e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NIG_DRAIN_DONE 0x30000000 165211e25f0dSDavid C Somayajulu #define FW_MSG_CODE_VF_DISABLED_DONE 0xb0000000 165311e25f0dSDavid C Somayajulu #define FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE 0xb0010000 165411e25f0dSDavid C Somayajulu #define FW_MSG_CODE_FLR_ACK 0x02000000 165511e25f0dSDavid C Somayajulu #define FW_MSG_CODE_FLR_NACK 0x02100000 165611e25f0dSDavid C Somayajulu #define FW_MSG_CODE_SET_DRIVER_DONE 0x02200000 165711e25f0dSDavid C Somayajulu #define FW_MSG_CODE_SET_VMAC_SUCCESS 0x02300000 165811e25f0dSDavid C Somayajulu #define FW_MSG_CODE_SET_VMAC_FAIL 0x02400000 165911e25f0dSDavid C Somayajulu 166011e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_OK 0x00010000 166111e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_INVALID_MODE 0x00020000 166211e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_PREV_CMD_WAS_NOT_FINISHED 0x00030000 166311e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_FAILED_TO_ALLOCATE_PAGE 0x00040000 166411e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_INVALID_DIR_FOUND 0x00050000 166511e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_PAGE_NOT_FOUND 0x00060000 166611e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_FAILED_PARSING_BNDLE_HEADER 0x00070000 166711e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_FAILED_PARSING_IMAGE_HEADER 0x00080000 166811e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_PARSING_OUT_OF_SYNC 0x00090000 166911e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_FAILED_UPDATING_DIR 0x000a0000 167011e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_FAILED_TO_FREE_PAGE 0x000b0000 167111e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_FILE_NOT_FOUND 0x000c0000 167211e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_OPERATION_FAILED 0x000d0000 167311e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_FAILED_UNALIGNED 0x000e0000 167411e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_BAD_OFFSET 0x000f0000 167511e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_BAD_SIGNATURE 0x00100000 167611e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_FILE_READ_ONLY 0x00200000 167711e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_UNKNOWN_FILE 0x00300000 167811e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_PUT_FILE_FINISH_OK 0x00400000 167911e25f0dSDavid C Somayajulu #define FW_MSG_CODE_MCP_RESET_REJECT 0x00600000 /* MFW reject "mcp reset" command if one of the drivers is up */ 168011e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_FAILED_CALC_HASH 0x00310000 168111e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_PUBLIC_KEY_MISSING 0x00320000 168211e25f0dSDavid C Somayajulu #define FW_MSG_CODE_NVM_INVALID_PUBLIC_KEY 0x00330000 168311e25f0dSDavid C Somayajulu 168411e25f0dSDavid C Somayajulu #define FW_MSG_CODE_PHY_OK 0x00110000 168511e25f0dSDavid C Somayajulu #define FW_MSG_CODE_PHY_ERROR 0x00120000 168611e25f0dSDavid C Somayajulu #define FW_MSG_CODE_SET_SECURE_MODE_ERROR 0x00130000 168711e25f0dSDavid C Somayajulu #define FW_MSG_CODE_SET_SECURE_MODE_OK 0x00140000 168811e25f0dSDavid C Somayajulu #define FW_MSG_MODE_PHY_PRIVILEGE_ERROR 0x00150000 168911e25f0dSDavid C Somayajulu #define FW_MSG_CODE_OK 0x00160000 1690217ec208SDavid C Somayajulu #define FW_MSG_CODE_ERROR 0x00170000 169111e25f0dSDavid C Somayajulu #define FW_MSG_CODE_LED_MODE_INVALID 0x00170000 169211e25f0dSDavid C Somayajulu #define FW_MSG_CODE_PHY_DIAG_OK 0x00160000 169311e25f0dSDavid C Somayajulu #define FW_MSG_CODE_PHY_DIAG_ERROR 0x00170000 169411e25f0dSDavid C Somayajulu #define FW_MSG_CODE_INIT_HW_FAILED_TO_ALLOCATE_PAGE 0x00040000 169511e25f0dSDavid C Somayajulu #define FW_MSG_CODE_INIT_HW_FAILED_BAD_STATE 0x00170000 169611e25f0dSDavid C Somayajulu #define FW_MSG_CODE_INIT_HW_FAILED_TO_SET_WINDOW 0x000d0000 169711e25f0dSDavid C Somayajulu #define FW_MSG_CODE_INIT_HW_FAILED_NO_IMAGE 0x000c0000 169811e25f0dSDavid C Somayajulu #define FW_MSG_CODE_INIT_HW_FAILED_VERSION_MISMATCH 0x00100000 169911e25f0dSDavid C Somayajulu #define FW_MSG_CODE_TRANSCEIVER_DIAG_OK 0x00160000 170011e25f0dSDavid C Somayajulu #define FW_MSG_CODE_TRANSCEIVER_DIAG_ERROR 0x00170000 170111e25f0dSDavid C Somayajulu #define FW_MSG_CODE_TRANSCEIVER_NOT_PRESENT 0x00020000 170211e25f0dSDavid C Somayajulu #define FW_MSG_CODE_TRANSCEIVER_BAD_BUFFER_SIZE 0x000f0000 170311e25f0dSDavid C Somayajulu #define FW_MSG_CODE_GPIO_OK 0x00160000 170411e25f0dSDavid C Somayajulu #define FW_MSG_CODE_GPIO_DIRECTION_ERR 0x00170000 170511e25f0dSDavid C Somayajulu #define FW_MSG_CODE_GPIO_CTRL_ERR 0x00020000 170611e25f0dSDavid C Somayajulu #define FW_MSG_CODE_GPIO_INVALID 0x000f0000 170711e25f0dSDavid C Somayajulu #define FW_MSG_CODE_GPIO_INVALID_VALUE 0x00050000 170811e25f0dSDavid C Somayajulu #define FW_MSG_CODE_BIST_TEST_INVALID 0x000f0000 170911e25f0dSDavid C Somayajulu #define FW_MSG_CODE_EXTPHY_INVALID_IMAGE_HEADER 0x00700000 171011e25f0dSDavid C Somayajulu #define FW_MSG_CODE_EXTPHY_INVALID_PHY_TYPE 0x00710000 171111e25f0dSDavid C Somayajulu #define FW_MSG_CODE_EXTPHY_OPERATION_FAILED 0x00720000 171211e25f0dSDavid C Somayajulu #define FW_MSG_CODE_EXTPHY_NO_PHY_DETECTED 0x00730000 171311e25f0dSDavid C Somayajulu #define FW_MSG_CODE_RECOVERY_MODE 0x00740000 171411e25f0dSDavid C Somayajulu 171511e25f0dSDavid C Somayajulu /* mdump related response codes */ 171611e25f0dSDavid C Somayajulu #define FW_MSG_CODE_MDUMP_NO_IMAGE_FOUND 0x00010000 171711e25f0dSDavid C Somayajulu #define FW_MSG_CODE_MDUMP_ALLOC_FAILED 0x00020000 171811e25f0dSDavid C Somayajulu #define FW_MSG_CODE_MDUMP_INVALID_CMD 0x00030000 171911e25f0dSDavid C Somayajulu #define FW_MSG_CODE_MDUMP_IN_PROGRESS 0x00040000 172011e25f0dSDavid C Somayajulu #define FW_MSG_CODE_MDUMP_WRITE_FAILED 0x00050000 172111e25f0dSDavid C Somayajulu 172211e25f0dSDavid C Somayajulu #define FW_MSG_CODE_OS_WOL_SUPPORTED 0x00800000 172311e25f0dSDavid C Somayajulu #define FW_MSG_CODE_OS_WOL_NOT_SUPPORTED 0x00810000 172411e25f0dSDavid C Somayajulu 172511e25f0dSDavid C Somayajulu #define FW_MSG_CODE_WOL_READ_WRITE_OK 0x00820000 172611e25f0dSDavid C Somayajulu #define FW_MSG_CODE_WOL_READ_WRITE_INVALID_VAL 0x00830000 172711e25f0dSDavid C Somayajulu #define FW_MSG_CODE_WOL_READ_WRITE_INVALID_ADDR 0x00840000 172811e25f0dSDavid C Somayajulu #define FW_MSG_CODE_WOL_READ_BUFFER_OK 0x00850000 172911e25f0dSDavid C Somayajulu #define FW_MSG_CODE_WOL_READ_BUFFER_INVALID_VAL 0x00860000 173011e25f0dSDavid C Somayajulu 17319efd0ba7SDavid C Somayajulu #define FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_DONE 0x00870000 17329efd0ba7SDavid C Somayajulu #define FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_BAD_ASIC 0x00880000 17339efd0ba7SDavid C Somayajulu 173411e25f0dSDavid C Somayajulu #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff 173511e25f0dSDavid C Somayajulu 1736217ec208SDavid C Somayajulu #define FW_MSG_CODE_ATTRIBUTE_INVALID_KEY 0x00020000 1737217ec208SDavid C Somayajulu #define FW_MSG_CODE_ATTRIBUTE_INVALID_CMD 0x00030000 1738217ec208SDavid C Somayajulu 1739217ec208SDavid C Somayajulu #define FW_MSG_CODE_IDC_BUSY 0x00010000 174011e25f0dSDavid C Somayajulu 174111e25f0dSDavid C Somayajulu u32 fw_mb_param; 174211e25f0dSDavid C Somayajulu /* Resource Allocation params - MFW version support */ 174311e25f0dSDavid C Somayajulu #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK 0xFFFF0000 17449efd0ba7SDavid C Somayajulu #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_OFFSET 16 174511e25f0dSDavid C Somayajulu #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK 0x0000FFFF 17469efd0ba7SDavid C Somayajulu #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_OFFSET 0 174711e25f0dSDavid C Somayajulu 174811e25f0dSDavid C Somayajulu /* get pf rdma protocol command response */ 174911e25f0dSDavid C Somayajulu #define FW_MB_PARAM_GET_PF_RDMA_NONE 0x0 175011e25f0dSDavid C Somayajulu #define FW_MB_PARAM_GET_PF_RDMA_ROCE 0x1 175111e25f0dSDavid C Somayajulu #define FW_MB_PARAM_GET_PF_RDMA_IWARP 0x2 175211e25f0dSDavid C Somayajulu #define FW_MB_PARAM_GET_PF_RDMA_BOTH 0x3 175311e25f0dSDavid C Somayajulu 175411e25f0dSDavid C Somayajulu /* get MFW feature support response */ 175511e25f0dSDavid C Somayajulu #define FW_MB_PARAM_FEATURE_SUPPORT_SMARTLINQ 0x00000001 /* MFW supports SmartLinQ */ 175611e25f0dSDavid C Somayajulu #define FW_MB_PARAM_FEATURE_SUPPORT_EEE 0x00000002 /* MFW supports EEE */ 1757217ec208SDavid C Somayajulu #define FW_MB_PARAM_FEATURE_SUPPORT_DRV_LOAD_TO 0x00000004 /* MFW supports DRV_LOAD Timeout */ 1758217ec208SDavid C Somayajulu #define FW_MB_PARAM_FEATURE_SUPPORT_LP_PRES_DET 0x00000008 /* MFW supports early detection of LP Presence */ 1759217ec208SDavid C Somayajulu #define FW_MB_PARAM_FEATURE_SUPPORT_RELAXED_ORD 0x00000010 /* MFW supports relaxed ordering setting */ 1760217ec208SDavid C Somayajulu #define FW_MB_PARAM_FEATURE_SUPPORT_VLINK 0x00010000 /* MFW supports virtual link */ 176111e25f0dSDavid C Somayajulu 176211e25f0dSDavid C Somayajulu #define FW_MB_PARAM_LOAD_DONE_DID_EFUSE_ERROR (1<<0) 176311e25f0dSDavid C Somayajulu 1764217ec208SDavid C Somayajulu #define FW_MB_PARAM_OEM_UPDATE_MASK 0xFF 1765217ec208SDavid C Somayajulu #define FW_MB_PARAM_OEM_UPDATE_OFFSET 0 1766217ec208SDavid C Somayajulu #define FW_MB_PARAM_OEM_UPDATE_BW 0x01 1767217ec208SDavid C Somayajulu #define FW_MB_PARAM_OEM_UPDATE_S_TAG 0x02 1768217ec208SDavid C Somayajulu #define FW_MB_PARAM_OEM_UPDATE_CFG 0x04 1769217ec208SDavid C Somayajulu 1770217ec208SDavid C Somayajulu #define FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALID_MASK 0x00000001 1771217ec208SDavid C Somayajulu #define FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALID_OFFSET 0 1772217ec208SDavid C Somayajulu #define FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALUE_MASK 0x00000002 1773217ec208SDavid C Somayajulu #define FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALUE_OFFSET 1 1774217ec208SDavid C Somayajulu #define FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALID_MASK 0x00000004 1775217ec208SDavid C Somayajulu #define FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALID_OFFSET 2 1776217ec208SDavid C Somayajulu #define FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALUE_MASK 0x00000008 1777217ec208SDavid C Somayajulu #define FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALUE_OFFSET 3 1778217ec208SDavid C Somayajulu 1779217ec208SDavid C Somayajulu #define FW_MB_PARAM_PPFID_BITMAP_MASK 0xFF 1780217ec208SDavid C Somayajulu #define FW_MB_PARAM_PPFID_BITMAP_OFFSET 0 1781217ec208SDavid C Somayajulu 178211e25f0dSDavid C Somayajulu u32 drv_pulse_mb; 178311e25f0dSDavid C Somayajulu #define DRV_PULSE_SEQ_MASK 0x00007fff 178411e25f0dSDavid C Somayajulu #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000 178511e25f0dSDavid C Somayajulu /* 178611e25f0dSDavid C Somayajulu * The system time is in the format of 178711e25f0dSDavid C Somayajulu * (year-2001)*12*32 + month*32 + day. 178811e25f0dSDavid C Somayajulu */ 178911e25f0dSDavid C Somayajulu #define DRV_PULSE_ALWAYS_ALIVE 0x00008000 179011e25f0dSDavid C Somayajulu /* 179111e25f0dSDavid C Somayajulu * Indicate to the firmware not to go into the 179211e25f0dSDavid C Somayajulu * OS-absent when it is not getting driver pulse. 179311e25f0dSDavid C Somayajulu * This is used for debugging as well for PXE(MBA). 179411e25f0dSDavid C Somayajulu */ 179511e25f0dSDavid C Somayajulu 179611e25f0dSDavid C Somayajulu u32 mcp_pulse_mb; 179711e25f0dSDavid C Somayajulu #define MCP_PULSE_SEQ_MASK 0x00007fff 179811e25f0dSDavid C Somayajulu #define MCP_PULSE_ALWAYS_ALIVE 0x00008000 179911e25f0dSDavid C Somayajulu /* Indicates to the driver not to assert due to lack 180011e25f0dSDavid C Somayajulu * of MCP response */ 180111e25f0dSDavid C Somayajulu #define MCP_EVENT_MASK 0xffff0000 180211e25f0dSDavid C Somayajulu #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000 180311e25f0dSDavid C Somayajulu 180411e25f0dSDavid C Somayajulu /* The union data is used by the driver to pass parameters to the scratchpad. */ 180511e25f0dSDavid C Somayajulu union drv_union_data union_data; 180611e25f0dSDavid C Somayajulu 180711e25f0dSDavid C Somayajulu }; 180811e25f0dSDavid C Somayajulu 180911e25f0dSDavid C Somayajulu /* MFW - DRV MB */ 181011e25f0dSDavid C Somayajulu /********************************************************************** 181111e25f0dSDavid C Somayajulu * Description 181211e25f0dSDavid C Somayajulu * Incremental Aggregative 181311e25f0dSDavid C Somayajulu * 8-bit MFW counter per message 181411e25f0dSDavid C Somayajulu * 8-bit ack-counter per message 181511e25f0dSDavid C Somayajulu * Capabilities 181611e25f0dSDavid C Somayajulu * Provides up to 256 aggregative message per type 181711e25f0dSDavid C Somayajulu * Provides 4 message types in dword 181811e25f0dSDavid C Somayajulu * Message type pointers to byte offset 181911e25f0dSDavid C Somayajulu * Backward Compatibility by using sizeof for the counters. 182011e25f0dSDavid C Somayajulu * No lock requires for 32bit messages 182111e25f0dSDavid C Somayajulu * Limitations: 182211e25f0dSDavid C Somayajulu * In case of messages greater than 32bit, a dedicated mechanism(e.g lock) 182311e25f0dSDavid C Somayajulu * is required to prevent data corruption. 182411e25f0dSDavid C Somayajulu **********************************************************************/ 182511e25f0dSDavid C Somayajulu enum MFW_DRV_MSG_TYPE { 182611e25f0dSDavid C Somayajulu MFW_DRV_MSG_LINK_CHANGE, 182711e25f0dSDavid C Somayajulu MFW_DRV_MSG_FLR_FW_ACK_FAILED, 182811e25f0dSDavid C Somayajulu MFW_DRV_MSG_VF_DISABLED, 182911e25f0dSDavid C Somayajulu MFW_DRV_MSG_LLDP_DATA_UPDATED, 183011e25f0dSDavid C Somayajulu MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED, 183111e25f0dSDavid C Somayajulu MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED, 183211e25f0dSDavid C Somayajulu MFW_DRV_MSG_ERROR_RECOVERY, 183311e25f0dSDavid C Somayajulu MFW_DRV_MSG_BW_UPDATE, 183411e25f0dSDavid C Somayajulu MFW_DRV_MSG_S_TAG_UPDATE, 183511e25f0dSDavid C Somayajulu MFW_DRV_MSG_GET_LAN_STATS, 183611e25f0dSDavid C Somayajulu MFW_DRV_MSG_GET_FCOE_STATS, 183711e25f0dSDavid C Somayajulu MFW_DRV_MSG_GET_ISCSI_STATS, 183811e25f0dSDavid C Somayajulu MFW_DRV_MSG_GET_RDMA_STATS, 183911e25f0dSDavid C Somayajulu MFW_DRV_MSG_FAILURE_DETECTED, 184011e25f0dSDavid C Somayajulu MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE, 184111e25f0dSDavid C Somayajulu MFW_DRV_MSG_CRITICAL_ERROR_OCCURRED, 184211e25f0dSDavid C Somayajulu MFW_DRV_MSG_EEE_NEGOTIATION_COMPLETE, 184311e25f0dSDavid C Somayajulu MFW_DRV_MSG_GET_TLV_REQ, 1844217ec208SDavid C Somayajulu MFW_DRV_MSG_OEM_CFG_UPDATE, 1845217ec208SDavid C Somayajulu MFW_DRV_MSG_LLDP_RECEIVED_TLVS_UPDATED, 1846217ec208SDavid C Somayajulu MFW_DRV_MSG_GENERIC_IDC, /* Generic Inter Driver Communication message */ 184711e25f0dSDavid C Somayajulu MFW_DRV_MSG_MAX 184811e25f0dSDavid C Somayajulu }; 184911e25f0dSDavid C Somayajulu 185011e25f0dSDavid C Somayajulu #define MFW_DRV_MSG_MAX_DWORDS(msgs) (((msgs - 1) >> 2) + 1) 185111e25f0dSDavid C Somayajulu #define MFW_DRV_MSG_DWORD(msg_id) (msg_id >> 2) 185211e25f0dSDavid C Somayajulu #define MFW_DRV_MSG_OFFSET(msg_id) ((msg_id & 0x3) << 3) 185311e25f0dSDavid C Somayajulu #define MFW_DRV_MSG_MASK(msg_id) (0xff << MFW_DRV_MSG_OFFSET(msg_id)) 185411e25f0dSDavid C Somayajulu 185511e25f0dSDavid C Somayajulu #ifdef BIG_ENDIAN /* Like MFW */ 185611e25f0dSDavid C Somayajulu #define DRV_ACK_MSG(msg_p, msg_id) (u8)((u8*)msg_p)[msg_id]++; 185711e25f0dSDavid C Somayajulu #else 185811e25f0dSDavid C Somayajulu #define DRV_ACK_MSG(msg_p, msg_id) (u8)((u8*)msg_p)[((msg_id & ~3) | ((~msg_id) & 3))]++; 185911e25f0dSDavid C Somayajulu #endif 186011e25f0dSDavid C Somayajulu 186111e25f0dSDavid C Somayajulu #define MFW_DRV_UPDATE(shmem_func, msg_id) (u8)((u8*)(MFW_MB_P(shmem_func)->msg))[msg_id]++; 186211e25f0dSDavid C Somayajulu 186311e25f0dSDavid C Somayajulu struct public_mfw_mb { 186411e25f0dSDavid C Somayajulu u32 sup_msgs; /* Assigend with MFW_DRV_MSG_MAX */ 186511e25f0dSDavid C Somayajulu u32 msg[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)]; /* Incremented by the MFW */ 186611e25f0dSDavid C Somayajulu u32 ack[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)]; /* Incremented by the driver */ 186711e25f0dSDavid C Somayajulu }; 186811e25f0dSDavid C Somayajulu 186911e25f0dSDavid C Somayajulu /**************************************/ 187011e25f0dSDavid C Somayajulu /* */ 187111e25f0dSDavid C Somayajulu /* P U B L I C D A T A */ 187211e25f0dSDavid C Somayajulu /* */ 187311e25f0dSDavid C Somayajulu /**************************************/ 187411e25f0dSDavid C Somayajulu enum public_sections { 187511e25f0dSDavid C Somayajulu PUBLIC_DRV_MB, /* Points to the first drv_mb of path0 */ 187611e25f0dSDavid C Somayajulu PUBLIC_MFW_MB, /* Points to the first mfw_mb of path0 */ 187711e25f0dSDavid C Somayajulu PUBLIC_GLOBAL, 187811e25f0dSDavid C Somayajulu PUBLIC_PATH, 187911e25f0dSDavid C Somayajulu PUBLIC_PORT, 188011e25f0dSDavid C Somayajulu PUBLIC_FUNC, 188111e25f0dSDavid C Somayajulu PUBLIC_MAX_SECTIONS 188211e25f0dSDavid C Somayajulu }; 188311e25f0dSDavid C Somayajulu 188411e25f0dSDavid C Somayajulu struct drv_ver_info_stc { 188511e25f0dSDavid C Somayajulu u32 ver; 188611e25f0dSDavid C Somayajulu u8 name[32]; 188711e25f0dSDavid C Somayajulu }; 188811e25f0dSDavid C Somayajulu 188911e25f0dSDavid C Somayajulu /* Runtime data needs about 1/2K. We use 2K to be on the safe side. 189011e25f0dSDavid C Somayajulu * Please make sure data does not exceed this size. 189111e25f0dSDavid C Somayajulu */ 189211e25f0dSDavid C Somayajulu #define NUM_RUNTIME_DWORDS 16 189311e25f0dSDavid C Somayajulu struct drv_init_hw_stc { 189411e25f0dSDavid C Somayajulu u32 init_hw_bitmask[NUM_RUNTIME_DWORDS]; 189511e25f0dSDavid C Somayajulu u32 init_hw_data[NUM_RUNTIME_DWORDS * 32]; 189611e25f0dSDavid C Somayajulu }; 189711e25f0dSDavid C Somayajulu 189811e25f0dSDavid C Somayajulu struct mcp_public_data { 189911e25f0dSDavid C Somayajulu /* The sections fields is an array */ 190011e25f0dSDavid C Somayajulu u32 num_sections; 190111e25f0dSDavid C Somayajulu offsize_t sections[PUBLIC_MAX_SECTIONS]; 190211e25f0dSDavid C Somayajulu struct public_drv_mb drv_mb[MCP_GLOB_FUNC_MAX]; 190311e25f0dSDavid C Somayajulu struct public_mfw_mb mfw_mb[MCP_GLOB_FUNC_MAX]; 190411e25f0dSDavid C Somayajulu struct public_global global; 190511e25f0dSDavid C Somayajulu struct public_path path[MCP_GLOB_PATH_MAX]; 190611e25f0dSDavid C Somayajulu struct public_port port[MCP_GLOB_PORT_MAX]; 190711e25f0dSDavid C Somayajulu struct public_func func[MCP_GLOB_FUNC_MAX]; 190811e25f0dSDavid C Somayajulu }; 190911e25f0dSDavid C Somayajulu 191011e25f0dSDavid C Somayajulu #define I2C_TRANSCEIVER_ADDR 0xa0 191111e25f0dSDavid C Somayajulu #define MAX_I2C_TRANSACTION_SIZE 16 191211e25f0dSDavid C Somayajulu #define MAX_I2C_TRANSCEIVER_PAGE_SIZE 256 191311e25f0dSDavid C Somayajulu 191411e25f0dSDavid C Somayajulu /* OCBB definitions */ 191511e25f0dSDavid C Somayajulu enum tlvs { 191611e25f0dSDavid C Somayajulu /* Category 1: Device Properties */ 191711e25f0dSDavid C Somayajulu DRV_TLV_CLP_STR, 191811e25f0dSDavid C Somayajulu DRV_TLV_CLP_STR_CTD, 191911e25f0dSDavid C Somayajulu /* Category 6: Device Configuration */ 192011e25f0dSDavid C Somayajulu DRV_TLV_SCSI_TO, 192111e25f0dSDavid C Somayajulu DRV_TLV_R_T_TOV, 192211e25f0dSDavid C Somayajulu DRV_TLV_R_A_TOV, 192311e25f0dSDavid C Somayajulu DRV_TLV_E_D_TOV, 192411e25f0dSDavid C Somayajulu DRV_TLV_CR_TOV, 192511e25f0dSDavid C Somayajulu DRV_TLV_BOOT_TYPE, 192611e25f0dSDavid C Somayajulu /* Category 8: Port Configuration */ 192711e25f0dSDavid C Somayajulu DRV_TLV_NPIV_ENABLED, 192811e25f0dSDavid C Somayajulu /* Category 10: Function Configuration */ 192911e25f0dSDavid C Somayajulu DRV_TLV_FEATURE_FLAGS, 193011e25f0dSDavid C Somayajulu DRV_TLV_LOCAL_ADMIN_ADDR, 193111e25f0dSDavid C Somayajulu DRV_TLV_ADDITIONAL_MAC_ADDR_1, 193211e25f0dSDavid C Somayajulu DRV_TLV_ADDITIONAL_MAC_ADDR_2, 193311e25f0dSDavid C Somayajulu DRV_TLV_LSO_MAX_OFFLOAD_SIZE, 193411e25f0dSDavid C Somayajulu DRV_TLV_LSO_MIN_SEGMENT_COUNT, 193511e25f0dSDavid C Somayajulu DRV_TLV_PROMISCUOUS_MODE, 193611e25f0dSDavid C Somayajulu DRV_TLV_TX_DESCRIPTORS_QUEUE_SIZE, 193711e25f0dSDavid C Somayajulu DRV_TLV_RX_DESCRIPTORS_QUEUE_SIZE, 193811e25f0dSDavid C Somayajulu DRV_TLV_NUM_OF_NET_QUEUE_VMQ_CFG, 193911e25f0dSDavid C Somayajulu DRV_TLV_FLEX_NIC_OUTER_VLAN_ID, 194011e25f0dSDavid C Somayajulu DRV_TLV_OS_DRIVER_STATES, 194111e25f0dSDavid C Somayajulu DRV_TLV_PXE_BOOT_PROGRESS, 194211e25f0dSDavid C Somayajulu /* Category 12: FC/FCoE Configuration */ 194311e25f0dSDavid C Somayajulu DRV_TLV_NPIV_STATE, 194411e25f0dSDavid C Somayajulu DRV_TLV_NUM_OF_NPIV_IDS, 194511e25f0dSDavid C Somayajulu DRV_TLV_SWITCH_NAME, 194611e25f0dSDavid C Somayajulu DRV_TLV_SWITCH_PORT_NUM, 194711e25f0dSDavid C Somayajulu DRV_TLV_SWITCH_PORT_ID, 194811e25f0dSDavid C Somayajulu DRV_TLV_VENDOR_NAME, 194911e25f0dSDavid C Somayajulu DRV_TLV_SWITCH_MODEL, 195011e25f0dSDavid C Somayajulu DRV_TLV_SWITCH_FW_VER, 195111e25f0dSDavid C Somayajulu DRV_TLV_QOS_PRIORITY_PER_802_1P, 195211e25f0dSDavid C Somayajulu DRV_TLV_PORT_ALIAS, 195311e25f0dSDavid C Somayajulu DRV_TLV_PORT_STATE, 195411e25f0dSDavid C Somayajulu DRV_TLV_FIP_TX_DESCRIPTORS_QUEUE_SIZE, 195511e25f0dSDavid C Somayajulu DRV_TLV_FCOE_RX_DESCRIPTORS_QUEUE_SIZE, 195611e25f0dSDavid C Somayajulu DRV_TLV_LINK_FAILURE_COUNT, 195711e25f0dSDavid C Somayajulu DRV_TLV_FCOE_BOOT_PROGRESS, 195811e25f0dSDavid C Somayajulu /* Category 13: iSCSI Configuration */ 195911e25f0dSDavid C Somayajulu DRV_TLV_TARGET_LLMNR_ENABLED, 196011e25f0dSDavid C Somayajulu DRV_TLV_HEADER_DIGEST_FLAG_ENABLED, 196111e25f0dSDavid C Somayajulu DRV_TLV_DATA_DIGEST_FLAG_ENABLED, 196211e25f0dSDavid C Somayajulu DRV_TLV_AUTHENTICATION_METHOD, 196311e25f0dSDavid C Somayajulu DRV_TLV_ISCSI_BOOT_TARGET_PORTAL, 196411e25f0dSDavid C Somayajulu DRV_TLV_MAX_FRAME_SIZE, 196511e25f0dSDavid C Somayajulu DRV_TLV_PDU_TX_DESCRIPTORS_QUEUE_SIZE, 196611e25f0dSDavid C Somayajulu DRV_TLV_PDU_RX_DESCRIPTORS_QUEUE_SIZE, 196711e25f0dSDavid C Somayajulu DRV_TLV_ISCSI_BOOT_PROGRESS, 196811e25f0dSDavid C Somayajulu /* Category 20: Device Data */ 196911e25f0dSDavid C Somayajulu DRV_TLV_PCIE_BUS_RX_UTILIZATION, 197011e25f0dSDavid C Somayajulu DRV_TLV_PCIE_BUS_TX_UTILIZATION, 197111e25f0dSDavid C Somayajulu DRV_TLV_DEVICE_CPU_CORES_UTILIZATION, 197211e25f0dSDavid C Somayajulu DRV_TLV_LAST_VALID_DCC_TLV_RECEIVED, 197311e25f0dSDavid C Somayajulu DRV_TLV_NCSI_RX_BYTES_RECEIVED, 197411e25f0dSDavid C Somayajulu DRV_TLV_NCSI_TX_BYTES_SENT, 197511e25f0dSDavid C Somayajulu /* Category 22: Base Port Data */ 197611e25f0dSDavid C Somayajulu DRV_TLV_RX_DISCARDS, 197711e25f0dSDavid C Somayajulu DRV_TLV_RX_ERRORS, 197811e25f0dSDavid C Somayajulu DRV_TLV_TX_ERRORS, 197911e25f0dSDavid C Somayajulu DRV_TLV_TX_DISCARDS, 198011e25f0dSDavid C Somayajulu DRV_TLV_RX_FRAMES_RECEIVED, 198111e25f0dSDavid C Somayajulu DRV_TLV_TX_FRAMES_SENT, 198211e25f0dSDavid C Somayajulu /* Category 23: FC/FCoE Port Data */ 198311e25f0dSDavid C Somayajulu DRV_TLV_RX_BROADCAST_PACKETS, 198411e25f0dSDavid C Somayajulu DRV_TLV_TX_BROADCAST_PACKETS, 198511e25f0dSDavid C Somayajulu /* Category 28: Base Function Data */ 198611e25f0dSDavid C Somayajulu DRV_TLV_NUM_OFFLOADED_CONNECTIONS_TCP_IPV4, 198711e25f0dSDavid C Somayajulu DRV_TLV_NUM_OFFLOADED_CONNECTIONS_TCP_IPV6, 198811e25f0dSDavid C Somayajulu DRV_TLV_TX_DESCRIPTOR_QUEUE_AVG_DEPTH, 198911e25f0dSDavid C Somayajulu DRV_TLV_RX_DESCRIPTORS_QUEUE_AVG_DEPTH, 199011e25f0dSDavid C Somayajulu DRV_TLV_PF_RX_FRAMES_RECEIVED, 199111e25f0dSDavid C Somayajulu DRV_TLV_RX_BYTES_RECEIVED, 199211e25f0dSDavid C Somayajulu DRV_TLV_PF_TX_FRAMES_SENT, 199311e25f0dSDavid C Somayajulu DRV_TLV_TX_BYTES_SENT, 199411e25f0dSDavid C Somayajulu DRV_TLV_IOV_OFFLOAD, 199511e25f0dSDavid C Somayajulu DRV_TLV_PCI_ERRORS_CAP_ID, 199611e25f0dSDavid C Somayajulu DRV_TLV_UNCORRECTABLE_ERROR_STATUS, 199711e25f0dSDavid C Somayajulu DRV_TLV_UNCORRECTABLE_ERROR_MASK, 199811e25f0dSDavid C Somayajulu DRV_TLV_CORRECTABLE_ERROR_STATUS, 199911e25f0dSDavid C Somayajulu DRV_TLV_CORRECTABLE_ERROR_MASK, 200011e25f0dSDavid C Somayajulu DRV_TLV_PCI_ERRORS_AECC_REGISTER, 200111e25f0dSDavid C Somayajulu DRV_TLV_TX_QUEUES_EMPTY, 200211e25f0dSDavid C Somayajulu DRV_TLV_RX_QUEUES_EMPTY, 200311e25f0dSDavid C Somayajulu DRV_TLV_TX_QUEUES_FULL, 200411e25f0dSDavid C Somayajulu DRV_TLV_RX_QUEUES_FULL, 200511e25f0dSDavid C Somayajulu /* Category 29: FC/FCoE Function Data */ 200611e25f0dSDavid C Somayajulu DRV_TLV_FCOE_TX_DESCRIPTOR_QUEUE_AVG_DEPTH, 200711e25f0dSDavid C Somayajulu DRV_TLV_FCOE_RX_DESCRIPTORS_QUEUE_AVG_DEPTH, 200811e25f0dSDavid C Somayajulu DRV_TLV_FCOE_RX_FRAMES_RECEIVED, 200911e25f0dSDavid C Somayajulu DRV_TLV_FCOE_RX_BYTES_RECEIVED, 201011e25f0dSDavid C Somayajulu DRV_TLV_FCOE_TX_FRAMES_SENT, 201111e25f0dSDavid C Somayajulu DRV_TLV_FCOE_TX_BYTES_SENT, 201211e25f0dSDavid C Somayajulu DRV_TLV_CRC_ERROR_COUNT, 201311e25f0dSDavid C Somayajulu DRV_TLV_CRC_ERROR_1_RECEIVED_SOURCE_FC_ID, 201411e25f0dSDavid C Somayajulu DRV_TLV_CRC_ERROR_1_TIMESTAMP, 201511e25f0dSDavid C Somayajulu DRV_TLV_CRC_ERROR_2_RECEIVED_SOURCE_FC_ID, 201611e25f0dSDavid C Somayajulu DRV_TLV_CRC_ERROR_2_TIMESTAMP, 201711e25f0dSDavid C Somayajulu DRV_TLV_CRC_ERROR_3_RECEIVED_SOURCE_FC_ID, 201811e25f0dSDavid C Somayajulu DRV_TLV_CRC_ERROR_3_TIMESTAMP, 201911e25f0dSDavid C Somayajulu DRV_TLV_CRC_ERROR_4_RECEIVED_SOURCE_FC_ID, 202011e25f0dSDavid C Somayajulu DRV_TLV_CRC_ERROR_4_TIMESTAMP, 202111e25f0dSDavid C Somayajulu DRV_TLV_CRC_ERROR_5_RECEIVED_SOURCE_FC_ID, 202211e25f0dSDavid C Somayajulu DRV_TLV_CRC_ERROR_5_TIMESTAMP, 202311e25f0dSDavid C Somayajulu DRV_TLV_LOSS_OF_SYNC_ERROR_COUNT, 202411e25f0dSDavid C Somayajulu DRV_TLV_LOSS_OF_SIGNAL_ERRORS, 202511e25f0dSDavid C Somayajulu DRV_TLV_PRIMITIVE_SEQUENCE_PROTOCOL_ERROR_COUNT, 202611e25f0dSDavid C Somayajulu DRV_TLV_DISPARITY_ERROR_COUNT, 202711e25f0dSDavid C Somayajulu DRV_TLV_CODE_VIOLATION_ERROR_COUNT, 202811e25f0dSDavid C Somayajulu DRV_TLV_LAST_FLOGI_ISSUED_COMMON_PARAMETERS_WORD_1, 202911e25f0dSDavid C Somayajulu DRV_TLV_LAST_FLOGI_ISSUED_COMMON_PARAMETERS_WORD_2, 203011e25f0dSDavid C Somayajulu DRV_TLV_LAST_FLOGI_ISSUED_COMMON_PARAMETERS_WORD_3, 203111e25f0dSDavid C Somayajulu DRV_TLV_LAST_FLOGI_ISSUED_COMMON_PARAMETERS_WORD_4, 203211e25f0dSDavid C Somayajulu DRV_TLV_LAST_FLOGI_TIMESTAMP, 203311e25f0dSDavid C Somayajulu DRV_TLV_LAST_FLOGI_ACC_COMMON_PARAMETERS_WORD_1, 203411e25f0dSDavid C Somayajulu DRV_TLV_LAST_FLOGI_ACC_COMMON_PARAMETERS_WORD_2, 203511e25f0dSDavid C Somayajulu DRV_TLV_LAST_FLOGI_ACC_COMMON_PARAMETERS_WORD_3, 203611e25f0dSDavid C Somayajulu DRV_TLV_LAST_FLOGI_ACC_COMMON_PARAMETERS_WORD_4, 203711e25f0dSDavid C Somayajulu DRV_TLV_LAST_FLOGI_ACC_TIMESTAMP, 203811e25f0dSDavid C Somayajulu DRV_TLV_LAST_FLOGI_RJT, 203911e25f0dSDavid C Somayajulu DRV_TLV_LAST_FLOGI_RJT_TIMESTAMP, 204011e25f0dSDavid C Somayajulu DRV_TLV_FDISCS_SENT_COUNT, 204111e25f0dSDavid C Somayajulu DRV_TLV_FDISC_ACCS_RECEIVED, 204211e25f0dSDavid C Somayajulu DRV_TLV_FDISC_RJTS_RECEIVED, 204311e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_SENT_COUNT, 204411e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_ACCS_RECEIVED, 204511e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_RJTS_RECEIVED, 204611e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_1_SENT_DESTINATION_FC_ID, 204711e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_1_TIMESTAMP, 204811e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_2_SENT_DESTINATION_FC_ID, 204911e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_2_TIMESTAMP, 205011e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_3_SENT_DESTINATION_FC_ID, 205111e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_3_TIMESTAMP, 205211e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_4_SENT_DESTINATION_FC_ID, 205311e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_4_TIMESTAMP, 205411e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_5_SENT_DESTINATION_FC_ID, 205511e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_5_TIMESTAMP, 205611e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_1_ACC_RECEIVED_SOURCE_FC_ID, 205711e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_1_ACC_TIMESTAMP, 205811e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_2_ACC_RECEIVED_SOURCE_FC_ID, 205911e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_2_ACC_TIMESTAMP, 206011e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_3_ACC_RECEIVED_SOURCE_FC_ID, 206111e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_3_ACC_TIMESTAMP, 206211e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_4_ACC_RECEIVED_SOURCE_FC_ID, 206311e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_4_ACC_TIMESTAMP, 206411e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_5_ACC_RECEIVED_SOURCE_FC_ID, 206511e25f0dSDavid C Somayajulu DRV_TLV_PLOGI_5_ACC_TIMESTAMP, 206611e25f0dSDavid C Somayajulu DRV_TLV_LOGOS_ISSUED, 206711e25f0dSDavid C Somayajulu DRV_TLV_LOGO_ACCS_RECEIVED, 206811e25f0dSDavid C Somayajulu DRV_TLV_LOGO_RJTS_RECEIVED, 206911e25f0dSDavid C Somayajulu DRV_TLV_LOGO_1_RECEIVED_SOURCE_FC_ID, 207011e25f0dSDavid C Somayajulu DRV_TLV_LOGO_1_TIMESTAMP, 207111e25f0dSDavid C Somayajulu DRV_TLV_LOGO_2_RECEIVED_SOURCE_FC_ID, 207211e25f0dSDavid C Somayajulu DRV_TLV_LOGO_2_TIMESTAMP, 207311e25f0dSDavid C Somayajulu DRV_TLV_LOGO_3_RECEIVED_SOURCE_FC_ID, 207411e25f0dSDavid C Somayajulu DRV_TLV_LOGO_3_TIMESTAMP, 207511e25f0dSDavid C Somayajulu DRV_TLV_LOGO_4_RECEIVED_SOURCE_FC_ID, 207611e25f0dSDavid C Somayajulu DRV_TLV_LOGO_4_TIMESTAMP, 207711e25f0dSDavid C Somayajulu DRV_TLV_LOGO_5_RECEIVED_SOURCE_FC_ID, 207811e25f0dSDavid C Somayajulu DRV_TLV_LOGO_5_TIMESTAMP, 207911e25f0dSDavid C Somayajulu DRV_TLV_LOGOS_RECEIVED, 208011e25f0dSDavid C Somayajulu DRV_TLV_ACCS_ISSUED, 208111e25f0dSDavid C Somayajulu DRV_TLV_PRLIS_ISSUED, 208211e25f0dSDavid C Somayajulu DRV_TLV_ACCS_RECEIVED, 208311e25f0dSDavid C Somayajulu DRV_TLV_ABTS_SENT_COUNT, 208411e25f0dSDavid C Somayajulu DRV_TLV_ABTS_ACCS_RECEIVED, 208511e25f0dSDavid C Somayajulu DRV_TLV_ABTS_RJTS_RECEIVED, 208611e25f0dSDavid C Somayajulu DRV_TLV_ABTS_1_SENT_DESTINATION_FC_ID, 208711e25f0dSDavid C Somayajulu DRV_TLV_ABTS_1_TIMESTAMP, 208811e25f0dSDavid C Somayajulu DRV_TLV_ABTS_2_SENT_DESTINATION_FC_ID, 208911e25f0dSDavid C Somayajulu DRV_TLV_ABTS_2_TIMESTAMP, 209011e25f0dSDavid C Somayajulu DRV_TLV_ABTS_3_SENT_DESTINATION_FC_ID, 209111e25f0dSDavid C Somayajulu DRV_TLV_ABTS_3_TIMESTAMP, 209211e25f0dSDavid C Somayajulu DRV_TLV_ABTS_4_SENT_DESTINATION_FC_ID, 209311e25f0dSDavid C Somayajulu DRV_TLV_ABTS_4_TIMESTAMP, 209411e25f0dSDavid C Somayajulu DRV_TLV_ABTS_5_SENT_DESTINATION_FC_ID, 209511e25f0dSDavid C Somayajulu DRV_TLV_ABTS_5_TIMESTAMP, 209611e25f0dSDavid C Somayajulu DRV_TLV_RSCNS_RECEIVED, 209711e25f0dSDavid C Somayajulu DRV_TLV_LAST_RSCN_RECEIVED_N_PORT_1, 209811e25f0dSDavid C Somayajulu DRV_TLV_LAST_RSCN_RECEIVED_N_PORT_2, 209911e25f0dSDavid C Somayajulu DRV_TLV_LAST_RSCN_RECEIVED_N_PORT_3, 210011e25f0dSDavid C Somayajulu DRV_TLV_LAST_RSCN_RECEIVED_N_PORT_4, 210111e25f0dSDavid C Somayajulu DRV_TLV_LUN_RESETS_ISSUED, 210211e25f0dSDavid C Somayajulu DRV_TLV_ABORT_TASK_SETS_ISSUED, 210311e25f0dSDavid C Somayajulu DRV_TLV_TPRLOS_SENT, 210411e25f0dSDavid C Somayajulu DRV_TLV_NOS_SENT_COUNT, 210511e25f0dSDavid C Somayajulu DRV_TLV_NOS_RECEIVED_COUNT, 210611e25f0dSDavid C Somayajulu DRV_TLV_OLS_COUNT, 210711e25f0dSDavid C Somayajulu DRV_TLV_LR_COUNT, 210811e25f0dSDavid C Somayajulu DRV_TLV_LRR_COUNT, 210911e25f0dSDavid C Somayajulu DRV_TLV_LIP_SENT_COUNT, 211011e25f0dSDavid C Somayajulu DRV_TLV_LIP_RECEIVED_COUNT, 211111e25f0dSDavid C Somayajulu DRV_TLV_EOFA_COUNT, 211211e25f0dSDavid C Somayajulu DRV_TLV_EOFNI_COUNT, 211311e25f0dSDavid C Somayajulu DRV_TLV_SCSI_STATUS_CHECK_CONDITION_COUNT, 211411e25f0dSDavid C Somayajulu DRV_TLV_SCSI_STATUS_CONDITION_MET_COUNT, 211511e25f0dSDavid C Somayajulu DRV_TLV_SCSI_STATUS_BUSY_COUNT, 211611e25f0dSDavid C Somayajulu DRV_TLV_SCSI_STATUS_INTERMEDIATE_COUNT, 211711e25f0dSDavid C Somayajulu DRV_TLV_SCSI_STATUS_INTERMEDIATE_CONDITION_MET_COUNT, 211811e25f0dSDavid C Somayajulu DRV_TLV_SCSI_STATUS_RESERVATION_CONFLICT_COUNT, 211911e25f0dSDavid C Somayajulu DRV_TLV_SCSI_STATUS_TASK_SET_FULL_COUNT, 212011e25f0dSDavid C Somayajulu DRV_TLV_SCSI_STATUS_ACA_ACTIVE_COUNT, 212111e25f0dSDavid C Somayajulu DRV_TLV_SCSI_STATUS_TASK_ABORTED_COUNT, 212211e25f0dSDavid C Somayajulu DRV_TLV_SCSI_CHECK_CONDITION_1_RECEIVED_SK_ASC_ASCQ, 212311e25f0dSDavid C Somayajulu DRV_TLV_SCSI_CHECK_1_TIMESTAMP, 212411e25f0dSDavid C Somayajulu DRV_TLV_SCSI_CHECK_CONDITION_2_RECEIVED_SK_ASC_ASCQ, 212511e25f0dSDavid C Somayajulu DRV_TLV_SCSI_CHECK_2_TIMESTAMP, 212611e25f0dSDavid C Somayajulu DRV_TLV_SCSI_CHECK_CONDITION_3_RECEIVED_SK_ASC_ASCQ, 212711e25f0dSDavid C Somayajulu DRV_TLV_SCSI_CHECK_3_TIMESTAMP, 212811e25f0dSDavid C Somayajulu DRV_TLV_SCSI_CHECK_CONDITION_4_RECEIVED_SK_ASC_ASCQ, 212911e25f0dSDavid C Somayajulu DRV_TLV_SCSI_CHECK_4_TIMESTAMP, 213011e25f0dSDavid C Somayajulu DRV_TLV_SCSI_CHECK_CONDITION_5_RECEIVED_SK_ASC_ASCQ, 213111e25f0dSDavid C Somayajulu DRV_TLV_SCSI_CHECK_5_TIMESTAMP, 213211e25f0dSDavid C Somayajulu /* Category 30: iSCSI Function Data */ 213311e25f0dSDavid C Somayajulu DRV_TLV_PDU_TX_DESCRIPTOR_QUEUE_AVG_DEPTH, 213411e25f0dSDavid C Somayajulu DRV_TLV_PDU_RX_DESCRIPTORS_QUEUE_AVG_DEPTH, 213511e25f0dSDavid C Somayajulu DRV_TLV_ISCSI_PDU_RX_FRAMES_RECEIVED, 213611e25f0dSDavid C Somayajulu DRV_TLV_ISCSI_PDU_RX_BYTES_RECEIVED, 213711e25f0dSDavid C Somayajulu DRV_TLV_ISCSI_PDU_TX_FRAMES_SENT, 213811e25f0dSDavid C Somayajulu DRV_TLV_ISCSI_PDU_TX_BYTES_SENT 213911e25f0dSDavid C Somayajulu }; 214011e25f0dSDavid C Somayajulu 2141217ec208SDavid C Somayajulu #define I2C_DEV_ADDR_A2 0xa2 2142217ec208SDavid C Somayajulu #define SFP_EEPROM_A2_TEMPERATURE_ADDR 0x60 2143217ec208SDavid C Somayajulu #define SFP_EEPROM_A2_TEMPERATURE_SIZE 2 2144217ec208SDavid C Somayajulu #define SFP_EEPROM_A2_VCC_ADDR 0x62 2145217ec208SDavid C Somayajulu #define SFP_EEPROM_A2_VCC_SIZE 2 2146217ec208SDavid C Somayajulu #define SFP_EEPROM_A2_TX_BIAS_ADDR 0x64 2147217ec208SDavid C Somayajulu #define SFP_EEPROM_A2_TX_BIAS_SIZE 2 2148217ec208SDavid C Somayajulu #define SFP_EEPROM_A2_TX_POWER_ADDR 0x66 2149217ec208SDavid C Somayajulu #define SFP_EEPROM_A2_TX_POWER_SIZE 2 2150217ec208SDavid C Somayajulu #define SFP_EEPROM_A2_RX_POWER_ADDR 0x68 2151217ec208SDavid C Somayajulu #define SFP_EEPROM_A2_RX_POWER_SIZE 2 2152217ec208SDavid C Somayajulu 2153217ec208SDavid C Somayajulu #define I2C_DEV_ADDR_A0 0xa0 2154217ec208SDavid C Somayajulu #define QSFP_EEPROM_A0_TEMPERATURE_ADDR 0x16 2155217ec208SDavid C Somayajulu #define QSFP_EEPROM_A0_TEMPERATURE_SIZE 2 2156217ec208SDavid C Somayajulu #define QSFP_EEPROM_A0_VCC_ADDR 0x1a 2157217ec208SDavid C Somayajulu #define QSFP_EEPROM_A0_VCC_SIZE 2 2158217ec208SDavid C Somayajulu #define QSFP_EEPROM_A0_TX1_BIAS_ADDR 0x2a 2159217ec208SDavid C Somayajulu #define QSFP_EEPROM_A0_TX1_BIAS_SIZE 2 2160217ec208SDavid C Somayajulu #define QSFP_EEPROM_A0_TX1_POWER_ADDR 0x32 2161217ec208SDavid C Somayajulu #define QSFP_EEPROM_A0_TX1_POWER_SIZE 2 2162217ec208SDavid C Somayajulu #define QSFP_EEPROM_A0_RX1_POWER_ADDR 0x22 2163217ec208SDavid C Somayajulu #define QSFP_EEPROM_A0_RX1_POWER_SIZE 2 2164217ec208SDavid C Somayajulu 2165217ec208SDavid C Somayajulu /************************************** 2166217ec208SDavid C Somayajulu * eDiag NETWORK Mode (DON) 2167217ec208SDavid C Somayajulu **************************************/ 2168217ec208SDavid C Somayajulu 2169217ec208SDavid C Somayajulu #define ETH_DON_TYPE 0x0911 /* NETWORK Mode for QeDiag */ 2170217ec208SDavid C Somayajulu #define ETH_DON_TRACE_TYPE 0x0912 /* NETWORK Mode Continous Trace */ 2171217ec208SDavid C Somayajulu 2172217ec208SDavid C Somayajulu #define DON_RESP_UNKNOWN_CMD_ID 0x10 /* Response Error */ 2173217ec208SDavid C Somayajulu 2174217ec208SDavid C Somayajulu /* Op Codes, Response is Op Code+1 */ 2175217ec208SDavid C Somayajulu 2176217ec208SDavid C Somayajulu #define DON_REG_READ_REQ_CMD_ID 0x11 2177217ec208SDavid C Somayajulu #define DON_REG_WRITE_REQ_CMD_ID 0x22 2178217ec208SDavid C Somayajulu #define DON_CHALLENGE_REQ_CMD_ID 0x33 2179217ec208SDavid C Somayajulu #define DON_NVM_READ_REQ_CMD_ID 0x44 2180217ec208SDavid C Somayajulu #define DON_BLOCK_READ_REQ_CMD_ID 0x55 2181217ec208SDavid C Somayajulu 2182217ec208SDavid C Somayajulu #define DON_MFW_MODE_TRACE_CONTINUOUS_ID 0x70 2183217ec208SDavid C Somayajulu 2184217ec208SDavid C Somayajulu #if defined(MFW) || defined(DIAG) || defined(WINEDIAG) 2185217ec208SDavid C Somayajulu 2186217ec208SDavid C Somayajulu #ifndef UEFI 2187217ec208SDavid C Somayajulu #if defined(_MSC_VER) 2188217ec208SDavid C Somayajulu #pragma pack(push,1) 2189217ec208SDavid C Somayajulu #else 2190217ec208SDavid C Somayajulu #pragma pack(1) 2191217ec208SDavid C Somayajulu #endif 2192217ec208SDavid C Somayajulu #endif 2193217ec208SDavid C Somayajulu 2194217ec208SDavid C Somayajulu typedef struct { 2195217ec208SDavid C Somayajulu u8 dst_addr[6]; 2196217ec208SDavid C Somayajulu u8 src_addr[6]; 2197217ec208SDavid C Somayajulu u16 ether_type; 2198217ec208SDavid C Somayajulu 2199217ec208SDavid C Somayajulu /* DON Message data starts here, after L2 header */ 2200217ec208SDavid C Somayajulu /* Do not change alignment to keep backward compatability */ 2201217ec208SDavid C Somayajulu u16 cmd_id; /* Op code and response code */ 2202217ec208SDavid C Somayajulu 2203217ec208SDavid C Somayajulu union { 2204217ec208SDavid C Somayajulu struct { /* DON Commands */ 2205217ec208SDavid C Somayajulu u32 address; 2206217ec208SDavid C Somayajulu u32 val; 2207217ec208SDavid C Somayajulu u32 resp_status; 2208217ec208SDavid C Somayajulu }; 2209217ec208SDavid C Somayajulu struct { /* DON Traces */ 2210217ec208SDavid C Somayajulu u16 mcp_clock; /* MCP Clock in MHz */ 2211217ec208SDavid C Somayajulu u16 trace_size; /* Trace size in bytes */ 2212217ec208SDavid C Somayajulu 2213217ec208SDavid C Somayajulu u32 seconds; /* Seconds since last reset */ 2214217ec208SDavid C Somayajulu u32 ticks; /* Timestamp (NOW) */ 2215217ec208SDavid C Somayajulu }; 2216217ec208SDavid C Somayajulu }; 2217217ec208SDavid C Somayajulu union { 2218217ec208SDavid C Somayajulu u8 digest[32]; /* SHA256 */ 2219217ec208SDavid C Somayajulu u8 data[32]; 2220217ec208SDavid C Somayajulu /* u32 dword[8]; */ 2221217ec208SDavid C Somayajulu }; 2222217ec208SDavid C Somayajulu } don_packet_t; 2223217ec208SDavid C Somayajulu 2224217ec208SDavid C Somayajulu #ifndef UEFI 2225217ec208SDavid C Somayajulu #if defined(_MSC_VER) 2226217ec208SDavid C Somayajulu #pragma pack(pop) 2227217ec208SDavid C Somayajulu #else 2228217ec208SDavid C Somayajulu #pragma pack(0) 2229217ec208SDavid C Somayajulu #endif 2230217ec208SDavid C Somayajulu #endif /* #ifndef UEFI */ 2231217ec208SDavid C Somayajulu 2232217ec208SDavid C Somayajulu #endif /* #if defined(MFW) || defined(DIAG) || defined(WINEDIAG) */ 2233217ec208SDavid C Somayajulu 223411e25f0dSDavid C Somayajulu #endif /* MCP_PUBLIC_H */ 2235