xref: /linux/arch/arm/Kconfig (revision 129d6eb266e0848c9bf45da6e30291688c12b5ad)
1# SPDX-License-Identifier: GPL-2.0
2config ARM
3	bool
4	default y
5	select ARCH_32BIT_OFF_T
6	select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
7	select ARCH_HAS_BINFMT_FLAT
8	select ARCH_HAS_CACHE_LINE_SIZE if OF
9	select ARCH_HAS_CC_CAN_LINK
10	select ARCH_HAS_CPU_CACHE_ALIASING
11	select ARCH_HAS_CPU_FINALIZE_INIT if MMU
12	select ARCH_HAS_CURRENT_STACK_POINTER
13	select ARCH_HAS_DEBUG_VIRTUAL if MMU
14	select ARCH_HAS_DMA_ALLOC if MMU
15	select ARCH_HAS_DMA_OPS
16	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
17	select ARCH_HAS_ELF_RANDOMIZE
18	select ARCH_HAS_FORTIFY_SOURCE
19	select ARCH_HAS_KEEPINITRD
20	select ARCH_HAS_KCOV
21	select ARCH_HAS_MEMBARRIER_SYNC_CORE
22	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
23	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
24	select ARCH_HAS_SETUP_DMA_OPS
25	select ARCH_HAS_SET_MEMORY
26	select ARCH_STACKWALK
27	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
28	select ARCH_HAS_STRICT_MODULE_RWX if MMU
29	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
30	select ARCH_HAS_SYNC_DMA_FOR_CPU
31	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
32	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
33	select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
34	select ARCH_HAS_GCOV_PROFILE_ALL
35	select ARCH_KEEP_MEMBLOCK
36	select ARCH_HAS_UBSAN
37	select ARCH_MIGHT_HAVE_PC_PARPORT
38	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
39	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
40	select ARCH_NEED_CMPXCHG_1_EMU if CPU_V6
41	select ARCH_SUPPORTS_ATOMIC_RMW
42	select ARCH_SUPPORTS_CFI
43	select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
44	select ARCH_SUPPORTS_PER_VMA_LOCK
45	select ARCH_SUPPORTS_RT
46	select ARCH_USE_BUILTIN_BSWAP
47	select ARCH_USE_CMPXCHG_LOCKREF
48	select ARCH_USE_MEMTEST
49	# https://github.com/llvm/llvm-project/commit/d130f402642fba3d065aacb506cb061c899558de
50	select ARCH_USES_CFI_GENERIC_LLVM_PASS if CLANG_VERSION < 220000
51	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
52	select ARCH_WANT_GENERAL_HUGETLB
53	select ARCH_WANT_IPC_PARSE_VERSION
54	select ARCH_WANT_LD_ORPHAN_WARN
55	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
56	select BUILDTIME_TABLE_SORT if MMU
57	select COMMON_CLK if !(ARCH_RPC || ARCH_FOOTBRIDGE)
58	select CLONE_BACKWARDS
59	select CPU_PM if SUSPEND || CPU_IDLE
60	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
61	select DMA_DECLARE_COHERENT
62	select DMA_GLOBAL_POOL if !MMU
63	select DMA_NONCOHERENT_MMAP if MMU
64	select EDAC_SUPPORT
65	select EDAC_ATOMIC_SCRUB
66	select GENERIC_ALLOCATOR
67	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
68	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
69	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
70	select GENERIC_IRQ_IPI if SMP
71	select GENERIC_CPU_AUTOPROBE
72	select GENERIC_CPU_DEVICES
73	select GENERIC_EARLY_IOREMAP
74	select GENERIC_IDLE_POLL_SETUP
75	select GENERIC_IRQ_MULTI_HANDLER
76	select GENERIC_IRQ_PROBE
77	select GENERIC_IRQ_SHOW
78	select GENERIC_IRQ_SHOW_LEVEL
79	select GENERIC_LIB_DEVMEM_IS_ALLOWED
80	select GENERIC_PCI_IOMAP
81	select GENERIC_SCHED_CLOCK
82	select GENERIC_SMP_IDLE_THREAD
83	select HARDIRQS_SW_RESEND
84	select HAS_IOPORT
85	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
86	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
87	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU && (!PREEMPT_RT || !SMP)
88	select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
89	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
90	select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
91	select HAVE_ARCH_KASAN_VMALLOC if HAVE_ARCH_KASAN
92	select HAVE_ARCH_KSTACK_ERASE
93	select HAVE_ARCH_MMAP_RND_BITS if MMU
94	select HAVE_ARCH_PFN_VALID
95	select HAVE_ARCH_SECCOMP
96	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
97	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
98	select HAVE_ARCH_TRACEHOOK
99	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
100	select HAVE_ARM_SMCCC if CPU_V7
101	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
102	select HAVE_CONTEXT_TRACKING_USER
103	select HAVE_C_RECORDMCOUNT
104	select HAVE_BUILDTIME_MCOUNT_SORT
105	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
106	select HAVE_DMA_CONTIGUOUS if MMU
107	select HAVE_EXTRA_IPI_TRACEPOINTS
108	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
109	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
110	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
111	select HAVE_EXIT_THREAD
112	select HAVE_GUP_FAST if ARM_LPAE
113	select HAVE_FUNCTION_ERROR_INJECTION
114	select HAVE_FUNCTION_GRAPH_TRACER
115	select HAVE_FUNCTION_GRAPH_FREGS
116	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
117	select HAVE_GCC_PLUGINS
118	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
119	select HAVE_IRQ_TIME_ACCOUNTING
120	select HAVE_KERNEL_GZIP
121	select HAVE_KERNEL_LZ4
122	select HAVE_KERNEL_LZMA
123	select HAVE_KERNEL_LZO
124	select HAVE_KERNEL_XZ
125	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
126	select HAVE_KRETPROBES if HAVE_KPROBES
127	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION if (LD_VERSION >= 23600 || LD_IS_LLD) && LD_CAN_USE_KEEP_IN_OVERLAY
128	select HAVE_MOD_ARCH_SPECIFIC
129	select HAVE_NMI
130	select HAVE_OPTPROBES if !THUMB2_KERNEL
131	select HAVE_PAGE_SIZE_4KB
132	select HAVE_PCI if MMU
133	select HAVE_PERF_EVENTS
134	select HAVE_PERF_REGS
135	select HAVE_PERF_USER_STACK_DUMP
136	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
137	select HAVE_REGS_AND_STACK_ACCESS_API
138	select HAVE_RSEQ
139	select HAVE_RUST if CPU_LITTLE_ENDIAN && CPU_32v7
140	select HAVE_STACKPROTECTOR
141	select HAVE_SYSCALL_TRACEPOINTS
142	select HAVE_UID16
143	select HAVE_VIRT_CPU_ACCOUNTING_GEN
144	select HOTPLUG_CORE_SYNC_DEAD if HOTPLUG_CPU
145	select IRQ_FORCED_THREADING
146	select LOCK_MM_AND_FIND_VMA
147	select MODULES_USE_ELF_REL
148	select NEED_DMA_MAP_STATE
149	select OF_EARLY_FLATTREE if OF
150	select OLD_SIGACTION
151	select OLD_SIGSUSPEND3
152	select PCI_DOMAINS_GENERIC if PCI
153	select PCI_SYSCALL if PCI
154	select PERF_USE_VMALLOC
155	select RTC_LIB
156	select SPARSE_IRQ if !(ARCH_FOOTBRIDGE || ARCH_RPC)
157	select SYS_SUPPORTS_APM_EMULATION
158	select THREAD_INFO_IN_TASK
159	select TIMER_OF if OF
160	select HAVE_ARCH_VMAP_STACK if MMU && ARM_HAS_GROUP_RELOCS
161	select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
162	select USE_OF if !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
163	# Above selects are sorted alphabetically; please add new ones
164	# according to that.  Thanks.
165	help
166	  The ARM series is a line of low-power-consumption RISC chip designs
167	  licensed by ARM Ltd and targeted at embedded applications and
168	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
169	  manufactured, but legacy ARM-based PC hardware remains popular in
170	  Europe.  There is an ARM Linux project with a web page at
171	  <http://www.arm.linux.org.uk/>.
172
173config ARM_HAS_GROUP_RELOCS
174	def_bool !COMPILE_TEST
175	help
176	  Whether or not to use R_ARM_ALU_PC_Gn or R_ARM_LDR_PC_Gn group
177	  relocations. The combined range is -/+ 256 MiB, which is usually
178	  sufficient, but not for allyesconfig, so we disable this feature
179	  when doing compile testing.
180
181config ARM_DMA_USE_IOMMU
182	bool
183	select NEED_SG_DMA_LENGTH
184
185if ARM_DMA_USE_IOMMU
186
187config ARM_DMA_IOMMU_ALIGNMENT
188	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
189	range 4 9
190	default 8
191	help
192	  DMA mapping framework by default aligns all buffers to the smallest
193	  PAGE_SIZE order which is greater than or equal to the requested buffer
194	  size. This works well for buffers up to a few hundreds kilobytes, but
195	  for larger buffers it just a waste of address space. Drivers which has
196	  relatively small addressing window (like 64Mib) might run out of
197	  virtual space with just a few allocations.
198
199	  With this parameter you can specify the maximum PAGE_SIZE order for
200	  DMA IOMMU buffers. Larger buffers will be aligned only to this
201	  specified order. The order is expressed as a power of two multiplied
202	  by the PAGE_SIZE.
203
204endif
205
206config SYS_SUPPORTS_APM_EMULATION
207	bool
208
209config HAVE_TCM
210	bool
211	select GENERIC_ALLOCATOR
212
213config HAVE_PROC_CPU
214	bool
215
216config NO_IOPORT_MAP
217	bool
218
219config SBUS
220	bool
221
222config STACKTRACE_SUPPORT
223	bool
224	default y
225
226config LOCKDEP_SUPPORT
227	bool
228	default y
229
230config ARCH_HAS_ILOG2_U32
231	bool
232
233config ARCH_HAS_ILOG2_U64
234	bool
235
236config ARCH_HAS_BANDGAP
237	bool
238
239config FIX_EARLYCON_MEM
240	def_bool y if MMU
241
242config GENERIC_HWEIGHT
243	bool
244	default y
245
246config GENERIC_CALIBRATE_DELAY
247	bool
248	default y
249
250config ARCH_MAY_HAVE_PC_FDC
251	bool
252
253config ARCH_SUPPORTS_UPROBES
254	def_bool y
255
256config GENERIC_ISA_DMA
257	bool
258
259config FIQ
260	bool
261
262config ARCH_MTD_XIP
263	bool
264
265config ARM_PATCH_PHYS_VIRT
266	bool "Patch physical to virtual translations at runtime" if !ARCH_MULTIPLATFORM
267	default y
268	depends on MMU
269	help
270	  Patch phys-to-virt and virt-to-phys translation functions at
271	  boot and module load time according to the position of the
272	  kernel in system memory.
273
274	  This can only be used with non-XIP MMU kernels where the base
275	  of physical memory is at a 2 MiB boundary.
276
277	  Only disable this option if you know that you do not require
278	  this feature (eg, building a kernel for a single machine) and
279	  you need to shrink the kernel to the minimal size.
280
281config NEED_MACH_IO_H
282	bool
283	help
284	  Select this when mach/io.h is required to provide special
285	  definitions for this platform.  The need for mach/io.h should
286	  be avoided when possible.
287
288config NEED_MACH_MEMORY_H
289	bool
290	help
291	  Select this when mach/memory.h is required to provide special
292	  definitions for this platform.  The need for mach/memory.h should
293	  be avoided when possible.
294
295config PHYS_OFFSET
296	hex "Physical address of main memory" if MMU
297	depends on !ARM_PATCH_PHYS_VIRT || !AUTO_ZRELADDR
298	default DRAM_BASE if !MMU
299	default 0x00000000 if ARCH_FOOTBRIDGE
300	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
301	default 0xa0000000 if ARCH_PXA
302	default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
303	default 0
304	help
305	  Please provide the physical address corresponding to the
306	  location of main memory in your system.
307
308config GENERIC_BUG
309	def_bool y
310	depends on BUG
311
312config PGTABLE_LEVELS
313	int
314	default 3 if ARM_LPAE
315	default 2
316
317menu "System Type"
318
319config MMU
320	bool "MMU-based Paged Memory Management Support"
321	default y
322	help
323	  Select if you want MMU-based virtualised addressing space
324	  support by paged memory management. If unsure, say 'Y'.
325
326config ARM_SINGLE_ARMV7M
327	def_bool !MMU
328	select ARM_NVIC
329	select CPU_V7M
330	select NO_IOPORT_MAP
331
332config ARCH_MMAP_RND_BITS_MIN
333	default 8
334
335config ARCH_MMAP_RND_BITS_MAX
336	default 14 if PAGE_OFFSET=0x40000000
337	default 15 if PAGE_OFFSET=0x80000000
338	default 16
339
340config ARCH_MULTIPLATFORM
341	bool "Require kernel to be portable to multiple machines" if EXPERT
342	depends on MMU && !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
343	default y
344	help
345	  In general, all Arm machines can be supported in a single
346	  kernel image, covering either Armv4/v5 or Armv6/v7.
347
348	  However, some configuration options require hardcoding machine
349	  specific physical addresses or enable errata workarounds that may
350	  break other machines.
351
352	  Selecting N here allows using those options, including
353	  DEBUG_UNCOMPRESS, XIP_KERNEL and ZBOOT_ROM. If unsure, say Y.
354
355source "arch/arm/Kconfig.platforms"
356
357#
358# This is sorted alphabetically by mach-* pathname.  However, plat-*
359# Kconfigs may be included either alphabetically (according to the
360# plat- suffix) or along side the corresponding mach-* source.
361#
362source "arch/arm/mach-actions/Kconfig"
363
364source "arch/arm/mach-alpine/Kconfig"
365
366source "arch/arm/mach-artpec/Kconfig"
367
368source "arch/arm/mach-aspeed/Kconfig"
369
370source "arch/arm/mach-at91/Kconfig"
371
372source "arch/arm/mach-axxia/Kconfig"
373
374source "arch/arm/mach-bcm/Kconfig"
375
376source "arch/arm/mach-berlin/Kconfig"
377
378source "arch/arm/mach-clps711x/Kconfig"
379
380source "arch/arm/mach-davinci/Kconfig"
381
382source "arch/arm/mach-digicolor/Kconfig"
383
384source "arch/arm/mach-dove/Kconfig"
385
386source "arch/arm/mach-ep93xx/Kconfig"
387
388source "arch/arm/mach-exynos/Kconfig"
389
390source "arch/arm/mach-footbridge/Kconfig"
391
392source "arch/arm/mach-gemini/Kconfig"
393
394source "arch/arm/mach-highbank/Kconfig"
395
396source "arch/arm/mach-hisi/Kconfig"
397
398source "arch/arm/mach-imx/Kconfig"
399
400source "arch/arm/mach-ixp4xx/Kconfig"
401
402source "arch/arm/mach-keystone/Kconfig"
403
404source "arch/arm/mach-lpc32xx/Kconfig"
405
406source "arch/arm/mach-mediatek/Kconfig"
407
408source "arch/arm/mach-meson/Kconfig"
409
410source "arch/arm/mach-milbeaut/Kconfig"
411
412source "arch/arm/mach-mmp/Kconfig"
413
414source "arch/arm/mach-mstar/Kconfig"
415
416source "arch/arm/mach-mv78xx0/Kconfig"
417
418source "arch/arm/mach-mvebu/Kconfig"
419
420source "arch/arm/mach-mxs/Kconfig"
421
422source "arch/arm/mach-nomadik/Kconfig"
423
424source "arch/arm/mach-npcm/Kconfig"
425
426source "arch/arm/mach-omap1/Kconfig"
427
428source "arch/arm/mach-omap2/Kconfig"
429
430source "arch/arm/mach-orion5x/Kconfig"
431
432source "arch/arm/mach-pxa/Kconfig"
433
434source "arch/arm/mach-qcom/Kconfig"
435
436source "arch/arm/mach-realtek/Kconfig"
437
438source "arch/arm/mach-rpc/Kconfig"
439
440source "arch/arm/mach-rockchip/Kconfig"
441
442source "arch/arm/mach-s3c/Kconfig"
443
444source "arch/arm/mach-s5pv210/Kconfig"
445
446source "arch/arm/mach-sa1100/Kconfig"
447
448source "arch/arm/mach-shmobile/Kconfig"
449
450source "arch/arm/mach-socfpga/Kconfig"
451
452source "arch/arm/mach-spear/Kconfig"
453
454source "arch/arm/mach-sti/Kconfig"
455
456source "arch/arm/mach-stm32/Kconfig"
457
458source "arch/arm/mach-sunxi/Kconfig"
459
460source "arch/arm/mach-tegra/Kconfig"
461
462source "arch/arm/mach-ux500/Kconfig"
463
464source "arch/arm/mach-versatile/Kconfig"
465
466source "arch/arm/mach-vt8500/Kconfig"
467
468source "arch/arm/mach-zynq/Kconfig"
469
470# ARMv7-M architecture
471config ARCH_LPC18XX
472	bool "NXP LPC18xx/LPC43xx"
473	depends on ARM_SINGLE_ARMV7M
474	select ARCH_HAS_RESET_CONTROLLER
475	select ARM_AMBA
476	select CLKSRC_LPC32XX
477	select PINCTRL
478	help
479	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
480	  high performance microcontrollers.
481
482config ARCH_MPS2
483	bool "ARM MPS2 platform"
484	depends on ARM_SINGLE_ARMV7M
485	select ARM_AMBA
486	select CLKSRC_MPS2
487	help
488	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
489	  with a range of available cores like Cortex-M3/M4/M7.
490
491	  Please, note that depends which Application Note is used memory map
492	  for the platform may vary, so adjustment of RAM base might be needed.
493
494# Definitions to make life easier
495config ARCH_ACORN
496	bool
497
498config PLAT_ORION
499	bool
500	select CLKSRC_MMIO
501	select GENERIC_IRQ_CHIP
502	select IRQ_DOMAIN
503
504config PLAT_ORION_LEGACY
505	bool
506	select PLAT_ORION
507
508config PLAT_VERSATILE
509	bool
510
511source "arch/arm/mm/Kconfig"
512
513config IWMMXT
514	bool "Enable iWMMXt support"
515	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK
516	default y if PXA27x || PXA3xx || ARCH_MMP
517	help
518	  Enable support for iWMMXt context switching at run time if
519	  running on a CPU that supports it.
520
521if !MMU
522source "arch/arm/Kconfig-nommu"
523endif
524
525config PJ4B_ERRATA_4742
526	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
527	depends on CPU_PJ4B && MACH_ARMADA_370
528	default y
529	help
530	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
531	  Event (WFE) IDLE states, a specific timing sensitivity exists between
532	  the retiring WFI/WFE instructions and the newly issued subsequent
533	  instructions.  This sensitivity can result in a CPU hang scenario.
534	  Workaround:
535	  The software must insert either a Data Synchronization Barrier (DSB)
536	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
537	  instruction
538
539config ARM_ERRATA_326103
540	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
541	depends on CPU_V6
542	help
543	  Executing a SWP instruction to read-only memory does not set bit 11
544	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
545	  treat the access as a read, preventing a COW from occurring and
546	  causing the faulting task to livelock.
547
548config ARM_ERRATA_411920
549	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
550	depends on CPU_V6 || CPU_V6K
551	help
552	  Invalidation of the Instruction Cache operation can
553	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
554	  It does not affect the MPCore. This option enables the ARM Ltd.
555	  recommended workaround.
556
557config ARM_ERRATA_430973
558	bool "ARM errata: Stale prediction on replaced interworking branch"
559	depends on CPU_V7
560	help
561	  This option enables the workaround for the 430973 Cortex-A8
562	  r1p* erratum. If a code sequence containing an ARM/Thumb
563	  interworking branch is replaced with another code sequence at the
564	  same virtual address, whether due to self-modifying code or virtual
565	  to physical address re-mapping, Cortex-A8 does not recover from the
566	  stale interworking branch prediction. This results in Cortex-A8
567	  executing the new code sequence in the incorrect ARM or Thumb state.
568	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
569	  and also flushes the branch target cache at every context switch.
570	  Note that setting specific bits in the ACTLR register may not be
571	  available in non-secure mode.
572
573config ARM_ERRATA_458693
574	bool "ARM errata: Processor deadlock when a false hazard is created"
575	depends on CPU_V7
576	depends on !ARCH_MULTIPLATFORM
577	help
578	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
579	  erratum. For very specific sequences of memory operations, it is
580	  possible for a hazard condition intended for a cache line to instead
581	  be incorrectly associated with a different cache line. This false
582	  hazard might then cause a processor deadlock. The workaround enables
583	  the L1 caching of the NEON accesses and disables the PLD instruction
584	  in the ACTLR register. Note that setting specific bits in the ACTLR
585	  register may not be available in non-secure mode and thus is not
586	  available on a multiplatform kernel. This should be applied by the
587	  bootloader instead.
588
589config ARM_ERRATA_460075
590	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
591	depends on CPU_V7
592	depends on !ARCH_MULTIPLATFORM
593	help
594	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
595	  erratum. Any asynchronous access to the L2 cache may encounter a
596	  situation in which recent store transactions to the L2 cache are lost
597	  and overwritten with stale memory contents from external memory. The
598	  workaround disables the write-allocate mode for the L2 cache via the
599	  ACTLR register. Note that setting specific bits in the ACTLR register
600	  may not be available in non-secure mode and thus is not available on
601	  a multiplatform kernel. This should be applied by the bootloader
602	  instead.
603
604config ARM_ERRATA_742230
605	bool "ARM errata: DMB operation may be faulty"
606	depends on CPU_V7 && SMP
607	depends on !ARCH_MULTIPLATFORM
608	help
609	  This option enables the workaround for the 742230 Cortex-A9
610	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
611	  between two write operations may not ensure the correct visibility
612	  ordering of the two writes. This workaround sets a specific bit in
613	  the diagnostic register of the Cortex-A9 which causes the DMB
614	  instruction to behave as a DSB, ensuring the correct behaviour of
615	  the two writes. Note that setting specific bits in the diagnostics
616	  register may not be available in non-secure mode and thus is not
617	  available on a multiplatform kernel. This should be applied by the
618	  bootloader instead.
619
620config ARM_ERRATA_742231
621	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
622	depends on CPU_V7 && SMP
623	depends on !ARCH_MULTIPLATFORM
624	help
625	  This option enables the workaround for the 742231 Cortex-A9
626	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
627	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
628	  accessing some data located in the same cache line, may get corrupted
629	  data due to bad handling of the address hazard when the line gets
630	  replaced from one of the CPUs at the same time as another CPU is
631	  accessing it. This workaround sets specific bits in the diagnostic
632	  register of the Cortex-A9 which reduces the linefill issuing
633	  capabilities of the processor. Note that setting specific bits in the
634	  diagnostics register may not be available in non-secure mode and thus
635	  is not available on a multiplatform kernel. This should be applied by
636	  the bootloader instead.
637
638config ARM_ERRATA_643719
639	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
640	depends on CPU_V7 && SMP
641	default y
642	help
643	  This option enables the workaround for the 643719 Cortex-A9 (prior to
644	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
645	  register returns zero when it should return one. The workaround
646	  corrects this value, ensuring cache maintenance operations which use
647	  it behave as intended and avoiding data corruption.
648
649config ARM_ERRATA_720789
650	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
651	depends on CPU_V7
652	help
653	  This option enables the workaround for the 720789 Cortex-A9 (prior to
654	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
655	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
656	  As a consequence of this erratum, some TLB entries which should be
657	  invalidated are not, resulting in an incoherency in the system page
658	  tables. The workaround changes the TLB flushing routines to invalidate
659	  entries regardless of the ASID.
660
661config ARM_ERRATA_743622
662	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
663	depends on CPU_V7
664	depends on !ARCH_MULTIPLATFORM
665	help
666	  This option enables the workaround for the 743622 Cortex-A9
667	  (r2p*) erratum. Under very rare conditions, a faulty
668	  optimisation in the Cortex-A9 Store Buffer may lead to data
669	  corruption. This workaround sets a specific bit in the diagnostic
670	  register of the Cortex-A9 which disables the Store Buffer
671	  optimisation, preventing the defect from occurring. This has no
672	  visible impact on the overall performance or power consumption of the
673	  processor. Note that setting specific bits in the diagnostics register
674	  may not be available in non-secure mode and thus is not available on a
675	  multiplatform kernel. This should be applied by the bootloader instead.
676
677config ARM_ERRATA_751472
678	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
679	depends on CPU_V7
680	depends on !ARCH_MULTIPLATFORM
681	help
682	  This option enables the workaround for the 751472 Cortex-A9 (prior
683	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
684	  completion of a following broadcasted operation if the second
685	  operation is received by a CPU before the ICIALLUIS has completed,
686	  potentially leading to corrupted entries in the cache or TLB.
687	  Note that setting specific bits in the diagnostics register may
688	  not be available in non-secure mode and thus is not available on
689	  a multiplatform kernel. This should be applied by the bootloader
690	  instead.
691
692config ARM_ERRATA_754322
693	bool "ARM errata: possible faulty MMU translations following an ASID switch"
694	depends on CPU_V7
695	help
696	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
697	  r3p*) erratum. A speculative memory access may cause a page table walk
698	  which starts prior to an ASID switch but completes afterwards. This
699	  can populate the micro-TLB with a stale entry which may be hit with
700	  the new ASID. This workaround places two dsb instructions in the mm
701	  switching code so that no page table walks can cross the ASID switch.
702
703config ARM_ERRATA_754327
704	bool "ARM errata: no automatic Store Buffer drain"
705	depends on CPU_V7 && SMP
706	help
707	  This option enables the workaround for the 754327 Cortex-A9 (prior to
708	  r2p0) erratum. The Store Buffer does not have any automatic draining
709	  mechanism and therefore a livelock may occur if an external agent
710	  continuously polls a memory location waiting to observe an update.
711	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
712	  written polling loops from denying visibility of updates to memory.
713
714config ARM_ERRATA_364296
715	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
716	depends on CPU_V6
717	help
718	  This options enables the workaround for the 364296 ARM1136
719	  r0p2 erratum (possible cache data corruption with
720	  hit-under-miss enabled). It sets the undocumented bit 31 in
721	  the auxiliary control register and the FI bit in the control
722	  register, thus disabling hit-under-miss without putting the
723	  processor into full low interrupt latency mode. ARM11MPCore
724	  is not affected.
725
726config ARM_ERRATA_764369
727	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
728	depends on CPU_V7 && SMP
729	help
730	  This option enables the workaround for erratum 764369
731	  affecting Cortex-A9 MPCore with two or more processors (all
732	  current revisions). Under certain timing circumstances, a data
733	  cache line maintenance operation by MVA targeting an Inner
734	  Shareable memory region may fail to proceed up to either the
735	  Point of Coherency or to the Point of Unification of the
736	  system. This workaround adds a DSB instruction before the
737	  relevant cache maintenance functions and sets a specific bit
738	  in the diagnostic control register of the SCU.
739
740config ARM_ERRATA_764319
741	bool "ARM errata: Read to DBGPRSR and DBGOSLSR may generate Undefined instruction"
742	depends on CPU_V7
743	help
744	  This option enables the workaround for the 764319 Cortex-A9 erratum.
745	  CP14 read accesses to the DBGPRSR and DBGOSLSR registers generate an
746	  unexpected Undefined Instruction exception when the DBGSWENABLE
747	  external pin is set to 0, even when the CP14 accesses are performed
748	  from a privileged mode. This work around catches the exception in a
749	  way the kernel does not stop execution.
750
751config ARM_ERRATA_775420
752       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
753       depends on CPU_V7
754       help
755	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
756	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
757	 operation aborts with MMU exception, it might cause the processor
758	 to deadlock. This workaround puts DSB before executing ISB if
759	 an abort may occur on cache maintenance.
760
761config ARM_ERRATA_798181
762	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
763	depends on CPU_V7 && SMP
764	help
765	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
766	  adequately shooting down all use of the old entries. This
767	  option enables the Linux kernel workaround for this erratum
768	  which sends an IPI to the CPUs that are running the same ASID
769	  as the one being invalidated.
770
771config ARM_ERRATA_773022
772	bool "ARM errata: incorrect instructions may be executed from loop buffer"
773	depends on CPU_V7
774	help
775	  This option enables the workaround for the 773022 Cortex-A15
776	  (up to r0p4) erratum. In certain rare sequences of code, the
777	  loop buffer may deliver incorrect instructions. This
778	  workaround disables the loop buffer to avoid the erratum.
779
780config ARM_ERRATA_818325_852422
781	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
782	depends on CPU_V7
783	help
784	  This option enables the workaround for:
785	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
786	    instruction might deadlock.  Fixed in r0p1.
787	  - Cortex-A12 852422: Execution of a sequence of instructions might
788	    lead to either a data corruption or a CPU deadlock.  Not fixed in
789	    any Cortex-A12 cores yet.
790	  This workaround for all both errata involves setting bit[12] of the
791	  Feature Register. This bit disables an optimisation applied to a
792	  sequence of 2 instructions that use opposing condition codes.
793
794config ARM_ERRATA_821420
795	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
796	depends on CPU_V7
797	help
798	  This option enables the workaround for the 821420 Cortex-A12
799	  (all revs) erratum. In very rare timing conditions, a sequence
800	  of VMOV to Core registers instructions, for which the second
801	  one is in the shadow of a branch or abort, can lead to a
802	  deadlock when the VMOV instructions are issued out-of-order.
803
804config ARM_ERRATA_825619
805	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
806	depends on CPU_V7
807	help
808	  This option enables the workaround for the 825619 Cortex-A12
809	  (all revs) erratum. Within rare timing constraints, executing a
810	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
811	  and Device/Strongly-Ordered loads and stores might cause deadlock
812
813config ARM_ERRATA_857271
814	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
815	depends on CPU_V7
816	help
817	  This option enables the workaround for the 857271 Cortex-A12
818	  (all revs) erratum. Under very rare timing conditions, the CPU might
819	  hang. The workaround is expected to have a < 1% performance impact.
820
821config ARM_ERRATA_852421
822	bool "ARM errata: A17: DMB ST might fail to create order between stores"
823	depends on CPU_V7
824	help
825	  This option enables the workaround for the 852421 Cortex-A17
826	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
827	  execution of a DMB ST instruction might fail to properly order
828	  stores from GroupA and stores from GroupB.
829
830config ARM_ERRATA_852423
831	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
832	depends on CPU_V7
833	help
834	  This option enables the workaround for:
835	  - Cortex-A17 852423: Execution of a sequence of instructions might
836	    lead to either a data corruption or a CPU deadlock.  Not fixed in
837	    any Cortex-A17 cores yet.
838	  This is identical to Cortex-A12 erratum 852422.  It is a separate
839	  config option from the A12 erratum due to the way errata are checked
840	  for and handled.
841
842config ARM_ERRATA_857272
843	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
844	depends on CPU_V7
845	help
846	  This option enables the workaround for the 857272 Cortex-A17 erratum.
847	  This erratum is not known to be fixed in any A17 revision.
848	  This is identical to Cortex-A12 erratum 857271.  It is a separate
849	  config option from the A12 erratum due to the way errata are checked
850	  for and handled.
851
852endmenu
853
854source "arch/arm/common/Kconfig"
855
856menu "Bus support"
857
858config ISA
859	bool
860	help
861	  Find out whether you have ISA slots on your motherboard.  ISA is the
862	  name of a bus system, i.e. the way the CPU talks to the other stuff
863	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
864	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
865	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
866
867# Select ISA DMA interface
868config ISA_DMA_API
869	bool
870
871config ARM_ERRATA_814220
872	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
873	depends on CPU_V7
874	help
875	  The v7 ARM states that all cache and branch predictor maintenance
876	  operations that do not specify an address execute, relative to
877	  each other, in program order.
878	  However, because of this erratum, an L2 set/way cache maintenance
879	  operation can overtake an L1 set/way cache maintenance operation.
880	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
881	  r0p4, r0p5.
882
883endmenu
884
885menu "Kernel Features"
886
887config HAVE_SMP
888	bool
889	help
890	  This option should be selected by machines which have an SMP-
891	  capable CPU.
892
893	  The only effect of this option is to make the SMP-related
894	  options available to the user for configuration.
895
896config SMP
897	bool "Symmetric Multi-Processing"
898	depends on CPU_V6K || CPU_V7
899	depends on HAVE_SMP
900	depends on MMU || ARM_MPU
901	select IRQ_WORK
902	help
903	  This enables support for systems with more than one CPU. If you have
904	  a system with only one CPU, say N. If you have a system with more
905	  than one CPU, say Y.
906
907	  If you say N here, the kernel will run on uni- and multiprocessor
908	  machines, but will use only one CPU of a multiprocessor machine. If
909	  you say Y here, the kernel will run on many, but not all,
910	  uniprocessor machines. On a uniprocessor machine, the kernel
911	  will run faster if you say N here.
912
913	  See also <file:Documentation/arch/x86/i386/IO-APIC.rst>,
914	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
915	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
916
917	  If you don't know what to do here, say N.
918
919config SMP_ON_UP
920	bool "Allow booting SMP kernel on uniprocessor systems"
921	depends on SMP && MMU
922	default y
923	help
924	  SMP kernels contain instructions which fail on non-SMP processors.
925	  Enabling this option allows the kernel to modify itself to make
926	  these instructions safe.  Disabling it allows about 1K of space
927	  savings.
928
929	  If you don't know what to do here, say Y.
930
931
932config CURRENT_POINTER_IN_TPIDRURO
933	def_bool y
934	depends on CPU_32v6K && !CPU_V6
935
936config IRQSTACKS
937	def_bool y
938	select HAVE_IRQ_EXIT_ON_IRQ_STACK
939	select HAVE_SOFTIRQ_ON_OWN_STACK
940
941config ARM_CPU_TOPOLOGY
942	bool "Support cpu topology definition"
943	depends on SMP && CPU_V7
944	select ARCH_SUPPORTS_SCHED_MC
945	select ARCH_SUPPORTS_SCHED_SMT
946	default y
947	help
948	  Support ARM cpu topology definition. The MPIDR register defines
949	  affinity between processors which is then used to describe the cpu
950	  topology of an ARM System.
951
952config HAVE_ARM_SCU
953	bool
954	help
955	  This option enables support for the ARM snoop control unit
956
957config HAVE_ARM_ARCH_TIMER
958	bool "Architected timer support"
959	depends on CPU_V7
960	select ARM_ARCH_TIMER
961	help
962	  This option enables support for the ARM architected timer
963
964config HAVE_ARM_TWD
965	bool
966	help
967	  This options enables support for the ARM timer and watchdog unit
968
969config MCPM
970	bool "Multi-Cluster Power Management"
971	depends on CPU_V7 && SMP
972	help
973	  This option provides the common power management infrastructure
974	  for (multi-)cluster based systems, such as big.LITTLE based
975	  systems.
976
977config MCPM_QUAD_CLUSTER
978	bool
979	depends on MCPM
980	help
981	  To avoid wasting resources unnecessarily, MCPM only supports up
982	  to 2 clusters by default.
983	  Platforms with 3 or 4 clusters that use MCPM must select this
984	  option to allow the additional clusters to be managed.
985
986config BIG_LITTLE
987	bool "big.LITTLE support (Experimental)"
988	depends on CPU_V7 && SMP
989	select MCPM
990	help
991	  This option enables support selections for the big.LITTLE
992	  system architecture.
993
994config BL_SWITCHER
995	bool "big.LITTLE switcher support"
996	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
997	select CPU_PM
998	help
999	  The big.LITTLE "switcher" provides the core functionality to
1000	  transparently handle transition between a cluster of A15's
1001	  and a cluster of A7's in a big.LITTLE system.
1002
1003config BL_SWITCHER_DUMMY_IF
1004	tristate "Simple big.LITTLE switcher user interface"
1005	depends on BL_SWITCHER && DEBUG_KERNEL
1006	help
1007	  This is a simple and dummy char dev interface to control
1008	  the big.LITTLE switcher core code.  It is meant for
1009	  debugging purposes only.
1010
1011choice
1012	prompt "Memory split"
1013	depends on MMU
1014	default VMSPLIT_3G
1015	help
1016	  Select the desired split between kernel and user memory.
1017
1018	  If you are not absolutely sure what you are doing, leave this
1019	  option alone!
1020
1021	config VMSPLIT_3G
1022		bool "3G/1G user/kernel split"
1023	config VMSPLIT_3G_OPT
1024		depends on !ARM_LPAE
1025		bool "3G/1G user/kernel split (for full 1G low memory)"
1026	config VMSPLIT_2G
1027		bool "2G/2G user/kernel split"
1028	config VMSPLIT_1G
1029		bool "1G/3G user/kernel split"
1030endchoice
1031
1032config PAGE_OFFSET
1033	hex
1034	default PHYS_OFFSET if !MMU
1035	default 0x40000000 if VMSPLIT_1G
1036	default 0x80000000 if VMSPLIT_2G
1037	default 0xB0000000 if VMSPLIT_3G_OPT
1038	default 0xC0000000
1039
1040config KASAN_SHADOW_OFFSET
1041	hex
1042	depends on KASAN
1043	default 0x1f000000 if PAGE_OFFSET=0x40000000
1044	default 0x5f000000 if PAGE_OFFSET=0x80000000
1045	default 0x9f000000 if PAGE_OFFSET=0xC0000000
1046	default 0x8f000000 if PAGE_OFFSET=0xB0000000
1047	default 0xffffffff
1048
1049config NR_CPUS
1050	int "Maximum number of CPUs (2-32)"
1051	range 2 16 if DEBUG_KMAP_LOCAL
1052	range 2 32 if !DEBUG_KMAP_LOCAL
1053	depends on SMP
1054	default "4"
1055	help
1056	  The maximum number of CPUs that the kernel can support.
1057	  Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1058	  debugging is enabled, which uses half of the per-CPU fixmap
1059	  slots as guard regions.
1060
1061config HOTPLUG_CPU
1062	bool "Support for hot-pluggable CPUs"
1063	depends on SMP
1064	select GENERIC_IRQ_MIGRATION
1065	help
1066	  Say Y here to experiment with turning CPUs off and on.  CPUs
1067	  can be controlled through /sys/devices/system/cpu.
1068
1069config ARM_PSCI
1070	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1071	depends on HAVE_ARM_SMCCC
1072	select ARM_PSCI_FW
1073	help
1074	  Say Y here if you want Linux to communicate with system firmware
1075	  implementing the PSCI specification for CPU-centric power
1076	  management operations described in ARM document number ARM DEN
1077	  0022A ("Power State Coordination Interface System Software on
1078	  ARM processors").
1079
1080config HZ_FIXED
1081	int
1082	default 128 if SOC_AT91RM9200
1083	default 0
1084
1085choice
1086	depends on HZ_FIXED = 0
1087	prompt "Timer frequency"
1088
1089config HZ_100
1090	bool "100 Hz"
1091
1092config HZ_200
1093	bool "200 Hz"
1094
1095config HZ_250
1096	bool "250 Hz"
1097
1098config HZ_300
1099	bool "300 Hz"
1100
1101config HZ_500
1102	bool "500 Hz"
1103
1104config HZ_1000
1105	bool "1000 Hz"
1106
1107endchoice
1108
1109config HZ
1110	int
1111	default HZ_FIXED if HZ_FIXED != 0
1112	default 100 if HZ_100
1113	default 200 if HZ_200
1114	default 250 if HZ_250
1115	default 300 if HZ_300
1116	default 500 if HZ_500
1117	default 1000
1118
1119config SCHED_HRTICK
1120	def_bool HIGH_RES_TIMERS
1121
1122config THUMB2_KERNEL
1123	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1124	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1125	default y if CPU_THUMBONLY
1126	select ARM_UNWIND
1127	help
1128	  By enabling this option, the kernel will be compiled in
1129	  Thumb-2 mode.
1130
1131	  If unsure, say N.
1132
1133config ARM_PATCH_IDIV
1134	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1135	depends on CPU_32v7
1136	default y
1137	help
1138	  The ARM compiler inserts calls to __aeabi_idiv() and
1139	  __aeabi_uidiv() when it needs to perform division on signed
1140	  and unsigned integers. Some v7 CPUs have support for the sdiv
1141	  and udiv instructions that can be used to implement those
1142	  functions.
1143
1144	  Enabling this option allows the kernel to modify itself to
1145	  replace the first two instructions of these library functions
1146	  with the sdiv or udiv plus "bx lr" instructions when the CPU
1147	  it is running on supports them. Typically this will be faster
1148	  and less power intensive than running the original library
1149	  code to do integer division.
1150
1151config AEABI
1152	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1153		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1154	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1155	help
1156	  This option allows for the kernel to be compiled using the latest
1157	  ARM ABI (aka EABI).  This is only useful if you are using a user
1158	  space environment that is also compiled with EABI.
1159
1160	  Since there are major incompatibilities between the legacy ABI and
1161	  EABI, especially with regard to structure member alignment, this
1162	  option also changes the kernel syscall calling convention to
1163	  disambiguate both ABIs and allow for backward compatibility support
1164	  (selected with CONFIG_OABI_COMPAT).
1165
1166config OABI_COMPAT
1167	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1168	depends on AEABI && !THUMB2_KERNEL
1169	help
1170	  This option preserves the old syscall interface along with the
1171	  new (ARM EABI) one. It also provides a compatibility layer to
1172	  intercept syscalls that have structure arguments which layout
1173	  in memory differs between the legacy ABI and the new ARM EABI
1174	  (only for non "thumb" binaries). This option adds a tiny
1175	  overhead to all syscalls and produces a slightly larger kernel.
1176
1177	  The seccomp filter system will not be available when this is
1178	  selected, since there is no way yet to sensibly distinguish
1179	  between calling conventions during filtering.
1180
1181	  If you know you'll be using only pure EABI user space then you
1182	  can say N here. If this option is not selected and you attempt
1183	  to execute a legacy ABI binary then the result will be
1184	  UNPREDICTABLE (in fact it can be predicted that it won't work
1185	  at all). If in doubt say N.
1186
1187config ARCH_SELECT_MEMORY_MODEL
1188	def_bool y
1189
1190config ARCH_FLATMEM_ENABLE
1191	def_bool !(ARCH_RPC || ARCH_SA1100)
1192
1193config ARCH_SPARSEMEM_ENABLE
1194	def_bool !ARCH_FOOTBRIDGE
1195	select SPARSEMEM_STATIC if SPARSEMEM
1196
1197config HIGHMEM
1198	bool "High Memory Support"
1199	depends on MMU
1200	select KMAP_LOCAL
1201	select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
1202	help
1203	  The address space of ARM processors is only 4 Gigabytes large
1204	  and it has to accommodate user address space, kernel address
1205	  space as well as some memory mapped IO. That means that, if you
1206	  have a large amount of physical memory and/or IO, not all of the
1207	  memory can be "permanently mapped" by the kernel. The physical
1208	  memory that is not permanently mapped is called "high memory".
1209
1210	  Depending on the selected kernel/user memory split, minimum
1211	  vmalloc space and actual amount of RAM, you may not need this
1212	  option which should result in a slightly faster kernel.
1213
1214	  If unsure, say n.
1215
1216config HIGHPTE
1217	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
1218	depends on HIGHMEM && !PREEMPT_RT
1219	default y
1220	help
1221	  The VM uses one page of physical memory for each page table.
1222	  For systems with a lot of processes, this can use a lot of
1223	  precious low memory, eventually leading to low memory being
1224	  consumed by page tables.  Setting this option will allow
1225	  user-space 2nd level page tables to reside in high memory.
1226
1227config ARM_PAN
1228	bool "Enable privileged no-access"
1229	depends on MMU
1230	default y
1231	help
1232	  Increase kernel security by ensuring that normal kernel accesses
1233	  are unable to access userspace addresses.  This can help prevent
1234	  use-after-free bugs becoming an exploitable privilege escalation
1235	  by ensuring that magic values (such as LIST_POISON) will always
1236	  fault when dereferenced.
1237
1238	  The implementation uses CPU domains when !CONFIG_ARM_LPAE and
1239	  disabling of TTBR0 page table walks with CONFIG_ARM_LPAE.
1240
1241config CPU_SW_DOMAIN_PAN
1242	def_bool y
1243	depends on ARM_PAN && !ARM_LPAE
1244	help
1245	  Enable use of CPU domains to implement privileged no-access.
1246
1247	  CPUs with low-vector mappings use a best-efforts implementation.
1248	  Their lower 1MB needs to remain accessible for the vectors, but
1249	  the remainder of userspace will become appropriately inaccessible.
1250
1251config CPU_TTBR0_PAN
1252	def_bool y
1253	depends on ARM_PAN && ARM_LPAE
1254	help
1255	  Enable privileged no-access by disabling TTBR0 page table walks when
1256	  running in kernel mode.
1257
1258config HW_PERF_EVENTS
1259	def_bool y
1260	depends on ARM_PMU
1261
1262config ARM_MODULE_PLTS
1263	bool "Use PLTs to allow module memory to spill over into vmalloc area"
1264	depends on MODULES
1265	select KASAN_VMALLOC if KASAN
1266	default y
1267	help
1268	  Allocate PLTs when loading modules so that jumps and calls whose
1269	  targets are too far away for their relative offsets to be encoded
1270	  in the instructions themselves can be bounced via veneers in the
1271	  module's PLT. This allows modules to be allocated in the generic
1272	  vmalloc area after the dedicated module memory area has been
1273	  exhausted. The modules will use slightly more memory, but after
1274	  rounding up to page size, the actual memory footprint is usually
1275	  the same.
1276
1277	  Disabling this is usually safe for small single-platform
1278	  configurations. If unsure, say y.
1279
1280config ARCH_FORCE_MAX_ORDER
1281	int "Order of maximal physically contiguous allocations"
1282	default "11" if SOC_AM33XX
1283	default "8" if SA1111
1284	default "10"
1285	help
1286	  The kernel page allocator limits the size of maximal physically
1287	  contiguous allocations. The limit is called MAX_PAGE_ORDER and it
1288	  defines the maximal power of two of number of pages that can be
1289	  allocated as a single contiguous block. This option allows
1290	  overriding the default setting when ability to allocate very
1291	  large blocks of physically contiguous memory is required.
1292
1293	  Don't change if unsure.
1294
1295config ALIGNMENT_TRAP
1296	def_bool CPU_CP15_MMU
1297	select HAVE_PROC_CPU if PROC_FS
1298	help
1299	  ARM processors cannot fetch/store information which is not
1300	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1301	  address divisible by 4. On 32-bit ARM processors, these non-aligned
1302	  fetch/store instructions will be emulated in software if you say
1303	  here, which has a severe performance impact. This is necessary for
1304	  correct operation of some network protocols. With an IP-only
1305	  configuration it is safe to say N, otherwise say Y.
1306
1307config UACCESS_WITH_MEMCPY
1308	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1309	depends on MMU
1310	default y if CPU_FEROCEON
1311	help
1312	  Implement faster copy_to_user and clear_user methods for CPU
1313	  cores where a 8-word STM instruction give significantly higher
1314	  memory write throughput than a sequence of individual 32bit stores.
1315
1316	  A possible side effect is a slight increase in scheduling latency
1317	  between threads sharing the same address space if they invoke
1318	  such copy operations with large buffers.
1319
1320	  However, if the CPU data cache is using a write-allocate mode,
1321	  this option is unlikely to provide any performance gain.
1322
1323config PARAVIRT
1324	bool "Enable paravirtualization code"
1325	select HAVE_PV_STEAL_CLOCK_GEN
1326	help
1327	  This changes the kernel so it can modify itself when it is run
1328	  under a hypervisor, potentially improving performance significantly
1329	  over full virtualization.
1330
1331config PARAVIRT_TIME_ACCOUNTING
1332	bool "Paravirtual steal time accounting"
1333	select PARAVIRT
1334	help
1335	  Select this option to enable fine granularity task steal time
1336	  accounting. Time spent executing other tasks in parallel with
1337	  the current vCPU is discounted from the vCPU power. To account for
1338	  that, there can be a small performance impact.
1339
1340	  If in doubt, say N here.
1341
1342config XEN_DOM0
1343	def_bool y
1344	depends on XEN
1345
1346config XEN
1347	bool "Xen guest support on ARM"
1348	depends on ARM && AEABI && OF
1349	depends on CPU_V7 && !CPU_V6
1350	depends on !GENERIC_ATOMIC64
1351	depends on MMU
1352	select ARCH_DMA_ADDR_T_64BIT
1353	select ARM_PSCI
1354	select SWIOTLB
1355	select SWIOTLB_XEN
1356	select PARAVIRT
1357	help
1358	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1359
1360config CC_HAVE_STACKPROTECTOR_TLS
1361	def_bool $(cc-option,-mtp=cp15 -mstack-protector-guard=tls -mstack-protector-guard-offset=0)
1362
1363config STACKPROTECTOR_PER_TASK
1364	bool "Use a unique stack canary value for each task"
1365	depends on STACKPROTECTOR && CURRENT_POINTER_IN_TPIDRURO && !XIP_DEFLATED_DATA
1366	depends on CC_HAVE_STACKPROTECTOR_TLS
1367	default y
1368	help
1369	  Due to the fact that GCC uses an ordinary symbol reference from
1370	  which to load the value of the stack canary, this value can only
1371	  change at reboot time on SMP systems, and all tasks running in the
1372	  kernel's address space are forced to use the same canary value for
1373	  the entire duration that the system is up.
1374
1375	  Enable this option to switch to a different method that uses a
1376	  different canary value for each task.
1377
1378endmenu
1379
1380menu "Boot options"
1381
1382config USE_OF
1383	bool "Flattened Device Tree support"
1384	select IRQ_DOMAIN
1385	select OF
1386	help
1387	  Include support for flattened device tree machine descriptions.
1388
1389config ARCH_WANT_FLAT_DTB_INSTALL
1390	def_bool y
1391
1392config ATAGS
1393	bool "Support for the traditional ATAGS boot data passing"
1394	default y
1395	help
1396	  This is the traditional way of passing data to the kernel at boot
1397	  time. If you are solely relying on the flattened device tree (or
1398	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1399	  to remove ATAGS support from your kernel binary.
1400
1401config DEPRECATED_PARAM_STRUCT
1402	bool "Provide old way to pass kernel parameters"
1403	depends on ATAGS
1404	help
1405	  This was deprecated in 2001 and announced to live on for 5 years.
1406	  Some old boot loaders still use this way.
1407
1408# Compressed boot loader in ROM.  Yes, we really want to ask about
1409# TEXT and BSS so we preserve their values in the config files.
1410config ZBOOT_ROM_TEXT
1411	hex "Compressed ROM boot loader base address"
1412	default 0x0
1413	help
1414	  The physical address at which the ROM-able zImage is to be
1415	  placed in the target.  Platforms which normally make use of
1416	  ROM-able zImage formats normally set this to a suitable
1417	  value in their defconfig file.
1418
1419	  If ZBOOT_ROM is not enabled, this has no effect.
1420
1421config ZBOOT_ROM_BSS
1422	hex "Compressed ROM boot loader BSS address"
1423	default 0x0
1424	help
1425	  The base address of an area of read/write memory in the target
1426	  for the ROM-able zImage which must be available while the
1427	  decompressor is running. It must be large enough to hold the
1428	  entire decompressed kernel plus an additional 128 KiB.
1429	  Platforms which normally make use of ROM-able zImage formats
1430	  normally set this to a suitable value in their defconfig file.
1431
1432	  If ZBOOT_ROM is not enabled, this has no effect.
1433
1434config ZBOOT_ROM
1435	bool "Compressed boot loader in ROM/flash"
1436	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1437	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1438	help
1439	  Say Y here if you intend to execute your compressed kernel image
1440	  (zImage) directly from ROM or flash.  If unsure, say N.
1441
1442config ARM_APPENDED_DTB
1443	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1444	depends on OF
1445	help
1446	  With this option, the boot code will look for a device tree binary
1447	  (DTB) appended to zImage
1448	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1449
1450	  This is meant as a backward compatibility convenience for those
1451	  systems with a bootloader that can't be upgraded to accommodate
1452	  the documented boot protocol using a device tree.
1453
1454	  Beware that there is very little in terms of protection against
1455	  this option being confused by leftover garbage in memory that might
1456	  look like a DTB header after a reboot if no actual DTB is appended
1457	  to zImage.  Do not leave this option active in a production kernel
1458	  if you don't intend to always append a DTB.  Proper passing of the
1459	  location into r2 of a bootloader provided DTB is always preferable
1460	  to this option.
1461
1462config ARM_ATAG_DTB_COMPAT
1463	bool "Supplement the appended DTB with traditional ATAG information"
1464	depends on ARM_APPENDED_DTB
1465	help
1466	  Some old bootloaders can't be updated to a DTB capable one, yet
1467	  they provide ATAGs with memory configuration, the ramdisk address,
1468	  the kernel cmdline string, etc.  Such information is dynamically
1469	  provided by the bootloader and can't always be stored in a static
1470	  DTB.  To allow a device tree enabled kernel to be used with such
1471	  bootloaders, this option allows zImage to extract the information
1472	  from the ATAG list and store it at run time into the appended DTB.
1473
1474choice
1475	prompt "Kernel command line type"
1476	depends on ARM_ATAG_DTB_COMPAT
1477	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1478
1479config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1480	bool "Use bootloader kernel arguments if available"
1481	help
1482	  Uses the command-line options passed by the boot loader instead of
1483	  the device tree bootargs property. If the boot loader doesn't provide
1484	  any, the device tree bootargs property will be used.
1485
1486config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1487	bool "Extend with bootloader kernel arguments"
1488	help
1489	  The command-line arguments provided by the boot loader will be
1490	  appended to the the device tree bootargs property.
1491
1492endchoice
1493
1494config CMDLINE
1495	string "Default kernel command string"
1496	default ""
1497	help
1498	  On some architectures (e.g. CATS), there is currently no way
1499	  for the boot loader to pass arguments to the kernel. For these
1500	  architectures, you should supply some command-line options at build
1501	  time by entering them here. As a minimum, you should specify the
1502	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
1503
1504choice
1505	prompt "Kernel command line type"
1506	depends on CMDLINE != ""
1507	default CMDLINE_FROM_BOOTLOADER
1508
1509config CMDLINE_FROM_BOOTLOADER
1510	bool "Use bootloader kernel arguments if available"
1511	help
1512	  Uses the command-line options passed by the boot loader. If
1513	  the boot loader doesn't provide any, the default kernel command
1514	  string provided in CMDLINE will be used.
1515
1516config CMDLINE_EXTEND
1517	bool "Extend bootloader kernel arguments"
1518	help
1519	  The command-line arguments provided by the boot loader will be
1520	  appended to the default kernel command string.
1521
1522config CMDLINE_FORCE
1523	bool "Always use the default kernel command string"
1524	help
1525	  Always use the default kernel command string, even if the boot
1526	  loader passes other arguments to the kernel.
1527	  This is useful if you cannot or don't want to change the
1528	  command-line options your boot loader passes to the kernel.
1529endchoice
1530
1531config XIP_KERNEL
1532	bool "Kernel Execute-In-Place from ROM"
1533	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1534	depends on !ARM_PATCH_IDIV && !ARM_PATCH_PHYS_VIRT && !SMP_ON_UP
1535	help
1536	  Execute-In-Place allows the kernel to run from non-volatile storage
1537	  directly addressable by the CPU, such as NOR flash. This saves RAM
1538	  space since the text section of the kernel is not loaded from flash
1539	  to RAM.  Read-write sections, such as the data section and stack,
1540	  are still copied to RAM.  The XIP kernel is not compressed since
1541	  it has to run directly from flash, so it will take more space to
1542	  store it.  The flash address used to link the kernel object files,
1543	  and for storing it, is configuration dependent. Therefore, if you
1544	  say Y here, you must know the proper physical address where to
1545	  store the kernel image depending on your own flash memory usage.
1546
1547	  Also note that the make target becomes "make xipImage" rather than
1548	  "make zImage" or "make Image".  The final kernel binary to put in
1549	  ROM memory will be arch/arm/boot/xipImage.
1550
1551	  If unsure, say N.
1552
1553config XIP_PHYS_ADDR
1554	hex "XIP Kernel Physical Location"
1555	depends on XIP_KERNEL
1556	default "0x00080000"
1557	help
1558	  This is the physical address in your flash memory the kernel will
1559	  be linked for and stored to.  This address is dependent on your
1560	  own flash usage.
1561
1562config XIP_DEFLATED_DATA
1563	bool "Store kernel .data section compressed in ROM"
1564	depends on XIP_KERNEL
1565	select ZLIB_INFLATE
1566	help
1567	  Before the kernel is actually executed, its .data section has to be
1568	  copied to RAM from ROM. This option allows for storing that data
1569	  in compressed form and decompressed to RAM rather than merely being
1570	  copied, saving some precious ROM space. A possible drawback is a
1571	  slightly longer boot delay.
1572
1573config ARCH_SUPPORTS_KEXEC
1574	def_bool (!SMP || PM_SLEEP_SMP) && MMU
1575
1576config ATAGS_PROC
1577	bool "Export atags in procfs"
1578	depends on ATAGS && KEXEC
1579	default y
1580	help
1581	  Should the atags used to boot the kernel be exported in an "atags"
1582	  file in procfs. Useful with kexec.
1583
1584config ARCH_SUPPORTS_CRASH_DUMP
1585	def_bool y
1586
1587config ARCH_DEFAULT_CRASH_DUMP
1588	def_bool y
1589
1590config AUTO_ZRELADDR
1591	bool "Auto calculation of the decompressed kernel image address" if !ARCH_MULTIPLATFORM
1592	default !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
1593	help
1594	  ZRELADDR is the physical address where the decompressed kernel
1595	  image will be placed. If AUTO_ZRELADDR is selected, the address
1596	  will be determined at run-time, either by masking the current IP
1597	  with 0xf8000000, or, if invalid, from the DTB passed in r2.
1598	  This assumes the zImage being placed in the first 128MB from
1599	  start of memory.
1600
1601config EFI_STUB
1602	bool
1603
1604config EFI
1605	bool "UEFI runtime support"
1606	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
1607	select UCS2_STRING
1608	select EFI_PARAMS_FROM_FDT
1609	select EFI_STUB
1610	select EFI_GENERIC_STUB
1611	select EFI_RUNTIME_WRAPPERS
1612	help
1613	  This option provides support for runtime services provided
1614	  by UEFI firmware (such as non-volatile variables, realtime
1615	  clock, and platform reset). A UEFI stub is also provided to
1616	  allow the kernel to be booted as an EFI application. This
1617	  is only useful for kernels that may run on systems that have
1618	  UEFI firmware.
1619
1620config DMI
1621	bool "Enable support for SMBIOS (DMI) tables"
1622	depends on EFI
1623	default y
1624	help
1625	  This enables SMBIOS/DMI feature for systems.
1626
1627	  This option is only useful on systems that have UEFI firmware.
1628	  However, even with this option, the resultant kernel should
1629	  continue to boot on existing non-UEFI platforms.
1630
1631	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1632	  i.e., the the practice of identifying the platform via DMI to
1633	  decide whether certain workarounds for buggy hardware and/or
1634	  firmware need to be enabled. This would require the DMI subsystem
1635	  to be enabled much earlier than we do on ARM, which is non-trivial.
1636
1637endmenu
1638
1639menu "CPU Power Management"
1640
1641source "drivers/cpufreq/Kconfig"
1642
1643source "drivers/cpuidle/Kconfig"
1644
1645endmenu
1646
1647menu "Floating point emulation"
1648
1649comment "At least one emulation must be selected"
1650
1651config FPE_NWFPE
1652	bool "NWFPE math emulation"
1653	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1654	help
1655	  Say Y to include the NWFPE floating point emulator in the kernel.
1656	  This is necessary to run most binaries. Linux does not currently
1657	  support floating point hardware so you need to say Y here even if
1658	  your machine has an FPA or floating point co-processor podule.
1659
1660	  You may say N here if you are going to load the Acorn FPEmulator
1661	  early in the bootup.
1662
1663config FPE_NWFPE_XP
1664	bool "Support extended precision"
1665	depends on FPE_NWFPE
1666	help
1667	  Say Y to include 80-bit support in the kernel floating-point
1668	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
1669	  Note that gcc does not generate 80-bit operations by default,
1670	  so in most cases this option only enlarges the size of the
1671	  floating point emulator without any good reason.
1672
1673	  You almost surely want to say N here.
1674
1675config FPE_FASTFPE
1676	bool "FastFPE math emulation (EXPERIMENTAL)"
1677	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1678	help
1679	  Say Y here to include the FAST floating point emulator in the kernel.
1680	  This is an experimental much faster emulator which now also has full
1681	  precision for the mantissa.  It does not support any exceptions.
1682	  It is very simple, and approximately 3-6 times faster than NWFPE.
1683
1684	  It should be sufficient for most programs.  It may be not suitable
1685	  for scientific calculations, but you have to check this for yourself.
1686	  If you do not feel you need a faster FP emulation you should better
1687	  choose NWFPE.
1688
1689config VFP
1690	bool "VFP-format floating point maths"
1691	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1692	help
1693	  Say Y to include VFP support code in the kernel. This is needed
1694	  if your hardware includes a VFP unit.
1695
1696	  Please see <file:Documentation/arch/arm/vfp/release-notes.rst> for
1697	  release notes and additional status information.
1698
1699	  Say N if your target does not have VFP hardware.
1700
1701config VFPv3
1702	bool
1703	depends on VFP
1704	default y if CPU_V7
1705
1706config NEON
1707	bool "Advanced SIMD (NEON) Extension support"
1708	depends on VFPv3 && CPU_V7
1709	help
1710	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1711	  Extension.
1712
1713config KERNEL_MODE_NEON
1714	bool "Support for NEON in kernel mode"
1715	depends on NEON && AEABI
1716	help
1717	  Say Y to include support for NEON in kernel mode.
1718
1719endmenu
1720
1721config ARCH_CC_CAN_LINK
1722	bool
1723	default $(cc_can_link_user,-mlittle-endian) if CPU_LITTLE_ENDIAN
1724	default $(cc_can_link_user,-mbig-endian -mbe8) if CPU_ENDIAN_BE8
1725	default $(cc_can_link_user,-mbig-endian -mbe32) if CPU_ENDIAN_BE32
1726
1727config ARCH_USERFLAGS
1728	string
1729	default "-mlittle-endian" if CPU_LITTLE_ENDIAN
1730	default "-mbig-endian -mbe8" if CPU_ENDIAN_BE8
1731	default "-mbig-endian -mbe32" if CPU_ENDIAN_BE32
1732
1733menu "Power management options"
1734
1735source "kernel/power/Kconfig"
1736
1737config ARCH_SUSPEND_POSSIBLE
1738	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
1739		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
1740	def_bool y
1741
1742config ARM_CPU_SUSPEND
1743	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
1744	depends on ARCH_SUSPEND_POSSIBLE
1745
1746config ARCH_HIBERNATION_POSSIBLE
1747	bool
1748	depends on MMU
1749	default y if ARCH_SUSPEND_POSSIBLE
1750
1751endmenu
1752