Lines Matching +full:11 +full:- +full:bit
1 // SPDX-License-Identifier: GPL-2.0
8 #include <linux/clk-provider.h>
13 #include <dt-bindings/clock/renesas,r9a09g047-cpg.h>
15 #include "rzv2h-cpg.h"
190 BUS_MSTOP(5, BIT(9))),
192 BUS_MSTOP(3, BIT(2))),
194 BUS_MSTOP(3, BIT(3))),
196 BUS_MSTOP(10, BIT(11))),
198 BUS_MSTOP(10, BIT(12))),
202 BUS_MSTOP(3, BIT(5))),
204 BUS_MSTOP(6, BIT(11))),
206 BUS_MSTOP(6, BIT(12))),
208 BUS_MSTOP(1, BIT(0))),
210 BUS_MSTOP(1, BIT(0))),
212 BUS_MSTOP(5, BIT(12))),
214 BUS_MSTOP(5, BIT(12))),
216 BUS_MSTOP(5, BIT(13))),
218 BUS_MSTOP(5, BIT(13))),
220 BUS_MSTOP(3, BIT(14))),
222 BUS_MSTOP(10, BIT(15))),
224 BUS_MSTOP(10, BIT(15))),
226 BUS_MSTOP(10, BIT(15))),
228 BUS_MSTOP(3, BIT(13))),
230 BUS_MSTOP(1, BIT(1))),
232 BUS_MSTOP(1, BIT(2))),
234 BUS_MSTOP(1, BIT(3))),
236 BUS_MSTOP(1, BIT(4))),
238 BUS_MSTOP(1, BIT(5))),
240 BUS_MSTOP(1, BIT(6))),
242 BUS_MSTOP(1, BIT(7))),
243 DEF_MOD("riic_7_ckm", CLK_PLLCLN_DIV16, 9, 11, 4, 27,
244 BUS_MSTOP(1, BIT(8))),
246 BUS_MSTOP(10, BIT(14))),
248 BUS_MSTOP(10, BIT(14))),
250 BUS_MSTOP(10, BIT(14))),
252 BUS_MSTOP(4, BIT(5))),
254 BUS_MSTOP(4, BIT(5))),
256 BUS_MSTOP(4, BIT(5))),
258 BUS_MSTOP(8, BIT(2))),
260 BUS_MSTOP(8, BIT(2))),
262 BUS_MSTOP(8, BIT(2))),
264 BUS_MSTOP(8, BIT(2))),
266 BUS_MSTOP(8, BIT(3))),
268 BUS_MSTOP(8, BIT(3))),
270 BUS_MSTOP(8, BIT(3))),
272 BUS_MSTOP(8, BIT(3))),
273 DEF_MOD("sdhi_2_imclk", CLK_PLLCLN_DIV8, 10, 11, 5, 11,
274 BUS_MSTOP(8, BIT(4))),
276 BUS_MSTOP(8, BIT(4))),
278 BUS_MSTOP(8, BIT(4))),
280 BUS_MSTOP(8, BIT(4))),
282 BUS_MSTOP(7, BIT(12))),
283 DEF_MOD("usb3_0_pclk_usbtst", CLK_PLLDTY_ACPU_DIV4, 11, 0, 5, 16,
284 BUS_MSTOP(7, BIT(14))),
285 DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_tx_i", CLK_SMUX2_GBE0_TXCLK, 11, 8, 5, 24,
286 BUS_MSTOP(8, BIT(5)), 1),
287 DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_rx_i", CLK_SMUX2_GBE0_RXCLK, 11, 9, 5, 25,
288 BUS_MSTOP(8, BIT(5)), 1),
289 DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_tx_180_i", CLK_SMUX2_GBE0_TXCLK, 11, 10, 5, 26,
290 BUS_MSTOP(8, BIT(5)), 1),
291 DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_rx_180_i", CLK_SMUX2_GBE0_RXCLK, 11, 11, 5, 27,
292 BUS_MSTOP(8, BIT(5)), 1),
293 DEF_MOD("gbeth_0_aclk_csr_i", CLK_PLLDTY_DIV8, 11, 12, 5, 28,
294 BUS_MSTOP(8, BIT(5))),
295 DEF_MOD("gbeth_0_aclk_i", CLK_PLLDTY_DIV8, 11, 13, 5, 29,
296 BUS_MSTOP(8, BIT(5))),
297 DEF_MOD_MUX_EXTERNAL("gbeth_1_clk_tx_i", CLK_SMUX2_GBE1_TXCLK, 11, 14, 5, 30,
298 BUS_MSTOP(8, BIT(6)), 1),
299 DEF_MOD_MUX_EXTERNAL("gbeth_1_clk_rx_i", CLK_SMUX2_GBE1_RXCLK, 11, 15, 5, 31,
300 BUS_MSTOP(8, BIT(6)), 1),
302 BUS_MSTOP(8, BIT(6)), 1),
304 BUS_MSTOP(8, BIT(6)), 1),
306 BUS_MSTOP(8, BIT(6))),
308 BUS_MSTOP(8, BIT(6))),
310 BUS_MSTOP(9, BIT(4))),
312 BUS_MSTOP(9, BIT(4))),
314 BUS_MSTOP(9, BIT(4))),
316 BUS_MSTOP(3, BIT(4))),
318 BUS_MSTOP(3, BIT(4))),
320 BUS_MSTOP(3, BIT(4))),
322 BUS_MSTOP(2, BIT(15))),
336 DEF_RST(5, 10, 2, 11), /* GPT_0_RST_S_REG */
337 DEF_RST(5, 11, 2, 12), /* GPT_1_RST_P_REG */
347 DEF_RST(9, 10, 4, 11), /* RIIC_2_MRST */
348 DEF_RST(9, 11, 4, 12), /* RIIC_3_MRST */
362 DEF_RST(11, 0, 5, 1), /* GBETH_0_ARESETN_I */
363 DEF_RST(11, 1, 5, 2), /* GBETH_1_ARESETN_I */