xref: /linux/tools/perf/pmu-events/arch/x86/knightslanding/floating-point.json (revision a1ff5a7d78a036d6c2178ee5acd6ba4946243800)
1ff3d02b2SIan Rogers[
2ff3d02b2SIan Rogers    {
3ff3d02b2SIan Rogers        "BriefDescription": "Counts the number of floating operations retired that required microcode assists",
4*025cce25SIan Rogers        "Counter": "0,1",
5ff3d02b2SIan Rogers        "EventCode": "0xC3",
6ff3d02b2SIan Rogers        "EventName": "MACHINE_CLEARS.FP_ASSIST",
7ff3d02b2SIan Rogers        "PublicDescription": "This event counts the number of times that the pipeline stalled due to FP operations needing assists.",
8ff3d02b2SIan Rogers        "SampleAfterValue": "200003",
9ff3d02b2SIan Rogers        "UMask": "0x4"
10ff3d02b2SIan Rogers    },
11ff3d02b2SIan Rogers    {
12f9418b52SIan Rogers        "BriefDescription": "Counts the number of packed SSE, AVX, AVX2, AVX-512 micro-ops (both floating point and integer) except for loads (memory-to-register mov-type micro-ops), packed byte and word multiplies.",
13*025cce25SIan Rogers        "Counter": "0,1",
14ff3d02b2SIan Rogers        "EventCode": "0xC2",
15ff3d02b2SIan Rogers        "EventName": "UOPS_RETIRED.PACKED_SIMD",
16f9418b52SIan Rogers        "PublicDescription": "The length of the packed operation (128bits, 256bits or 512bits) is not taken into account when updating the counter; all count the same (+1). \r\nMask (k) registers are ignored. For example: a micro-op operating with a mask that only enables one element or even zero elements will still trigger this counter (+1)\r\nThis event is defined at the micro-op level and not instruction level. Most instructions are implemented with one micro-op but not all.",
17ff3d02b2SIan Rogers        "SampleAfterValue": "200003",
18ff3d02b2SIan Rogers        "UMask": "0x40"
19ff3d02b2SIan Rogers    },
20ff3d02b2SIan Rogers    {
21f9418b52SIan Rogers        "BriefDescription": "Counts the number of scalar SSE, AVX, AVX2, AVX-512 micro-ops except for loads (memory-to-register mov-type micro ops), division, sqrt.",
22*025cce25SIan Rogers        "Counter": "0,1",
23ff3d02b2SIan Rogers        "EventCode": "0xC2",
24ff3d02b2SIan Rogers        "EventName": "UOPS_RETIRED.SCALAR_SIMD",
25f9418b52SIan Rogers        "PublicDescription": "This event is defined at the micro-op level and not instruction level. Most instructions are implemented with one micro-op but not all.",
26ff3d02b2SIan Rogers        "SampleAfterValue": "200003",
27ff3d02b2SIan Rogers        "UMask": "0x20"
28ff3d02b2SIan Rogers    }
29ff3d02b2SIan Rogers]
30