1902ea4eeSAndi Kleen[ 2902ea4eeSAndi Kleen { 3*2782403cSIan Rogers "BriefDescription": "Cycles with any input/output SSE or FP assist.", 4902ea4eeSAndi Kleen "Counter": "0,1,2,3", 5*2782403cSIan Rogers "CounterHTOff": "0,1,2,3", 6*2782403cSIan Rogers "CounterMask": "1", 7902ea4eeSAndi Kleen "EventCode": "0xCA", 8902ea4eeSAndi Kleen "EventName": "FP_ASSIST.ANY", 9902ea4eeSAndi Kleen "SampleAfterValue": "100003", 10*2782403cSIan Rogers "UMask": "0x1e" 11*2782403cSIan Rogers }, 12*2782403cSIan Rogers { 13*2782403cSIan Rogers "BriefDescription": "Number of SIMD FP assists due to input values.", 14*2782403cSIan Rogers "Counter": "0,1,2,3", 15*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 16*2782403cSIan Rogers "EventCode": "0xCA", 17*2782403cSIan Rogers "EventName": "FP_ASSIST.SIMD_INPUT", 18*2782403cSIan Rogers "SampleAfterValue": "100003", 19*2782403cSIan Rogers "UMask": "0x10" 20*2782403cSIan Rogers }, 21*2782403cSIan Rogers { 22*2782403cSIan Rogers "BriefDescription": "Number of SIMD FP assists due to Output values.", 23*2782403cSIan Rogers "Counter": "0,1,2,3", 24*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 25*2782403cSIan Rogers "EventCode": "0xCA", 26*2782403cSIan Rogers "EventName": "FP_ASSIST.SIMD_OUTPUT", 27*2782403cSIan Rogers "SampleAfterValue": "100003", 28*2782403cSIan Rogers "UMask": "0x8" 29*2782403cSIan Rogers }, 30*2782403cSIan Rogers { 31*2782403cSIan Rogers "BriefDescription": "Number of X87 assists due to input value.", 32*2782403cSIan Rogers "Counter": "0,1,2,3", 33*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 34*2782403cSIan Rogers "EventCode": "0xCA", 35*2782403cSIan Rogers "EventName": "FP_ASSIST.X87_INPUT", 36*2782403cSIan Rogers "SampleAfterValue": "100003", 37*2782403cSIan Rogers "UMask": "0x4" 38*2782403cSIan Rogers }, 39*2782403cSIan Rogers { 40*2782403cSIan Rogers "BriefDescription": "Number of X87 assists due to output value.", 41*2782403cSIan Rogers "Counter": "0,1,2,3", 42*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 43*2782403cSIan Rogers "EventCode": "0xCA", 44*2782403cSIan Rogers "EventName": "FP_ASSIST.X87_OUTPUT", 45*2782403cSIan Rogers "SampleAfterValue": "100003", 46*2782403cSIan Rogers "UMask": "0x2" 47*2782403cSIan Rogers }, 48*2782403cSIan Rogers { 49*2782403cSIan Rogers "BriefDescription": "Number of SSE* or AVX-128 FP Computational packed double-precision uops issued this cycle.", 50*2782403cSIan Rogers "Counter": "0,1,2,3", 51*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 52*2782403cSIan Rogers "EventCode": "0x10", 53*2782403cSIan Rogers "EventName": "FP_COMP_OPS_EXE.SSE_PACKED_DOUBLE", 54*2782403cSIan Rogers "SampleAfterValue": "2000003", 55*2782403cSIan Rogers "UMask": "0x10" 56*2782403cSIan Rogers }, 57*2782403cSIan Rogers { 58*2782403cSIan Rogers "BriefDescription": "Number of SSE* or AVX-128 FP Computational packed single-precision uops issued this cycle.", 59*2782403cSIan Rogers "Counter": "0,1,2,3", 60*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 61*2782403cSIan Rogers "EventCode": "0x10", 62*2782403cSIan Rogers "EventName": "FP_COMP_OPS_EXE.SSE_PACKED_SINGLE", 63*2782403cSIan Rogers "SampleAfterValue": "2000003", 64*2782403cSIan Rogers "UMask": "0x40" 65*2782403cSIan Rogers }, 66*2782403cSIan Rogers { 67*2782403cSIan Rogers "BriefDescription": "Number of SSE* or AVX-128 FP Computational scalar double-precision uops issued this cycle.", 68*2782403cSIan Rogers "Counter": "0,1,2,3", 69*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 70*2782403cSIan Rogers "EventCode": "0x10", 71*2782403cSIan Rogers "EventName": "FP_COMP_OPS_EXE.SSE_SCALAR_DOUBLE", 72*2782403cSIan Rogers "SampleAfterValue": "2000003", 73*2782403cSIan Rogers "UMask": "0x80" 74*2782403cSIan Rogers }, 75*2782403cSIan Rogers { 76*2782403cSIan Rogers "BriefDescription": "Number of SSE* or AVX-128 FP Computational scalar single-precision uops issued this cycle.", 77*2782403cSIan Rogers "Counter": "0,1,2,3", 78*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 79*2782403cSIan Rogers "EventCode": "0x10", 80*2782403cSIan Rogers "EventName": "FP_COMP_OPS_EXE.SSE_SCALAR_SINGLE", 81*2782403cSIan Rogers "SampleAfterValue": "2000003", 82*2782403cSIan Rogers "UMask": "0x20" 83*2782403cSIan Rogers }, 84*2782403cSIan Rogers { 85*2782403cSIan Rogers "BriefDescription": "Number of FP Computational Uops Executed this cycle. The number of FADD, FSUB, FCOM, FMULs, integer MULsand IMULs, FDIVs, FPREMs, FSQRTS, integer DIVs, and IDIVs. This event does not distinguish an FADD used in the middle of a transcendental flow from a s.", 86*2782403cSIan Rogers "Counter": "0,1,2,3", 87*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 88*2782403cSIan Rogers "EventCode": "0x10", 89*2782403cSIan Rogers "EventName": "FP_COMP_OPS_EXE.X87", 90*2782403cSIan Rogers "SampleAfterValue": "2000003", 91*2782403cSIan Rogers "UMask": "0x1" 92*2782403cSIan Rogers }, 93*2782403cSIan Rogers { 94*2782403cSIan Rogers "BriefDescription": "Number of GSSE memory assist for stores. GSSE microcode assist is being invoked whenever the hardware is unable to properly handle GSSE-256b operations.", 95*2782403cSIan Rogers "Counter": "0,1,2,3", 96*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 97*2782403cSIan Rogers "EventCode": "0xC1", 98*2782403cSIan Rogers "EventName": "OTHER_ASSISTS.AVX_STORE", 99*2782403cSIan Rogers "SampleAfterValue": "100003", 100*2782403cSIan Rogers "UMask": "0x8" 101*2782403cSIan Rogers }, 102*2782403cSIan Rogers { 103*2782403cSIan Rogers "BriefDescription": "Number of transitions from AVX-256 to legacy SSE when penalty applicable.", 104*2782403cSIan Rogers "Counter": "0,1,2,3", 105*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 106*2782403cSIan Rogers "EventCode": "0xC1", 107*2782403cSIan Rogers "EventName": "OTHER_ASSISTS.AVX_TO_SSE", 108*2782403cSIan Rogers "SampleAfterValue": "100003", 109*2782403cSIan Rogers "UMask": "0x10" 110*2782403cSIan Rogers }, 111*2782403cSIan Rogers { 112*2782403cSIan Rogers "BriefDescription": "Number of transitions from SSE to AVX-256 when penalty applicable.", 113*2782403cSIan Rogers "Counter": "0,1,2,3", 114*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 115*2782403cSIan Rogers "EventCode": "0xC1", 116*2782403cSIan Rogers "EventName": "OTHER_ASSISTS.SSE_TO_AVX", 117*2782403cSIan Rogers "SampleAfterValue": "100003", 118*2782403cSIan Rogers "UMask": "0x20" 119*2782403cSIan Rogers }, 120*2782403cSIan Rogers { 121*2782403cSIan Rogers "BriefDescription": "Number of AVX-256 Computational FP double precision uops issued this cycle.", 122*2782403cSIan Rogers "Counter": "0,1,2,3", 123*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 124*2782403cSIan Rogers "EventCode": "0x11", 125*2782403cSIan Rogers "EventName": "SIMD_FP_256.PACKED_DOUBLE", 126*2782403cSIan Rogers "SampleAfterValue": "2000003", 127*2782403cSIan Rogers "UMask": "0x2" 128*2782403cSIan Rogers }, 129*2782403cSIan Rogers { 130*2782403cSIan Rogers "BriefDescription": "Number of GSSE-256 Computational FP single precision uops issued this cycle.", 131*2782403cSIan Rogers "Counter": "0,1,2,3", 132*2782403cSIan Rogers "CounterHTOff": "0,1,2,3,4,5,6,7", 133*2782403cSIan Rogers "EventCode": "0x11", 134*2782403cSIan Rogers "EventName": "SIMD_FP_256.PACKED_SINGLE", 135*2782403cSIan Rogers "SampleAfterValue": "2000003", 136*2782403cSIan Rogers "UMask": "0x1" 137902ea4eeSAndi Kleen } 138902ea4eeSAndi Kleen]