xref: /linux/tools/perf/pmu-events/arch/x86/ivybridge/other.json (revision e04e2b760ddbe3d7b283a05898c3a029085cd8cd)
1[
2    {
3        "BriefDescription": "Unhalted core cycles when the thread is in ring 0",
4        "Counter": "0,1,2,3",
5        "EventCode": "0x5C",
6        "EventName": "CPL_CYCLES.RING0",
7        "PublicDescription": "Unhalted core cycles when the thread is in ring 0.",
8        "SampleAfterValue": "2000003",
9        "UMask": "0x1"
10    },
11    {
12        "BriefDescription": "Number of intervals between processor halts while thread is in ring 0",
13        "Counter": "0,1,2,3",
14        "CounterMask": "1",
15        "EdgeDetect": "1",
16        "EventCode": "0x5C",
17        "EventName": "CPL_CYCLES.RING0_TRANS",
18        "PublicDescription": "Number of intervals between processor halts while thread is in ring 0.",
19        "SampleAfterValue": "100007",
20        "UMask": "0x1"
21    },
22    {
23        "BriefDescription": "Unhalted core cycles when thread is in rings 1, 2, or 3",
24        "Counter": "0,1,2,3",
25        "EventCode": "0x5C",
26        "EventName": "CPL_CYCLES.RING123",
27        "PublicDescription": "Unhalted core cycles when the thread is not in ring 0.",
28        "SampleAfterValue": "2000003",
29        "UMask": "0x2"
30    },
31    {
32        "BriefDescription": "Cycles when L1 and L2 are locked due to UC or split lock",
33        "Counter": "0,1,2,3",
34        "EventCode": "0x63",
35        "EventName": "LOCK_CYCLES.SPLIT_LOCK_UC_LOCK_DURATION",
36        "PublicDescription": "Cycles in which the L1D and L2 are locked, due to a UC lock or split lock.",
37        "SampleAfterValue": "2000003",
38        "UMask": "0x1"
39    }
40]
41