xref: /linux/tools/perf/pmu-events/arch/x86/elkhartlake/cache.json (revision 3c9c31571105fcc1844b813743b676aaf63c9077)
1aa1bd892SJin Yao[
2aa1bd892SJin Yao    {
3*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of core requests (demand and L1 prefetchers) rejected by the L2 queue (L2Q) due to a full condition.",
4*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
5*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
6*3c9c3157SIan Rogers        "EventCode": "0x31",
7*3c9c3157SIan Rogers        "EventName": "CORE_REJECT_L2Q.ANY",
8*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
9*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
10*3c9c3157SIan Rogers        "PublicDescription": "Counts the number of (demand and L1 prefetchers) core requests rejected by the L2 queue (L2Q) due to a full or nearly full condition, which likely indicates back pressure from L2Q.  It also counts requests that would have gone directly to the External Queue (XQ), but are rejected due to a full or nearly full condition, indicating back pressure from the IDI link.  The L2Q may also reject transactions  from a core to ensure fairness between cores, or to delay a cores dirty eviction when the address conflicts incoming external snoops.  (Note that L2 prefetcher requests that are dropped are not counted by this event).  Counts on a per core basis.",
11*3c9c3157SIan Rogers        "SampleAfterValue": "200003"
12*3c9c3157SIan Rogers    },
13*3c9c3157SIan Rogers    {
14*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of L1D cacheline (dirty) evictions caused by load misses, stores, and prefetches.",
15aa1bd892SJin Yao        "CollectPEBSRecord": "2",
16aa1bd892SJin Yao        "Counter": "0,1,2,3",
17aa1bd892SJin Yao        "EventCode": "0x51",
18aa1bd892SJin Yao        "EventName": "DL1.DIRTY_EVICTION",
19*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
20aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
21*3c9c3157SIan Rogers        "PublicDescription": "Counts the number of L1D cacheline (dirty) evictions caused by load misses, stores, and prefetches.  Does not count evictions or dirty writebacks caused by snoops.  Does not count a replacement unless a (dirty) line was written back.",
22aa1bd892SJin Yao        "SampleAfterValue": "200003",
23aa1bd892SJin Yao        "UMask": "0x1"
24aa1bd892SJin Yao    },
25aa1bd892SJin Yao    {
26*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of demand and prefetch transactions that the External Queue (XQ) rejects due to a full or near full condition.",
27*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
28*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
29*3c9c3157SIan Rogers        "EventCode": "0x30",
30*3c9c3157SIan Rogers        "EventName": "L2_REJECT_XQ.ANY",
31*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
32*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
33*3c9c3157SIan Rogers        "PublicDescription": "Counts the number of demand and prefetch transactions that the External Queue (XQ) rejects due to a full or near full condition which likely indicates back pressure from the IDI link.  The XQ may reject transactions from the L2Q (non-cacheable requests), BBL (L2 misses) and WOB (L2 write-back victims).",
34*3c9c3157SIan Rogers        "SampleAfterValue": "200003"
35*3c9c3157SIan Rogers    },
36*3c9c3157SIan Rogers    {
37*3c9c3157SIan Rogers        "BriefDescription": "Counts the total number of L2 Cache accesses. Counts on a per core basis.",
38*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
39*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
40*3c9c3157SIan Rogers        "EventCode": "0x24",
41*3c9c3157SIan Rogers        "EventName": "L2_REQUEST.ALL",
42*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
43*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
44*3c9c3157SIan Rogers        "PublicDescription": "Counts the total number of L2 Cache Accesses, includes hits, misses, rejects  front door requests for CRd/DRd/RFO/ItoM/L2 Prefetches only.  Counts on a per core basis.",
45*3c9c3157SIan Rogers        "SampleAfterValue": "200003"
46*3c9c3157SIan Rogers    },
47*3c9c3157SIan Rogers    {
48*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of L2 Cache accesses that resulted in a hit. Counts on a per core basis.",
49*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
50*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
51*3c9c3157SIan Rogers        "EventCode": "0x24",
52*3c9c3157SIan Rogers        "EventName": "L2_REQUEST.HIT",
53*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
54*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
55*3c9c3157SIan Rogers        "PublicDescription": "Counts the number of L2 Cache accesses that resulted in a hit from a front door request only (does not include rejects or recycles), Counts on a per core basis.",
56*3c9c3157SIan Rogers        "SampleAfterValue": "200003",
57*3c9c3157SIan Rogers        "UMask": "0x2"
58*3c9c3157SIan Rogers    },
59*3c9c3157SIan Rogers    {
60*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of L2 Cache accesses that resulted in a miss. Counts on a per core basis.",
61*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
62*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
63*3c9c3157SIan Rogers        "EventCode": "0x24",
64*3c9c3157SIan Rogers        "EventName": "L2_REQUEST.MISS",
65*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
66*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
67*3c9c3157SIan Rogers        "PublicDescription": "Counts the number of L2 Cache accesses that resulted in a miss from a front door request only (does not include rejects or recycles). Counts on a per core basis.",
68*3c9c3157SIan Rogers        "SampleAfterValue": "200003",
69*3c9c3157SIan Rogers        "UMask": "0x1"
70*3c9c3157SIan Rogers    },
71*3c9c3157SIan Rogers    {
72*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of L2 Cache accesses that miss the L2 and get rejected. Counts on a per core basis.",
73*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
74*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
75*3c9c3157SIan Rogers        "EventCode": "0x24",
76*3c9c3157SIan Rogers        "EventName": "L2_REQUEST.REJECTS",
77*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
78*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
79*3c9c3157SIan Rogers        "PublicDescription": "Counts the number of L2 Cache accesses that miss the L2 and get BBL reject  short and long rejects (includes those counted in L2_reject_XQ.any). Counts on a per core basis.",
80*3c9c3157SIan Rogers        "SampleAfterValue": "200003",
81*3c9c3157SIan Rogers        "UMask": "0x4"
82*3c9c3157SIan Rogers    },
83*3c9c3157SIan Rogers    {
84aa1bd892SJin Yao        "BriefDescription": "Counts the number of cacheable memory requests that miss in the LLC. Counts on a per core basis.",
85aa1bd892SJin Yao        "CollectPEBSRecord": "2",
86aa1bd892SJin Yao        "Counter": "0,1,2,3",
87aa1bd892SJin Yao        "EventCode": "0x2e",
88aa1bd892SJin Yao        "EventName": "LONGEST_LAT_CACHE.MISS",
89*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
90aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
91*3c9c3157SIan Rogers        "PublicDescription": "Counts the number of cacheable memory requests that miss in the Last Level Cache (LLC). Requests include demand loads, reads for ownership (RFO), instruction fetches and L1 HW prefetches. If the platform has an L3 cache, the LLC is the L3 cache, otherwise it is the L2 cache. Counts on a per core basis.",
92aa1bd892SJin Yao        "SampleAfterValue": "200003",
93aa1bd892SJin Yao        "UMask": "0x41"
94aa1bd892SJin Yao    },
95aa1bd892SJin Yao    {
96aa1bd892SJin Yao        "BriefDescription": "Counts the number of cacheable memory requests that access the LLC. Counts on a per core basis.",
97aa1bd892SJin Yao        "CollectPEBSRecord": "2",
98aa1bd892SJin Yao        "Counter": "0,1,2,3",
99aa1bd892SJin Yao        "EventCode": "0x2e",
100aa1bd892SJin Yao        "EventName": "LONGEST_LAT_CACHE.REFERENCE",
101*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
102aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
103aa1bd892SJin Yao        "PublicDescription": "Counts the number of cacheable memory requests that access the Last Level Cache (LLC). Requests include demand loads, reads for ownership (RFO), instruction fetches and L1 HW prefetches. If the platform has an L3 cache, the LLC is the L3 cache, otherwise it is the L2 cache. Counts on a per core basis.",
104aa1bd892SJin Yao        "SampleAfterValue": "200003",
105aa1bd892SJin Yao        "UMask": "0x4f"
106aa1bd892SJin Yao    },
107aa1bd892SJin Yao    {
108*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of cycles the core is stalled due to an instruction cache or TLB miss which hit in the L2, LLC, DRAM or MMIO (Non-DRAM).",
109*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
110*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
111*3c9c3157SIan Rogers        "EventCode": "0x34",
112*3c9c3157SIan Rogers        "EventName": "MEM_BOUND_STALLS.IFETCH",
113*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
114*3c9c3157SIan Rogers        "SampleAfterValue": "200003",
115*3c9c3157SIan Rogers        "UMask": "0x38"
116*3c9c3157SIan Rogers    },
117*3c9c3157SIan Rogers    {
118aa1bd892SJin Yao        "BriefDescription": "Counts the number of cycles the core is stalled due to an instruction cache or TLB miss which hit in DRAM or MMIO (Non-DRAM).",
119aa1bd892SJin Yao        "CollectPEBSRecord": "2",
120aa1bd892SJin Yao        "Counter": "0,1,2,3",
121aa1bd892SJin Yao        "EventCode": "0x34",
122aa1bd892SJin Yao        "EventName": "MEM_BOUND_STALLS.IFETCH_DRAM_HIT",
123*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
124aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
125*3c9c3157SIan Rogers        "PublicDescription": "Counts the number of cycles the core is stalled due to an instruction cache or translation lookaside buffer (TLB) miss which hit in DRAM or MMIO (non-DRAM).",
126aa1bd892SJin Yao        "SampleAfterValue": "200003",
127aa1bd892SJin Yao        "UMask": "0x20"
128aa1bd892SJin Yao    },
129aa1bd892SJin Yao    {
130aa1bd892SJin Yao        "BriefDescription": "Counts the number of cycles the core is stalled due to an instruction cache or TLB miss which hit in the L2 cache.",
131aa1bd892SJin Yao        "CollectPEBSRecord": "2",
132aa1bd892SJin Yao        "Counter": "0,1,2,3",
133aa1bd892SJin Yao        "EventCode": "0x34",
134aa1bd892SJin Yao        "EventName": "MEM_BOUND_STALLS.IFETCH_L2_HIT",
135*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
136aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
137*3c9c3157SIan Rogers        "PublicDescription": "Counts the number of cycles the core is stalled due to an instruction cache or Translation Lookaside Buffer (TLB) miss which hit in the L2 cache.",
138aa1bd892SJin Yao        "SampleAfterValue": "200003",
139aa1bd892SJin Yao        "UMask": "0x8"
140aa1bd892SJin Yao    },
141aa1bd892SJin Yao    {
142aa1bd892SJin Yao        "BriefDescription": "Counts the number of cycles the core is stalled due to an instruction cache or TLB miss which hit in the LLC or other core with HITE/F/M.",
143aa1bd892SJin Yao        "CollectPEBSRecord": "2",
144aa1bd892SJin Yao        "Counter": "0,1,2,3",
145aa1bd892SJin Yao        "EventCode": "0x34",
146aa1bd892SJin Yao        "EventName": "MEM_BOUND_STALLS.IFETCH_LLC_HIT",
147*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
148aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
149*3c9c3157SIan Rogers        "PublicDescription": "Counts the number of cycles the core is stalled due to an instruction cache or Translation Lookaside Buffer (TLB) miss which hit in the Last Level Cache (LLC) or other core with HITE/F/M.",
150aa1bd892SJin Yao        "SampleAfterValue": "200003",
151aa1bd892SJin Yao        "UMask": "0x10"
152aa1bd892SJin Yao    },
153aa1bd892SJin Yao    {
154*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of cycles the core is stalled due to a demand load miss which hit in the L2, LLC, DRAM or MMIO (Non-DRAM).",
155*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
156*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
157*3c9c3157SIan Rogers        "EventCode": "0x34",
158*3c9c3157SIan Rogers        "EventName": "MEM_BOUND_STALLS.LOAD",
159*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
160*3c9c3157SIan Rogers        "SampleAfterValue": "200003",
161*3c9c3157SIan Rogers        "UMask": "0x7"
162*3c9c3157SIan Rogers    },
163*3c9c3157SIan Rogers    {
164aa1bd892SJin Yao        "BriefDescription": "Counts the number of cycles the core is stalled due to a demand load miss which hit in DRAM or MMIO (Non-DRAM).",
165aa1bd892SJin Yao        "CollectPEBSRecord": "2",
166aa1bd892SJin Yao        "Counter": "0,1,2,3",
167aa1bd892SJin Yao        "EventCode": "0x34",
168aa1bd892SJin Yao        "EventName": "MEM_BOUND_STALLS.LOAD_DRAM_HIT",
169*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
170aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
171aa1bd892SJin Yao        "SampleAfterValue": "200003",
172aa1bd892SJin Yao        "UMask": "0x4"
173aa1bd892SJin Yao    },
174aa1bd892SJin Yao    {
175aa1bd892SJin Yao        "BriefDescription": "Counts the number of cycles the core is stalled due to a demand load which hit in the L2 cache.",
176aa1bd892SJin Yao        "CollectPEBSRecord": "2",
177aa1bd892SJin Yao        "Counter": "0,1,2,3",
178aa1bd892SJin Yao        "EventCode": "0x34",
179aa1bd892SJin Yao        "EventName": "MEM_BOUND_STALLS.LOAD_L2_HIT",
180*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
181aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
182aa1bd892SJin Yao        "SampleAfterValue": "200003",
183aa1bd892SJin Yao        "UMask": "0x1"
184aa1bd892SJin Yao    },
185aa1bd892SJin Yao    {
186aa1bd892SJin Yao        "BriefDescription": "Counts the number of cycles the core is stalled due to a demand load which hit in the LLC or other core with HITE/F/M.",
187aa1bd892SJin Yao        "CollectPEBSRecord": "2",
188aa1bd892SJin Yao        "Counter": "0,1,2,3",
189aa1bd892SJin Yao        "EventCode": "0x34",
190aa1bd892SJin Yao        "EventName": "MEM_BOUND_STALLS.LOAD_LLC_HIT",
191*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
192aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
193*3c9c3157SIan Rogers        "PublicDescription": "Counts the number of cycles the core is stalled due to a demand load which hit in the Last Level Cache (LLC) or other core with HITE/F/M.",
194aa1bd892SJin Yao        "SampleAfterValue": "200003",
195aa1bd892SJin Yao        "UMask": "0x2"
196aa1bd892SJin Yao    },
197aa1bd892SJin Yao    {
198*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of cycles the core is stalled due to a store buffer being full.",
199aa1bd892SJin Yao        "CollectPEBSRecord": "2",
200aa1bd892SJin Yao        "Counter": "0,1,2,3",
201aa1bd892SJin Yao        "EventCode": "0x34",
202aa1bd892SJin Yao        "EventName": "MEM_BOUND_STALLS.STORE_BUFFER_FULL",
203*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
204aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
205aa1bd892SJin Yao        "SampleAfterValue": "200003",
206aa1bd892SJin Yao        "UMask": "0x40"
207aa1bd892SJin Yao    },
208aa1bd892SJin Yao    {
209*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of load uops retired that hit in DRAM.",
210*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
211aa1bd892SJin Yao        "Counter": "0,1,2,3",
212aa1bd892SJin Yao        "Data_LA": "1",
213aa1bd892SJin Yao        "EventCode": "0xd1",
214aa1bd892SJin Yao        "EventName": "MEM_LOAD_UOPS_RETIRED.DRAM_HIT",
215*3c9c3157SIan Rogers        "PEBS": "1",
216aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
217aa1bd892SJin Yao        "SampleAfterValue": "200003",
218aa1bd892SJin Yao        "UMask": "0x80"
219aa1bd892SJin Yao    },
220aa1bd892SJin Yao    {
221*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of load uops retired that hit in the L3 cache, in which a snoop was required and modified data was forwarded from another core or module.",
222*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
223*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
224*3c9c3157SIan Rogers        "Data_LA": "1",
225*3c9c3157SIan Rogers        "EventCode": "0xd1",
226*3c9c3157SIan Rogers        "EventName": "MEM_LOAD_UOPS_RETIRED.HITM",
227*3c9c3157SIan Rogers        "PEBS": "1",
228*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
229*3c9c3157SIan Rogers        "SampleAfterValue": "200003",
230*3c9c3157SIan Rogers        "UMask": "0x20"
231*3c9c3157SIan Rogers    },
232*3c9c3157SIan Rogers    {
233aa1bd892SJin Yao        "BriefDescription": "Counts the number of load uops retired that hit in the L1 data cache.",
234aa1bd892SJin Yao        "CollectPEBSRecord": "2",
235aa1bd892SJin Yao        "Counter": "0,1,2,3",
236aa1bd892SJin Yao        "Data_LA": "1",
237aa1bd892SJin Yao        "EventCode": "0xd1",
238aa1bd892SJin Yao        "EventName": "MEM_LOAD_UOPS_RETIRED.L1_HIT",
239aa1bd892SJin Yao        "PEBS": "1",
240aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
241aa1bd892SJin Yao        "SampleAfterValue": "200003",
242aa1bd892SJin Yao        "UMask": "0x1"
243aa1bd892SJin Yao    },
244aa1bd892SJin Yao    {
245aa1bd892SJin Yao        "BriefDescription": "Counts the number of load uops retired that miss in the L1 data cache.",
246aa1bd892SJin Yao        "CollectPEBSRecord": "2",
247aa1bd892SJin Yao        "Counter": "0,1,2,3",
248aa1bd892SJin Yao        "Data_LA": "1",
249aa1bd892SJin Yao        "EventCode": "0xd1",
250aa1bd892SJin Yao        "EventName": "MEM_LOAD_UOPS_RETIRED.L1_MISS",
251aa1bd892SJin Yao        "PEBS": "1",
252aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
253aa1bd892SJin Yao        "SampleAfterValue": "200003",
254aa1bd892SJin Yao        "UMask": "0x8"
255aa1bd892SJin Yao    },
256aa1bd892SJin Yao    {
257aa1bd892SJin Yao        "BriefDescription": "Counts the number of load uops retired that hit in the L2 cache.",
258aa1bd892SJin Yao        "CollectPEBSRecord": "2",
259aa1bd892SJin Yao        "Counter": "0,1,2,3",
260aa1bd892SJin Yao        "Data_LA": "1",
261aa1bd892SJin Yao        "EventCode": "0xd1",
262aa1bd892SJin Yao        "EventName": "MEM_LOAD_UOPS_RETIRED.L2_HIT",
263aa1bd892SJin Yao        "PEBS": "1",
264aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
265aa1bd892SJin Yao        "SampleAfterValue": "200003",
266aa1bd892SJin Yao        "UMask": "0x2"
267aa1bd892SJin Yao    },
268aa1bd892SJin Yao    {
269aa1bd892SJin Yao        "BriefDescription": "Counts the number of load uops retired that miss in the L2 cache.",
270aa1bd892SJin Yao        "CollectPEBSRecord": "2",
271aa1bd892SJin Yao        "Counter": "0,1,2,3",
272aa1bd892SJin Yao        "Data_LA": "1",
273aa1bd892SJin Yao        "EventCode": "0xd1",
274aa1bd892SJin Yao        "EventName": "MEM_LOAD_UOPS_RETIRED.L2_MISS",
275aa1bd892SJin Yao        "PEBS": "1",
276aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
277aa1bd892SJin Yao        "SampleAfterValue": "200003",
278aa1bd892SJin Yao        "UMask": "0x10"
279aa1bd892SJin Yao    },
280aa1bd892SJin Yao    {
281aa1bd892SJin Yao        "BriefDescription": "Counts the number of load uops retired that hit in the L3 cache.",
282aa1bd892SJin Yao        "CollectPEBSRecord": "2",
283aa1bd892SJin Yao        "Counter": "0,1,2,3",
284*3c9c3157SIan Rogers        "Data_LA": "1",
285aa1bd892SJin Yao        "EventCode": "0xd1",
286aa1bd892SJin Yao        "EventName": "MEM_LOAD_UOPS_RETIRED.L3_HIT",
287aa1bd892SJin Yao        "PEBS": "1",
288aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
289aa1bd892SJin Yao        "SampleAfterValue": "200003",
290aa1bd892SJin Yao        "UMask": "0x4"
291aa1bd892SJin Yao    },
292aa1bd892SJin Yao    {
293*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of memory uops retired.",
294*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
295*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
296*3c9c3157SIan Rogers        "Data_LA": "1",
297*3c9c3157SIan Rogers        "EventCode": "0xd0",
298*3c9c3157SIan Rogers        "EventName": "MEM_UOPS_RETIRED.ALL",
299*3c9c3157SIan Rogers        "PEBS": "1",
300*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
301*3c9c3157SIan Rogers        "PublicDescription": "Counts the number of memory uops retired.  A single uop that performs both a load AND a store will be counted as 1, not 2 (e.g. ADD [mem], CONST)",
302*3c9c3157SIan Rogers        "SampleAfterValue": "200003",
303*3c9c3157SIan Rogers        "UMask": "0x83"
304*3c9c3157SIan Rogers    },
305*3c9c3157SIan Rogers    {
306aa1bd892SJin Yao        "BriefDescription": "Counts the number of load uops retired.",
307aa1bd892SJin Yao        "CollectPEBSRecord": "2",
308aa1bd892SJin Yao        "Counter": "0,1,2,3",
309aa1bd892SJin Yao        "Data_LA": "1",
310aa1bd892SJin Yao        "EventCode": "0xd0",
311aa1bd892SJin Yao        "EventName": "MEM_UOPS_RETIRED.ALL_LOADS",
312aa1bd892SJin Yao        "PEBS": "1",
313aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
314aa1bd892SJin Yao        "PublicDescription": "Counts the total number of load uops retired.",
315aa1bd892SJin Yao        "SampleAfterValue": "200003",
316aa1bd892SJin Yao        "UMask": "0x81"
317aa1bd892SJin Yao    },
318aa1bd892SJin Yao    {
319aa1bd892SJin Yao        "BriefDescription": "Counts the number of store uops retired.",
320aa1bd892SJin Yao        "CollectPEBSRecord": "2",
321aa1bd892SJin Yao        "Counter": "0,1,2,3",
322aa1bd892SJin Yao        "Data_LA": "1",
323aa1bd892SJin Yao        "EventCode": "0xd0",
324aa1bd892SJin Yao        "EventName": "MEM_UOPS_RETIRED.ALL_STORES",
325aa1bd892SJin Yao        "PEBS": "1",
326aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
327aa1bd892SJin Yao        "PublicDescription": "Counts the total number of store uops retired.",
328aa1bd892SJin Yao        "SampleAfterValue": "200003",
329aa1bd892SJin Yao        "UMask": "0x82"
330aa1bd892SJin Yao    },
331aa1bd892SJin Yao    {
332*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of load uops retired that performed one or more locks.",
333*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
334*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
335*3c9c3157SIan Rogers        "Data_LA": "1",
336*3c9c3157SIan Rogers        "EventCode": "0xd0",
337*3c9c3157SIan Rogers        "EventName": "MEM_UOPS_RETIRED.LOCK_LOADS",
338*3c9c3157SIan Rogers        "PEBS": "1",
339*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
340*3c9c3157SIan Rogers        "SampleAfterValue": "200003",
341*3c9c3157SIan Rogers        "UMask": "0x21"
342*3c9c3157SIan Rogers    },
343*3c9c3157SIan Rogers    {
344*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of memory uops retired that were splits.",
345*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
346*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
347*3c9c3157SIan Rogers        "Data_LA": "1",
348*3c9c3157SIan Rogers        "EventCode": "0xd0",
349*3c9c3157SIan Rogers        "EventName": "MEM_UOPS_RETIRED.SPLIT",
350*3c9c3157SIan Rogers        "PEBS": "1",
351*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
352*3c9c3157SIan Rogers        "SampleAfterValue": "200003",
353*3c9c3157SIan Rogers        "UMask": "0x43"
354*3c9c3157SIan Rogers    },
355*3c9c3157SIan Rogers    {
356*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of retired split load uops.",
357*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
358*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
359*3c9c3157SIan Rogers        "Data_LA": "1",
360*3c9c3157SIan Rogers        "EventCode": "0xd0",
361*3c9c3157SIan Rogers        "EventName": "MEM_UOPS_RETIRED.SPLIT_LOADS",
362*3c9c3157SIan Rogers        "PEBS": "1",
363*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
364*3c9c3157SIan Rogers        "SampleAfterValue": "200003",
365*3c9c3157SIan Rogers        "UMask": "0x41"
366*3c9c3157SIan Rogers    },
367*3c9c3157SIan Rogers    {
368*3c9c3157SIan Rogers        "BriefDescription": "Counts the number of retired split store uops.",
369*3c9c3157SIan Rogers        "CollectPEBSRecord": "2",
370*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
371*3c9c3157SIan Rogers        "Data_LA": "1",
372*3c9c3157SIan Rogers        "EventCode": "0xd0",
373*3c9c3157SIan Rogers        "EventName": "MEM_UOPS_RETIRED.SPLIT_STORES",
374*3c9c3157SIan Rogers        "PEBS": "1",
375*3c9c3157SIan Rogers        "PEBScounters": "0,1,2,3",
376*3c9c3157SIan Rogers        "SampleAfterValue": "200003",
377*3c9c3157SIan Rogers        "UMask": "0x42"
378*3c9c3157SIan Rogers    },
379*3c9c3157SIan Rogers    {
380*3c9c3157SIan Rogers        "BriefDescription": "Counts all code reads that were supplied by the L3 cache.",
381*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
382*3c9c3157SIan Rogers        "EventCode": "0XB7",
383*3c9c3157SIan Rogers        "EventName": "OCR.ALL_CODE_RD.L3_HIT",
384*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
385*3c9c3157SIan Rogers        "MSRValue": "0x1F803C0044",
386*3c9c3157SIan Rogers        "Offcore": "1",
387*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
388*3c9c3157SIan Rogers        "UMask": "0x1"
389*3c9c3157SIan Rogers    },
390*3c9c3157SIan Rogers    {
391*3c9c3157SIan Rogers        "BriefDescription": "Counts all code reads that were supplied by the L3 cache where a snoop was sent, the snoop hit, and modified data was forwarded.",
392*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
393*3c9c3157SIan Rogers        "EventCode": "0XB7",
394*3c9c3157SIan Rogers        "EventName": "OCR.ALL_CODE_RD.L3_HIT.SNOOP_HITM",
395*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
396*3c9c3157SIan Rogers        "MSRValue": "0x10003C0044",
397*3c9c3157SIan Rogers        "Offcore": "1",
398*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
399*3c9c3157SIan Rogers        "UMask": "0x1"
400*3c9c3157SIan Rogers    },
401*3c9c3157SIan Rogers    {
402*3c9c3157SIan Rogers        "BriefDescription": "Counts all code reads that were supplied by the L3 cache where a snoop was sent, the snoop hit, but no data was forwarded.",
403*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
404*3c9c3157SIan Rogers        "EventCode": "0XB7",
405*3c9c3157SIan Rogers        "EventName": "OCR.ALL_CODE_RD.L3_HIT.SNOOP_HIT_NO_FWD",
406*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
407*3c9c3157SIan Rogers        "MSRValue": "0x4003C0044",
408*3c9c3157SIan Rogers        "Offcore": "1",
409*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
410*3c9c3157SIan Rogers        "UMask": "0x1"
411*3c9c3157SIan Rogers    },
412*3c9c3157SIan Rogers    {
413*3c9c3157SIan Rogers        "BriefDescription": "Counts all code reads that were supplied by the L3 cache where a snoop was sent, the snoop hit, and non-modified data was forwarded.",
414*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
415*3c9c3157SIan Rogers        "EventCode": "0XB7",
416*3c9c3157SIan Rogers        "EventName": "OCR.ALL_CODE_RD.L3_HIT.SNOOP_HIT_WITH_FWD",
417*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
418*3c9c3157SIan Rogers        "MSRValue": "0x8003C0044",
419*3c9c3157SIan Rogers        "Offcore": "1",
420*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
421*3c9c3157SIan Rogers        "UMask": "0x1"
422*3c9c3157SIan Rogers    },
423*3c9c3157SIan Rogers    {
424*3c9c3157SIan Rogers        "BriefDescription": "Counts all code reads that were supplied by the L3 cache where a snoop was sent but the snoop missed.",
425*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
426*3c9c3157SIan Rogers        "EventCode": "0XB7",
427*3c9c3157SIan Rogers        "EventName": "OCR.ALL_CODE_RD.L3_HIT.SNOOP_MISS",
428*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
429*3c9c3157SIan Rogers        "MSRValue": "0x2003C0044",
430*3c9c3157SIan Rogers        "Offcore": "1",
431*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
432*3c9c3157SIan Rogers        "UMask": "0x1"
433*3c9c3157SIan Rogers    },
434*3c9c3157SIan Rogers    {
435*3c9c3157SIan Rogers        "BriefDescription": "Counts all code reads that were supplied by the L3 cache where no snoop was needed to satisfy the request.",
436*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
437*3c9c3157SIan Rogers        "EventCode": "0XB7",
438*3c9c3157SIan Rogers        "EventName": "OCR.ALL_CODE_RD.L3_HIT.SNOOP_NOT_NEEDED",
439*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
440*3c9c3157SIan Rogers        "MSRValue": "0x1003C0044",
441*3c9c3157SIan Rogers        "Offcore": "1",
442*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
443*3c9c3157SIan Rogers        "UMask": "0x1"
444*3c9c3157SIan Rogers    },
445*3c9c3157SIan Rogers    {
446*3c9c3157SIan Rogers        "BriefDescription": "Counts modified writebacks from L1 cache and L2 cache that were supplied by the L3 cache.",
447*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
448*3c9c3157SIan Rogers        "EventCode": "0XB7",
449*3c9c3157SIan Rogers        "EventName": "OCR.COREWB_M.L3_HIT",
450*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
451*3c9c3157SIan Rogers        "MSRValue": "0x3001F803C0000",
452*3c9c3157SIan Rogers        "Offcore": "1",
453*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
454*3c9c3157SIan Rogers        "UMask": "0x1"
455*3c9c3157SIan Rogers    },
456*3c9c3157SIan Rogers    {
457*3c9c3157SIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by the L3 cache.",
458*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
459*3c9c3157SIan Rogers        "EventCode": "0XB7",
460*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.L3_HIT",
461*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
462*3c9c3157SIan Rogers        "MSRValue": "0x1F803C0004",
463*3c9c3157SIan Rogers        "Offcore": "1",
464*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
465*3c9c3157SIan Rogers        "UMask": "0x1"
466*3c9c3157SIan Rogers    },
467*3c9c3157SIan Rogers    {
468*3c9c3157SIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by the L3 cache where a snoop was sent, the snoop hit, and modified data was forwarded.",
469*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
470*3c9c3157SIan Rogers        "EventCode": "0XB7",
471*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.L3_HIT.SNOOP_HITM",
472*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
473*3c9c3157SIan Rogers        "MSRValue": "0x10003C0004",
474*3c9c3157SIan Rogers        "Offcore": "1",
475*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
476*3c9c3157SIan Rogers        "UMask": "0x1"
477*3c9c3157SIan Rogers    },
478*3c9c3157SIan Rogers    {
479*3c9c3157SIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by the L3 cache where a snoop was sent, the snoop hit, but no data was forwarded.",
480*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
481*3c9c3157SIan Rogers        "EventCode": "0XB7",
482*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.L3_HIT.SNOOP_HIT_NO_FWD",
483*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
484*3c9c3157SIan Rogers        "MSRValue": "0x4003C0004",
485*3c9c3157SIan Rogers        "Offcore": "1",
486*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
487*3c9c3157SIan Rogers        "UMask": "0x1"
488*3c9c3157SIan Rogers    },
489*3c9c3157SIan Rogers    {
490*3c9c3157SIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by the L3 cache where a snoop was sent, the snoop hit, and non-modified data was forwarded.",
491*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
492*3c9c3157SIan Rogers        "EventCode": "0XB7",
493*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.L3_HIT.SNOOP_HIT_WITH_FWD",
494*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
495*3c9c3157SIan Rogers        "MSRValue": "0x8003C0004",
496*3c9c3157SIan Rogers        "Offcore": "1",
497*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
498*3c9c3157SIan Rogers        "UMask": "0x1"
499*3c9c3157SIan Rogers    },
500*3c9c3157SIan Rogers    {
501*3c9c3157SIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by the L3 cache where a snoop was sent but the snoop missed.",
502*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
503*3c9c3157SIan Rogers        "EventCode": "0XB7",
504*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.L3_HIT.SNOOP_MISS",
505*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
506*3c9c3157SIan Rogers        "MSRValue": "0x2003C0004",
507*3c9c3157SIan Rogers        "Offcore": "1",
508*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
509*3c9c3157SIan Rogers        "UMask": "0x1"
510*3c9c3157SIan Rogers    },
511*3c9c3157SIan Rogers    {
512*3c9c3157SIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by the L3 cache where no snoop was needed to satisfy the request.",
513*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
514*3c9c3157SIan Rogers        "EventCode": "0XB7",
515*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.L3_HIT.SNOOP_NOT_NEEDED",
516*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
517*3c9c3157SIan Rogers        "MSRValue": "0x1003C0004",
518*3c9c3157SIan Rogers        "Offcore": "1",
519*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
520*3c9c3157SIan Rogers        "UMask": "0x1"
521*3c9c3157SIan Rogers    },
522*3c9c3157SIan Rogers    {
523*3c9c3157SIan Rogers        "BriefDescription": "Counts cacheable demand data reads, L1 data cache hardware prefetches and software prefetches (except PREFETCHW) that were supplied by the L3 cache.",
524*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
525*3c9c3157SIan Rogers        "EventCode": "0XB7",
526*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_DATA_AND_L1PF_RD.L3_HIT",
527*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
528*3c9c3157SIan Rogers        "MSRValue": "0x1F803C0001",
529*3c9c3157SIan Rogers        "Offcore": "1",
530*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
531*3c9c3157SIan Rogers        "UMask": "0x1"
532*3c9c3157SIan Rogers    },
533*3c9c3157SIan Rogers    {
534*3c9c3157SIan Rogers        "BriefDescription": "Counts cacheable demand data reads, L1 data cache hardware prefetches and software prefetches (except PREFETCHW) that were supplied by the L3 cache where a snoop was sent, the snoop hit, and modified data was forwarded.",
535*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
536*3c9c3157SIan Rogers        "EventCode": "0XB7",
537*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_DATA_AND_L1PF_RD.L3_HIT.SNOOP_HITM",
538*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
539*3c9c3157SIan Rogers        "MSRValue": "0x10003C0001",
540*3c9c3157SIan Rogers        "Offcore": "1",
541*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
542*3c9c3157SIan Rogers        "UMask": "0x1"
543*3c9c3157SIan Rogers    },
544*3c9c3157SIan Rogers    {
545*3c9c3157SIan Rogers        "BriefDescription": "Counts cacheable demand data reads, L1 data cache hardware prefetches and software prefetches (except PREFETCHW) that were supplied by the L3 cache where a snoop was sent, the snoop hit, but no data was forwarded.",
546*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
547*3c9c3157SIan Rogers        "EventCode": "0XB7",
548*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_DATA_AND_L1PF_RD.L3_HIT.SNOOP_HIT_NO_FWD",
549*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
550*3c9c3157SIan Rogers        "MSRValue": "0x4003C0001",
551*3c9c3157SIan Rogers        "Offcore": "1",
552*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
553*3c9c3157SIan Rogers        "UMask": "0x1"
554*3c9c3157SIan Rogers    },
555*3c9c3157SIan Rogers    {
556*3c9c3157SIan Rogers        "BriefDescription": "Counts cacheable demand data reads, L1 data cache hardware prefetches and software prefetches (except PREFETCHW) that were supplied by the L3 cache where a snoop was sent, the snoop hit, and non-modified data was forwarded.",
557*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
558*3c9c3157SIan Rogers        "EventCode": "0XB7",
559*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_DATA_AND_L1PF_RD.L3_HIT.SNOOP_HIT_WITH_FWD",
560*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
561*3c9c3157SIan Rogers        "MSRValue": "0x8003C0001",
562*3c9c3157SIan Rogers        "Offcore": "1",
563*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
564*3c9c3157SIan Rogers        "UMask": "0x1"
565*3c9c3157SIan Rogers    },
566*3c9c3157SIan Rogers    {
567*3c9c3157SIan Rogers        "BriefDescription": "Counts cacheable demand data reads, L1 data cache hardware prefetches and software prefetches (except PREFETCHW) that were supplied by the L3 cache where a snoop was sent but the snoop missed.",
568*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
569*3c9c3157SIan Rogers        "EventCode": "0XB7",
570*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_DATA_AND_L1PF_RD.L3_HIT.SNOOP_MISS",
571*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
572*3c9c3157SIan Rogers        "MSRValue": "0x2003C0001",
573*3c9c3157SIan Rogers        "Offcore": "1",
574*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
575*3c9c3157SIan Rogers        "UMask": "0x1"
576*3c9c3157SIan Rogers    },
577*3c9c3157SIan Rogers    {
578*3c9c3157SIan Rogers        "BriefDescription": "Counts cacheable demand data reads, L1 data cache hardware prefetches and software prefetches (except PREFETCHW) that were supplied by the L3 cache where no snoop was needed to satisfy the request.",
579*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
580*3c9c3157SIan Rogers        "EventCode": "0XB7",
581*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_DATA_AND_L1PF_RD.L3_HIT.SNOOP_NOT_NEEDED",
582*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
583*3c9c3157SIan Rogers        "MSRValue": "0x1003C0001",
584*3c9c3157SIan Rogers        "Offcore": "1",
585*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
586*3c9c3157SIan Rogers        "UMask": "0x1"
587*3c9c3157SIan Rogers    },
588*3c9c3157SIan Rogers    {
589*3c9c3157SIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event OCR.DEMAND_DATA_AND_L1PF_RD.L3_HIT",
590*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
591*3c9c3157SIan Rogers        "EventCode": "0XB7",
592*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.L3_HIT",
593*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
594*3c9c3157SIan Rogers        "MSRValue": "0x1F803C0001",
595*3c9c3157SIan Rogers        "Offcore": "1",
596*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
597*3c9c3157SIan Rogers        "UMask": "0x1"
598*3c9c3157SIan Rogers    },
599*3c9c3157SIan Rogers    {
600*3c9c3157SIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event OCR.DEMAND_DATA_AND_L1PF_RD.L3_HIT.SNOOP_HITM",
601*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
602*3c9c3157SIan Rogers        "EventCode": "0XB7",
603*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.L3_HIT.SNOOP_HITM",
604*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
605*3c9c3157SIan Rogers        "MSRValue": "0x10003C0001",
606*3c9c3157SIan Rogers        "Offcore": "1",
607*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
608*3c9c3157SIan Rogers        "UMask": "0x1"
609*3c9c3157SIan Rogers    },
610*3c9c3157SIan Rogers    {
611*3c9c3157SIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event OCR.DEMAND_DATA_AND_L1PF_RD.L3_HIT.SNOOP_HIT_NO_FWD",
612*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
613*3c9c3157SIan Rogers        "EventCode": "0XB7",
614*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.L3_HIT.SNOOP_HIT_NO_FWD",
615*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
616*3c9c3157SIan Rogers        "MSRValue": "0x4003C0001",
617*3c9c3157SIan Rogers        "Offcore": "1",
618*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
619*3c9c3157SIan Rogers        "UMask": "0x1"
620*3c9c3157SIan Rogers    },
621*3c9c3157SIan Rogers    {
622*3c9c3157SIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event OCR.DEMAND_DATA_AND_L1PF_RD.L3_HIT.SNOOP_HIT_WITH_FWD",
623*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
624*3c9c3157SIan Rogers        "EventCode": "0XB7",
625*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.L3_HIT.SNOOP_HIT_WITH_FWD",
626*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
627*3c9c3157SIan Rogers        "MSRValue": "0x8003C0001",
628*3c9c3157SIan Rogers        "Offcore": "1",
629*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
630*3c9c3157SIan Rogers        "UMask": "0x1"
631*3c9c3157SIan Rogers    },
632*3c9c3157SIan Rogers    {
633*3c9c3157SIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event OCR.DEMAND_DATA_AND_L1PF_RD.L3_HIT.SNOOP_MISS",
634*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
635*3c9c3157SIan Rogers        "EventCode": "0XB7",
636*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.L3_HIT.SNOOP_MISS",
637*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
638*3c9c3157SIan Rogers        "MSRValue": "0x2003C0001",
639*3c9c3157SIan Rogers        "Offcore": "1",
640*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
641*3c9c3157SIan Rogers        "UMask": "0x1"
642*3c9c3157SIan Rogers    },
643*3c9c3157SIan Rogers    {
644*3c9c3157SIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event OCR.DEMAND_DATA_AND_L1PF_RD.L3_HIT.SNOOP_NOT_NEEDED",
645*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
646*3c9c3157SIan Rogers        "EventCode": "0XB7",
647*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.L3_HIT.SNOOP_NOT_NEEDED",
648*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
649*3c9c3157SIan Rogers        "MSRValue": "0x1003C0001",
650*3c9c3157SIan Rogers        "Offcore": "1",
651*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
652*3c9c3157SIan Rogers        "UMask": "0x1"
653*3c9c3157SIan Rogers    },
654*3c9c3157SIan Rogers    {
655*3c9c3157SIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) and software prefetches for exclusive ownership (PREFETCHW) that were supplied by the L3 cache.",
656*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
657*3c9c3157SIan Rogers        "EventCode": "0XB7",
658*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_RFO.L3_HIT",
659*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
660*3c9c3157SIan Rogers        "MSRValue": "0x1F803C0002",
661*3c9c3157SIan Rogers        "Offcore": "1",
662*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
663*3c9c3157SIan Rogers        "UMask": "0x1"
664*3c9c3157SIan Rogers    },
665*3c9c3157SIan Rogers    {
666*3c9c3157SIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) and software prefetches for exclusive ownership (PREFETCHW) that were supplied by the L3 cache where a snoop was sent, the snoop hit, and modified data was forwarded.",
667*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
668*3c9c3157SIan Rogers        "EventCode": "0XB7",
669*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_RFO.L3_HIT.SNOOP_HITM",
670*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
671*3c9c3157SIan Rogers        "MSRValue": "0x10003C0002",
672*3c9c3157SIan Rogers        "Offcore": "1",
673*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
674*3c9c3157SIan Rogers        "UMask": "0x1"
675*3c9c3157SIan Rogers    },
676*3c9c3157SIan Rogers    {
677*3c9c3157SIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) and software prefetches for exclusive ownership (PREFETCHW) that were supplied by the L3 cache where a snoop was sent, the snoop hit, but no data was forwarded.",
678*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
679*3c9c3157SIan Rogers        "EventCode": "0XB7",
680*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_RFO.L3_HIT.SNOOP_HIT_NO_FWD",
681*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
682*3c9c3157SIan Rogers        "MSRValue": "0x4003C0002",
683*3c9c3157SIan Rogers        "Offcore": "1",
684*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
685*3c9c3157SIan Rogers        "UMask": "0x1"
686*3c9c3157SIan Rogers    },
687*3c9c3157SIan Rogers    {
688*3c9c3157SIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) and software prefetches for exclusive ownership (PREFETCHW) that were supplied by the L3 cache where a snoop was sent, the snoop hit, and non-modified data was forwarded.",
689*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
690*3c9c3157SIan Rogers        "EventCode": "0XB7",
691*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_RFO.L3_HIT.SNOOP_HIT_WITH_FWD",
692*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
693*3c9c3157SIan Rogers        "MSRValue": "0x8003C0002",
694*3c9c3157SIan Rogers        "Offcore": "1",
695*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
696*3c9c3157SIan Rogers        "UMask": "0x1"
697*3c9c3157SIan Rogers    },
698*3c9c3157SIan Rogers    {
699*3c9c3157SIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) and software prefetches for exclusive ownership (PREFETCHW) that were supplied by the L3 cache where a snoop was sent but the snoop missed.",
700*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
701*3c9c3157SIan Rogers        "EventCode": "0XB7",
702*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_RFO.L3_HIT.SNOOP_MISS",
703*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
704*3c9c3157SIan Rogers        "MSRValue": "0x2003C0002",
705*3c9c3157SIan Rogers        "Offcore": "1",
706*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
707*3c9c3157SIan Rogers        "UMask": "0x1"
708*3c9c3157SIan Rogers    },
709*3c9c3157SIan Rogers    {
710*3c9c3157SIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) and software prefetches for exclusive ownership (PREFETCHW) that were supplied by the L3 cache where no snoop was needed to satisfy the request.",
711*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
712*3c9c3157SIan Rogers        "EventCode": "0XB7",
713*3c9c3157SIan Rogers        "EventName": "OCR.DEMAND_RFO.L3_HIT.SNOOP_NOT_NEEDED",
714*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
715*3c9c3157SIan Rogers        "MSRValue": "0x1003C0002",
716*3c9c3157SIan Rogers        "Offcore": "1",
717*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
718*3c9c3157SIan Rogers        "UMask": "0x1"
719*3c9c3157SIan Rogers    },
720*3c9c3157SIan Rogers    {
721*3c9c3157SIan Rogers        "BriefDescription": "Counts streaming stores which modify a full 64 byte cacheline that were supplied by the L3 cache.",
722*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
723*3c9c3157SIan Rogers        "EventCode": "0XB7",
724*3c9c3157SIan Rogers        "EventName": "OCR.FULL_STREAMING_WR.L3_HIT",
725*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
726*3c9c3157SIan Rogers        "MSRValue": "0x801F803C0000",
727*3c9c3157SIan Rogers        "Offcore": "1",
728*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
729*3c9c3157SIan Rogers        "UMask": "0x1"
730*3c9c3157SIan Rogers    },
731*3c9c3157SIan Rogers    {
732*3c9c3157SIan Rogers        "BriefDescription": "Counts L1 data cache hardware prefetches and software prefetches (except PREFETCHW and PFRFO) that were supplied by the L3 cache where a snoop was sent, the snoop hit, and modified data was forwarded.",
733*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
734*3c9c3157SIan Rogers        "EventCode": "0XB7",
735*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L1D_AND_SWPF.L3_HIT.SNOOP_HITM",
736*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
737*3c9c3157SIan Rogers        "MSRValue": "0x10003C0400",
738*3c9c3157SIan Rogers        "Offcore": "1",
739*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
740*3c9c3157SIan Rogers        "UMask": "0x1"
741*3c9c3157SIan Rogers    },
742*3c9c3157SIan Rogers    {
743*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch code reads (written to the L2 cache only) that were supplied by the L3 cache.",
744*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
745*3c9c3157SIan Rogers        "EventCode": "0XB7",
746*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_CODE_RD.L3_HIT",
747*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
748*3c9c3157SIan Rogers        "MSRValue": "0x1F803C0040",
749*3c9c3157SIan Rogers        "Offcore": "1",
750*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
751*3c9c3157SIan Rogers        "UMask": "0x1"
752*3c9c3157SIan Rogers    },
753*3c9c3157SIan Rogers    {
754*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch code reads (written to the L2 cache only) that were supplied by the L3 cache where a snoop was sent, the snoop hit, and modified data was forwarded.",
755*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
756*3c9c3157SIan Rogers        "EventCode": "0XB7",
757*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_CODE_RD.L3_HIT.SNOOP_HITM",
758*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
759*3c9c3157SIan Rogers        "MSRValue": "0x10003C0040",
760*3c9c3157SIan Rogers        "Offcore": "1",
761*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
762*3c9c3157SIan Rogers        "UMask": "0x1"
763*3c9c3157SIan Rogers    },
764*3c9c3157SIan Rogers    {
765*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch code reads (written to the L2 cache only) that were supplied by the L3 cache where a snoop was sent, the snoop hit, but no data was forwarded.",
766*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
767*3c9c3157SIan Rogers        "EventCode": "0XB7",
768*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_CODE_RD.L3_HIT.SNOOP_HIT_NO_FWD",
769*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
770*3c9c3157SIan Rogers        "MSRValue": "0x4003C0040",
771*3c9c3157SIan Rogers        "Offcore": "1",
772*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
773*3c9c3157SIan Rogers        "UMask": "0x1"
774*3c9c3157SIan Rogers    },
775*3c9c3157SIan Rogers    {
776*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch code reads (written to the L2 cache only) that were supplied by the L3 cache where a snoop was sent, the snoop hit, and non-modified data was forwarded.",
777*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
778*3c9c3157SIan Rogers        "EventCode": "0XB7",
779*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_CODE_RD.L3_HIT.SNOOP_HIT_WITH_FWD",
780*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
781*3c9c3157SIan Rogers        "MSRValue": "0x8003C0040",
782*3c9c3157SIan Rogers        "Offcore": "1",
783*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
784*3c9c3157SIan Rogers        "UMask": "0x1"
785*3c9c3157SIan Rogers    },
786*3c9c3157SIan Rogers    {
787*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch code reads (written to the L2 cache only) that were supplied by the L3 cache where a snoop was sent but the snoop missed.",
788*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
789*3c9c3157SIan Rogers        "EventCode": "0XB7",
790*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_CODE_RD.L3_HIT.SNOOP_MISS",
791*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
792*3c9c3157SIan Rogers        "MSRValue": "0x2003C0040",
793*3c9c3157SIan Rogers        "Offcore": "1",
794*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
795*3c9c3157SIan Rogers        "UMask": "0x1"
796*3c9c3157SIan Rogers    },
797*3c9c3157SIan Rogers    {
798*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch code reads (written to the L2 cache only) that were supplied by the L3 cache where no snoop was needed to satisfy the request.",
799*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
800*3c9c3157SIan Rogers        "EventCode": "0XB7",
801*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_CODE_RD.L3_HIT.SNOOP_NOT_NEEDED",
802*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
803*3c9c3157SIan Rogers        "MSRValue": "0x1003C0040",
804*3c9c3157SIan Rogers        "Offcore": "1",
805*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
806*3c9c3157SIan Rogers        "UMask": "0x1"
807*3c9c3157SIan Rogers    },
808*3c9c3157SIan Rogers    {
809*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch data reads (written to the L2 cache only) that were supplied by the L3 cache.",
810*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
811*3c9c3157SIan Rogers        "EventCode": "0XB7",
812*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_DATA_RD.L3_HIT",
813*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
814*3c9c3157SIan Rogers        "MSRValue": "0x1F803C0010",
815*3c9c3157SIan Rogers        "Offcore": "1",
816*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
817*3c9c3157SIan Rogers        "UMask": "0x1"
818*3c9c3157SIan Rogers    },
819*3c9c3157SIan Rogers    {
820*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch data reads (written to the L2 cache only) that were supplied by the L3 cache where a snoop was sent, the snoop hit, and modified data was forwarded.",
821*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
822*3c9c3157SIan Rogers        "EventCode": "0XB7",
823*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_DATA_RD.L3_HIT.SNOOP_HITM",
824*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
825*3c9c3157SIan Rogers        "MSRValue": "0x10003C0010",
826*3c9c3157SIan Rogers        "Offcore": "1",
827*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
828*3c9c3157SIan Rogers        "UMask": "0x1"
829*3c9c3157SIan Rogers    },
830*3c9c3157SIan Rogers    {
831*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch data reads (written to the L2 cache only) that were supplied by the L3 cache where a snoop was sent, the snoop hit, but no data was forwarded.",
832*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
833*3c9c3157SIan Rogers        "EventCode": "0XB7",
834*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_DATA_RD.L3_HIT.SNOOP_HIT_NO_FWD",
835*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
836*3c9c3157SIan Rogers        "MSRValue": "0x4003C0010",
837*3c9c3157SIan Rogers        "Offcore": "1",
838*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
839*3c9c3157SIan Rogers        "UMask": "0x1"
840*3c9c3157SIan Rogers    },
841*3c9c3157SIan Rogers    {
842*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch data reads (written to the L2 cache only) that were supplied by the L3 cache where a snoop was sent, the snoop hit, and non-modified data was forwarded.",
843*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
844*3c9c3157SIan Rogers        "EventCode": "0XB7",
845*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_DATA_RD.L3_HIT.SNOOP_HIT_WITH_FWD",
846*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
847*3c9c3157SIan Rogers        "MSRValue": "0x8003C0010",
848*3c9c3157SIan Rogers        "Offcore": "1",
849*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
850*3c9c3157SIan Rogers        "UMask": "0x1"
851*3c9c3157SIan Rogers    },
852*3c9c3157SIan Rogers    {
853*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch data reads (written to the L2 cache only) that were supplied by the L3 cache where a snoop was sent but the snoop missed.",
854*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
855*3c9c3157SIan Rogers        "EventCode": "0XB7",
856*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_DATA_RD.L3_HIT.SNOOP_MISS",
857*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
858*3c9c3157SIan Rogers        "MSRValue": "0x2003C0010",
859*3c9c3157SIan Rogers        "Offcore": "1",
860*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
861*3c9c3157SIan Rogers        "UMask": "0x1"
862*3c9c3157SIan Rogers    },
863*3c9c3157SIan Rogers    {
864*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch data reads (written to the L2 cache only) that were supplied by the L3 cache where no snoop was needed to satisfy the request.",
865*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
866*3c9c3157SIan Rogers        "EventCode": "0XB7",
867*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_DATA_RD.L3_HIT.SNOOP_NOT_NEEDED",
868*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
869*3c9c3157SIan Rogers        "MSRValue": "0x1003C0010",
870*3c9c3157SIan Rogers        "Offcore": "1",
871*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
872*3c9c3157SIan Rogers        "UMask": "0x1"
873*3c9c3157SIan Rogers    },
874*3c9c3157SIan Rogers    {
875*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch RFOs (written to the L2 cache only) that were supplied by the L3 cache.",
876*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
877*3c9c3157SIan Rogers        "EventCode": "0XB7",
878*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_RFO.L3_HIT",
879*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
880*3c9c3157SIan Rogers        "MSRValue": "0x1F803C0020",
881*3c9c3157SIan Rogers        "Offcore": "1",
882*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
883*3c9c3157SIan Rogers        "UMask": "0x1"
884*3c9c3157SIan Rogers    },
885*3c9c3157SIan Rogers    {
886*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch RFOs (written to the L2 cache only) that were supplied by the L3 cache where a snoop was sent, the snoop hit, and modified data was forwarded.",
887*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
888*3c9c3157SIan Rogers        "EventCode": "0XB7",
889*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_RFO.L3_HIT.SNOOP_HITM",
890*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
891*3c9c3157SIan Rogers        "MSRValue": "0x10003C0020",
892*3c9c3157SIan Rogers        "Offcore": "1",
893*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
894*3c9c3157SIan Rogers        "UMask": "0x1"
895*3c9c3157SIan Rogers    },
896*3c9c3157SIan Rogers    {
897*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch RFOs (written to the L2 cache only) that were supplied by the L3 cache where a snoop was sent, the snoop hit, but no data was forwarded.",
898*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
899*3c9c3157SIan Rogers        "EventCode": "0XB7",
900*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_RFO.L3_HIT.SNOOP_HIT_NO_FWD",
901*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
902*3c9c3157SIan Rogers        "MSRValue": "0x4003C0020",
903*3c9c3157SIan Rogers        "Offcore": "1",
904*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
905*3c9c3157SIan Rogers        "UMask": "0x1"
906*3c9c3157SIan Rogers    },
907*3c9c3157SIan Rogers    {
908*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch RFOs (written to the L2 cache only) that were supplied by the L3 cache where a snoop was sent, the snoop hit, and non-modified data was forwarded.",
909*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
910*3c9c3157SIan Rogers        "EventCode": "0XB7",
911*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_RFO.L3_HIT.SNOOP_HIT_WITH_FWD",
912*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
913*3c9c3157SIan Rogers        "MSRValue": "0x8003C0020",
914*3c9c3157SIan Rogers        "Offcore": "1",
915*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
916*3c9c3157SIan Rogers        "UMask": "0x1"
917*3c9c3157SIan Rogers    },
918*3c9c3157SIan Rogers    {
919*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch RFOs (written to the L2 cache only) that were supplied by the L3 cache where a snoop was sent but the snoop missed.",
920*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
921*3c9c3157SIan Rogers        "EventCode": "0XB7",
922*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_RFO.L3_HIT.SNOOP_MISS",
923*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
924*3c9c3157SIan Rogers        "MSRValue": "0x2003C0020",
925*3c9c3157SIan Rogers        "Offcore": "1",
926*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
927*3c9c3157SIan Rogers        "UMask": "0x1"
928*3c9c3157SIan Rogers    },
929*3c9c3157SIan Rogers    {
930*3c9c3157SIan Rogers        "BriefDescription": "Counts L2 cache hardware prefetch RFOs (written to the L2 cache only) that were supplied by the L3 cache where no snoop was needed to satisfy the request.",
931*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
932*3c9c3157SIan Rogers        "EventCode": "0XB7",
933*3c9c3157SIan Rogers        "EventName": "OCR.HWPF_L2_RFO.L3_HIT.SNOOP_NOT_NEEDED",
934*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
935*3c9c3157SIan Rogers        "MSRValue": "0x1003C0020",
936*3c9c3157SIan Rogers        "Offcore": "1",
937*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
938*3c9c3157SIan Rogers        "UMask": "0x1"
939*3c9c3157SIan Rogers    },
940*3c9c3157SIan Rogers    {
941*3c9c3157SIan Rogers        "BriefDescription": "Counts modified writebacks from L1 cache that miss the L2 cache that were supplied by the L3 cache.",
942*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
943*3c9c3157SIan Rogers        "EventCode": "0XB7",
944*3c9c3157SIan Rogers        "EventName": "OCR.L1WB_M.L3_HIT",
945*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
946*3c9c3157SIan Rogers        "MSRValue": "0x1001F803C0000",
947*3c9c3157SIan Rogers        "Offcore": "1",
948*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
949*3c9c3157SIan Rogers        "UMask": "0x1"
950*3c9c3157SIan Rogers    },
951*3c9c3157SIan Rogers    {
952*3c9c3157SIan Rogers        "BriefDescription": "Counts modified writeBacks from L2 cache that miss the L3 cache that were supplied by the L3 cache.",
953*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
954*3c9c3157SIan Rogers        "EventCode": "0XB7",
955*3c9c3157SIan Rogers        "EventName": "OCR.L2WB_M.L3_HIT",
956*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
957*3c9c3157SIan Rogers        "MSRValue": "0x2001F803C0000",
958*3c9c3157SIan Rogers        "Offcore": "1",
959*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
960*3c9c3157SIan Rogers        "UMask": "0x1"
961*3c9c3157SIan Rogers    },
962*3c9c3157SIan Rogers    {
963*3c9c3157SIan Rogers        "BriefDescription": "Counts streaming stores which modify only part of a 64 byte cacheline that were supplied by the L3 cache.",
964*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
965*3c9c3157SIan Rogers        "EventCode": "0XB7",
966*3c9c3157SIan Rogers        "EventName": "OCR.PARTIAL_STREAMING_WR.L3_HIT",
967*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
968*3c9c3157SIan Rogers        "MSRValue": "0x401F803C0000",
969*3c9c3157SIan Rogers        "Offcore": "1",
970*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
971*3c9c3157SIan Rogers        "UMask": "0x1"
972*3c9c3157SIan Rogers    },
973*3c9c3157SIan Rogers    {
974*3c9c3157SIan Rogers        "BriefDescription": "Counts all data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by the L3 cache.",
975*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
976*3c9c3157SIan Rogers        "EventCode": "0XB7",
977*3c9c3157SIan Rogers        "EventName": "OCR.READS_TO_CORE.L3_HIT",
978*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
979*3c9c3157SIan Rogers        "MSRValue": "0x1F803C0477",
980*3c9c3157SIan Rogers        "Offcore": "1",
981*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
982*3c9c3157SIan Rogers        "UMask": "0x1"
983*3c9c3157SIan Rogers    },
984*3c9c3157SIan Rogers    {
985*3c9c3157SIan Rogers        "BriefDescription": "Counts all data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by the L3 cache where a snoop was sent, the snoop hit, and modified data was forwarded.",
986*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
987*3c9c3157SIan Rogers        "EventCode": "0XB7",
988*3c9c3157SIan Rogers        "EventName": "OCR.READS_TO_CORE.L3_HIT.SNOOP_HITM",
989*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
990*3c9c3157SIan Rogers        "MSRValue": "0x10003C0477",
991*3c9c3157SIan Rogers        "Offcore": "1",
992*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
993*3c9c3157SIan Rogers        "UMask": "0x1"
994*3c9c3157SIan Rogers    },
995*3c9c3157SIan Rogers    {
996*3c9c3157SIan Rogers        "BriefDescription": "Counts all data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by the L3 cache where a snoop was sent, the snoop hit, but no data was forwarded.",
997*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
998*3c9c3157SIan Rogers        "EventCode": "0XB7",
999*3c9c3157SIan Rogers        "EventName": "OCR.READS_TO_CORE.L3_HIT.SNOOP_HIT_NO_FWD",
1000*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
1001*3c9c3157SIan Rogers        "MSRValue": "0x4003C0477",
1002*3c9c3157SIan Rogers        "Offcore": "1",
1003*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
1004*3c9c3157SIan Rogers        "UMask": "0x1"
1005*3c9c3157SIan Rogers    },
1006*3c9c3157SIan Rogers    {
1007*3c9c3157SIan Rogers        "BriefDescription": "Counts all data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by the L3 cache where a snoop was sent, the snoop hit, and non-modified data was forwarded.",
1008*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
1009*3c9c3157SIan Rogers        "EventCode": "0XB7",
1010*3c9c3157SIan Rogers        "EventName": "OCR.READS_TO_CORE.L3_HIT.SNOOP_HIT_WITH_FWD",
1011*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
1012*3c9c3157SIan Rogers        "MSRValue": "0x8003C0477",
1013*3c9c3157SIan Rogers        "Offcore": "1",
1014*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
1015*3c9c3157SIan Rogers        "UMask": "0x1"
1016*3c9c3157SIan Rogers    },
1017*3c9c3157SIan Rogers    {
1018*3c9c3157SIan Rogers        "BriefDescription": "Counts all data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by the L3 cache where a snoop was sent but the snoop missed.",
1019*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
1020*3c9c3157SIan Rogers        "EventCode": "0XB7",
1021*3c9c3157SIan Rogers        "EventName": "OCR.READS_TO_CORE.L3_HIT.SNOOP_MISS",
1022*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
1023*3c9c3157SIan Rogers        "MSRValue": "0x2003C0477",
1024*3c9c3157SIan Rogers        "Offcore": "1",
1025*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
1026*3c9c3157SIan Rogers        "UMask": "0x1"
1027*3c9c3157SIan Rogers    },
1028*3c9c3157SIan Rogers    {
1029*3c9c3157SIan Rogers        "BriefDescription": "Counts all data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by the L3 cache where no snoop was needed to satisfy the request.",
1030*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
1031*3c9c3157SIan Rogers        "EventCode": "0XB7",
1032*3c9c3157SIan Rogers        "EventName": "OCR.READS_TO_CORE.L3_HIT.SNOOP_NOT_NEEDED",
1033*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
1034*3c9c3157SIan Rogers        "MSRValue": "0x1003C0477",
1035*3c9c3157SIan Rogers        "Offcore": "1",
1036*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
1037*3c9c3157SIan Rogers        "UMask": "0x1"
1038*3c9c3157SIan Rogers    },
1039*3c9c3157SIan Rogers    {
1040*3c9c3157SIan Rogers        "BriefDescription": "Counts streaming stores that were supplied by the L3 cache.",
1041*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
1042*3c9c3157SIan Rogers        "EventCode": "0XB7",
1043*3c9c3157SIan Rogers        "EventName": "OCR.STREAMING_WR.L3_HIT",
1044*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
1045*3c9c3157SIan Rogers        "MSRValue": "0x1F803C0800",
1046*3c9c3157SIan Rogers        "Offcore": "1",
1047*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
1048*3c9c3157SIan Rogers        "UMask": "0x1"
1049*3c9c3157SIan Rogers    },
1050*3c9c3157SIan Rogers    {
1051*3c9c3157SIan Rogers        "BriefDescription": "Counts uncached memory reads that were supplied by the L3 cache.",
1052*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
1053*3c9c3157SIan Rogers        "EventCode": "0XB7",
1054*3c9c3157SIan Rogers        "EventName": "OCR.UC_RD.L3_HIT",
1055*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
1056*3c9c3157SIan Rogers        "MSRValue": "0x101F803C0000",
1057*3c9c3157SIan Rogers        "Offcore": "1",
1058*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
1059*3c9c3157SIan Rogers        "UMask": "0x1"
1060*3c9c3157SIan Rogers    },
1061*3c9c3157SIan Rogers    {
1062*3c9c3157SIan Rogers        "BriefDescription": "Counts uncached memory reads that were supplied by the L3 cache where a snoop was sent, the snoop hit, and modified data was forwarded.",
1063*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
1064*3c9c3157SIan Rogers        "EventCode": "0XB7",
1065*3c9c3157SIan Rogers        "EventName": "OCR.UC_RD.L3_HIT.SNOOP_HITM",
1066*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
1067*3c9c3157SIan Rogers        "MSRValue": "0x1010003C0000",
1068*3c9c3157SIan Rogers        "Offcore": "1",
1069*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
1070*3c9c3157SIan Rogers        "UMask": "0x1"
1071*3c9c3157SIan Rogers    },
1072*3c9c3157SIan Rogers    {
1073*3c9c3157SIan Rogers        "BriefDescription": "Counts uncached memory reads that were supplied by the L3 cache where a snoop was sent, the snoop hit, but no data was forwarded.",
1074*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
1075*3c9c3157SIan Rogers        "EventCode": "0XB7",
1076*3c9c3157SIan Rogers        "EventName": "OCR.UC_RD.L3_HIT.SNOOP_HIT_NO_FWD",
1077*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
1078*3c9c3157SIan Rogers        "MSRValue": "0x1004003C0000",
1079*3c9c3157SIan Rogers        "Offcore": "1",
1080*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
1081*3c9c3157SIan Rogers        "UMask": "0x1"
1082*3c9c3157SIan Rogers    },
1083*3c9c3157SIan Rogers    {
1084*3c9c3157SIan Rogers        "BriefDescription": "Counts uncached memory reads that were supplied by the L3 cache where a snoop was sent, the snoop hit, and non-modified data was forwarded.",
1085*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
1086*3c9c3157SIan Rogers        "EventCode": "0XB7",
1087*3c9c3157SIan Rogers        "EventName": "OCR.UC_RD.L3_HIT.SNOOP_HIT_WITH_FWD",
1088*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
1089*3c9c3157SIan Rogers        "MSRValue": "0x1008003C0000",
1090*3c9c3157SIan Rogers        "Offcore": "1",
1091*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
1092*3c9c3157SIan Rogers        "UMask": "0x1"
1093*3c9c3157SIan Rogers    },
1094*3c9c3157SIan Rogers    {
1095*3c9c3157SIan Rogers        "BriefDescription": "Counts uncached memory reads that were supplied by the L3 cache where a snoop was sent but the snoop missed.",
1096*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
1097*3c9c3157SIan Rogers        "EventCode": "0XB7",
1098*3c9c3157SIan Rogers        "EventName": "OCR.UC_RD.L3_HIT.SNOOP_MISS",
1099*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
1100*3c9c3157SIan Rogers        "MSRValue": "0x1002003C0000",
1101*3c9c3157SIan Rogers        "Offcore": "1",
1102*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
1103*3c9c3157SIan Rogers        "UMask": "0x1"
1104*3c9c3157SIan Rogers    },
1105*3c9c3157SIan Rogers    {
1106*3c9c3157SIan Rogers        "BriefDescription": "Counts uncached memory reads that were supplied by the L3 cache where no snoop was needed to satisfy the request.",
1107*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
1108*3c9c3157SIan Rogers        "EventCode": "0XB7",
1109*3c9c3157SIan Rogers        "EventName": "OCR.UC_RD.L3_HIT.SNOOP_NOT_NEEDED",
1110*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
1111*3c9c3157SIan Rogers        "MSRValue": "0x1001003C0000",
1112*3c9c3157SIan Rogers        "Offcore": "1",
1113*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
1114*3c9c3157SIan Rogers        "UMask": "0x1"
1115*3c9c3157SIan Rogers    },
1116*3c9c3157SIan Rogers    {
1117*3c9c3157SIan Rogers        "BriefDescription": "Counts uncached memory writes that were supplied by the L3 cache.",
1118*3c9c3157SIan Rogers        "Counter": "0,1,2,3",
1119*3c9c3157SIan Rogers        "EventCode": "0XB7",
1120*3c9c3157SIan Rogers        "EventName": "OCR.UC_WR.L3_HIT",
1121*3c9c3157SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
1122*3c9c3157SIan Rogers        "MSRValue": "0x201F803C0000",
1123*3c9c3157SIan Rogers        "Offcore": "1",
1124*3c9c3157SIan Rogers        "SampleAfterValue": "100003",
1125*3c9c3157SIan Rogers        "UMask": "0x1"
1126*3c9c3157SIan Rogers    },
1127*3c9c3157SIan Rogers    {
1128aa1bd892SJin Yao        "BriefDescription": "Counts the number of issue slots every cycle that were not delivered by the frontend due to instruction cache misses.",
1129aa1bd892SJin Yao        "CollectPEBSRecord": "2",
1130aa1bd892SJin Yao        "Counter": "0,1,2,3",
1131aa1bd892SJin Yao        "EventCode": "0x71",
1132aa1bd892SJin Yao        "EventName": "TOPDOWN_FE_BOUND.ICACHE",
1133*3c9c3157SIan Rogers        "PDIR_COUNTER": "NA",
1134aa1bd892SJin Yao        "PEBScounters": "0,1,2,3",
1135aa1bd892SJin Yao        "SampleAfterValue": "1000003",
1136aa1bd892SJin Yao        "UMask": "0x20"
1137aa1bd892SJin Yao    }
1138aa1bd892SJin Yao]
1139