1*2f42fb06SSandipan Das[ 2*2f42fb06SSandipan Das { 3*2f42fb06SSandipan Das "EventName": "l2_request_g1.group2", 4*2f42fb06SSandipan Das "EventCode": "0x60", 5*2f42fb06SSandipan Das "BriefDescription": "L2 cache requests of non-cacheable type (non-cached data and instructions reads, self-modifying code checks).", 6*2f42fb06SSandipan Das "UMask": "0x01" 7*2f42fb06SSandipan Das }, 8*2f42fb06SSandipan Das { 9*2f42fb06SSandipan Das "EventName": "l2_request_g1.l2_hwpf", 10*2f42fb06SSandipan Das "EventCode": "0x60", 11*2f42fb06SSandipan Das "BriefDescription": "L2 cache requests from hardware prefetchers to prefetch directly into L2 (hit or miss).", 12*2f42fb06SSandipan Das "UMask": "0x02" 13*2f42fb06SSandipan Das }, 14*2f42fb06SSandipan Das { 15*2f42fb06SSandipan Das "EventName": "l2_request_g1.prefetch_l2_cmd", 16*2f42fb06SSandipan Das "EventCode": "0x60", 17*2f42fb06SSandipan Das "BriefDescription": "L2 cache requests to prefetch directly into L2.", 18*2f42fb06SSandipan Das "UMask": "0x04" 19*2f42fb06SSandipan Das }, 20*2f42fb06SSandipan Das { 21*2f42fb06SSandipan Das "EventName": "l2_request_g1.cacheable_ic_read", 22*2f42fb06SSandipan Das "EventCode": "0x60", 23*2f42fb06SSandipan Das "BriefDescription": "L2 cache requests for instruction cache reads.", 24*2f42fb06SSandipan Das "UMask": "0x10" 25*2f42fb06SSandipan Das }, 26*2f42fb06SSandipan Das { 27*2f42fb06SSandipan Das "EventName": "l2_request_g1.ls_rd_blk_c_s", 28*2f42fb06SSandipan Das "EventCode": "0x60", 29*2f42fb06SSandipan Das "BriefDescription": "L2 cache requests for data cache shared reads.", 30*2f42fb06SSandipan Das "UMask": "0x20" 31*2f42fb06SSandipan Das }, 32*2f42fb06SSandipan Das { 33*2f42fb06SSandipan Das "EventName": "l2_request_g1.rd_blk_x", 34*2f42fb06SSandipan Das "EventCode": "0x60", 35*2f42fb06SSandipan Das "BriefDescription": "L2 cache requests for data cache stores.", 36*2f42fb06SSandipan Das "UMask": "0x40" 37*2f42fb06SSandipan Das }, 38*2f42fb06SSandipan Das { 39*2f42fb06SSandipan Das "EventName": "l2_request_g1.rd_blk_l", 40*2f42fb06SSandipan Das "EventCode": "0x60", 41*2f42fb06SSandipan Das "BriefDescription": "L2 cache requests for data cache reads (includes hardware and software prefetches).", 42*2f42fb06SSandipan Das "UMask": "0x80" 43*2f42fb06SSandipan Das }, 44*2f42fb06SSandipan Das { 45*2f42fb06SSandipan Das "EventName": "l2_request_g1.dc_all", 46*2f42fb06SSandipan Das "EventCode": "0x60", 47*2f42fb06SSandipan Das "BriefDescription": "L2 cache requests of common types from data cache (includes prefetches).", 48*2f42fb06SSandipan Das "UMask": "0xe0" 49*2f42fb06SSandipan Das }, 50*2f42fb06SSandipan Das { 51*2f42fb06SSandipan Das "EventName": "l2_request_g1.no_pf_all", 52*2f42fb06SSandipan Das "EventCode": "0x60", 53*2f42fb06SSandipan Das "BriefDescription": "L2 cache requests of common types not including prefetches.", 54*2f42fb06SSandipan Das "UMask": "0xf1" 55*2f42fb06SSandipan Das }, 56*2f42fb06SSandipan Das { 57*2f42fb06SSandipan Das "EventName": "l2_request_g1.all", 58*2f42fb06SSandipan Das "EventCode": "0x60", 59*2f42fb06SSandipan Das "BriefDescription": "L2 cache requests of all types.", 60*2f42fb06SSandipan Das "UMask": "0xf7" 61*2f42fb06SSandipan Das }, 62*2f42fb06SSandipan Das { 63*2f42fb06SSandipan Das "EventName": "l2_request_g2.ls_rd_sized_nc", 64*2f42fb06SSandipan Das "EventCode": "0x61", 65*2f42fb06SSandipan Das "BriefDescription": "L2 cache requests for non-coherent, non-cacheable LS sized reads.", 66*2f42fb06SSandipan Das "UMask": "0x20" 67*2f42fb06SSandipan Das }, 68*2f42fb06SSandipan Das { 69*2f42fb06SSandipan Das "EventName": "l2_request_g2.ls_rd_sized", 70*2f42fb06SSandipan Das "EventCode": "0x61", 71*2f42fb06SSandipan Das "BriefDescription": "L2 cache requests for coherent, non-cacheable LS sized reads.", 72*2f42fb06SSandipan Das "UMask": "0x40" 73*2f42fb06SSandipan Das }, 74*2f42fb06SSandipan Das { 75*2f42fb06SSandipan Das "EventName": "l2_request_g2.all", 76*2f42fb06SSandipan Das "EventCode": "0x61", 77*2f42fb06SSandipan Das "BriefDescription": "L2 cache requests of all rare types.", 78*2f42fb06SSandipan Das "UMask": "0x40" 79*2f42fb06SSandipan Das }, 80*2f42fb06SSandipan Das { 81*2f42fb06SSandipan Das "EventName": "l2_wcb_req.wcb_close", 82*2f42fb06SSandipan Das "EventCode": "0x63", 83*2f42fb06SSandipan Das "BriefDescription": "Write Combining Buffer (WCB) closures.", 84*2f42fb06SSandipan Das "UMask": "0x20" 85*2f42fb06SSandipan Das }, 86*2f42fb06SSandipan Das { 87*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.ic_fill_miss", 88*2f42fb06SSandipan Das "EventCode": "0x64", 89*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the instruction cache that result in L2 misses.", 90*2f42fb06SSandipan Das "UMask": "0x01" 91*2f42fb06SSandipan Das }, 92*2f42fb06SSandipan Das { 93*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.ic_fill_hit_s", 94*2f42fb06SSandipan Das "EventCode": "0x64", 95*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the instruction cache that result in L2 hits on non-modifiable lines.", 96*2f42fb06SSandipan Das "UMask": "0x02" 97*2f42fb06SSandipan Das }, 98*2f42fb06SSandipan Das { 99*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.ic_fill_hit_x", 100*2f42fb06SSandipan Das "EventCode": "0x64", 101*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the instruction cache that result in L2 hits on modifiable lines.", 102*2f42fb06SSandipan Das "UMask": "0x04" 103*2f42fb06SSandipan Das }, 104*2f42fb06SSandipan Das { 105*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.ic_hit_in_l2", 106*2f42fb06SSandipan Das "EventCode": "0x64", 107*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the instruction cache that result in L2 hits.", 108*2f42fb06SSandipan Das "UMask": "0x06" 109*2f42fb06SSandipan Das }, 110*2f42fb06SSandipan Das { 111*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.ic_access_in_l2", 112*2f42fb06SSandipan Das "EventCode": "0x64", 113*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the instruction cache that result in L2 accesses.", 114*2f42fb06SSandipan Das "UMask": "0x07" 115*2f42fb06SSandipan Das }, 116*2f42fb06SSandipan Das { 117*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.ls_rd_blk_c", 118*2f42fb06SSandipan Das "EventCode": "0x64", 119*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the data cache that result in L2 misses.", 120*2f42fb06SSandipan Das "UMask": "0x08" 121*2f42fb06SSandipan Das }, 122*2f42fb06SSandipan Das { 123*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.ic_dc_miss_in_l2", 124*2f42fb06SSandipan Das "EventCode": "0x64", 125*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the data cache and the instruction cache that result in L2 misses.", 126*2f42fb06SSandipan Das "UMask": "0x09" 127*2f42fb06SSandipan Das }, 128*2f42fb06SSandipan Das { 129*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.ls_rd_blk_x", 130*2f42fb06SSandipan Das "EventCode": "0x64", 131*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) that result in data cache stores or L2 state change hits.", 132*2f42fb06SSandipan Das "UMask": "0x10" 133*2f42fb06SSandipan Das }, 134*2f42fb06SSandipan Das { 135*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.ls_rd_blk_l_hit_s", 136*2f42fb06SSandipan Das "EventCode": "0x64", 137*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the data cache that result in L2 hits on non-modifiable lines.", 138*2f42fb06SSandipan Das "UMask": "0x20" 139*2f42fb06SSandipan Das }, 140*2f42fb06SSandipan Das { 141*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.ls_rd_blk_l_hit_x", 142*2f42fb06SSandipan Das "EventCode": "0x64", 143*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the data cache that result in L2 hits on modifiable lines.", 144*2f42fb06SSandipan Das "UMask": "0x40" 145*2f42fb06SSandipan Das }, 146*2f42fb06SSandipan Das { 147*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.ls_rd_blk_cs", 148*2f42fb06SSandipan Das "EventCode": "0x64", 149*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the data cache that result in L2 read hits on shared lines.", 150*2f42fb06SSandipan Das "UMask": "0x80" 151*2f42fb06SSandipan Das }, 152*2f42fb06SSandipan Das { 153*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.dc_hit_in_l2", 154*2f42fb06SSandipan Das "EventCode": "0x64", 155*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the data cache that result in L2 hits.", 156*2f42fb06SSandipan Das "UMask": "0xf0" 157*2f42fb06SSandipan Das }, 158*2f42fb06SSandipan Das { 159*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.ic_dc_hit_in_l2", 160*2f42fb06SSandipan Das "EventCode": "0x64", 161*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the data cache and the instruction cache that result in L2 hits.", 162*2f42fb06SSandipan Das "UMask": "0xf6" 163*2f42fb06SSandipan Das }, 164*2f42fb06SSandipan Das { 165*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.dc_access_in_l2", 166*2f42fb06SSandipan Das "EventCode": "0x64", 167*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the data cache that result in L2 accesses.", 168*2f42fb06SSandipan Das "UMask": "0xf8" 169*2f42fb06SSandipan Das }, 170*2f42fb06SSandipan Das { 171*2f42fb06SSandipan Das "EventName": "l2_cache_req_stat.all", 172*2f42fb06SSandipan Das "EventCode": "0x64", 173*2f42fb06SSandipan Das "BriefDescription": "Core to L2 cache requests (not including L2 prefetch) from the data cache and the instruction cache that result in L2 accesses.", 174*2f42fb06SSandipan Das "UMask": "0xff" 175*2f42fb06SSandipan Das }, 176*2f42fb06SSandipan Das { 177*2f42fb06SSandipan Das "EventName": "l2_pf_hit_l2.l2_hwpf", 178*2f42fb06SSandipan Das "EventCode": "0x70", 179*2f42fb06SSandipan Das "BriefDescription": "L2 prefetches accepted by the L2 pipeline which hit in the L2 cache and are generated from L2 hardware prefetchers.", 180*2f42fb06SSandipan Das "UMask": "0x1f" 181*2f42fb06SSandipan Das }, 182*2f42fb06SSandipan Das { 183*2f42fb06SSandipan Das "EventName": "l2_pf_hit_l2.l1_dc_hwpf", 184*2f42fb06SSandipan Das "EventCode": "0x70", 185*2f42fb06SSandipan Das "BriefDescription": "L2 prefetches accepted by the L2 pipeline which hit in the L2 cache and are generated from L1 data hardware prefetchers.", 186*2f42fb06SSandipan Das "UMask": "0xe0" 187*2f42fb06SSandipan Das }, 188*2f42fb06SSandipan Das { 189*2f42fb06SSandipan Das "EventName": "l2_pf_hit_l2.l1_dc_l2_hwpf", 190*2f42fb06SSandipan Das "EventCode": "0x70", 191*2f42fb06SSandipan Das "BriefDescription": "L2 prefetches accepted by the L2 pipeline which hit in the L2 cache and are generated from L1 data and L2 hardware prefetchers.", 192*2f42fb06SSandipan Das "UMask": "0xff" 193*2f42fb06SSandipan Das }, 194*2f42fb06SSandipan Das { 195*2f42fb06SSandipan Das "EventName": "l2_pf_miss_l2_hit_l3.l2_hwpf", 196*2f42fb06SSandipan Das "EventCode": "0x71", 197*2f42fb06SSandipan Das "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 cache but hit in the L3 cache and are generated from L2 hardware prefetchers.", 198*2f42fb06SSandipan Das "UMask": "0x1f" 199*2f42fb06SSandipan Das }, 200*2f42fb06SSandipan Das { 201*2f42fb06SSandipan Das "EventName": "l2_pf_miss_l2_hit_l3.l1_dc_hwpf", 202*2f42fb06SSandipan Das "EventCode": "0x71", 203*2f42fb06SSandipan Das "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 cache but hit in the L3 cache and are generated from L1 data hardware prefetchers.", 204*2f42fb06SSandipan Das "UMask": "0xe0" 205*2f42fb06SSandipan Das }, 206*2f42fb06SSandipan Das { 207*2f42fb06SSandipan Das "EventName": "l2_pf_miss_l2_hit_l3.l1_dc_l2_hwpf", 208*2f42fb06SSandipan Das "EventCode": "0x71", 209*2f42fb06SSandipan Das "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 cache but hit in the L3 cache and are generated from L1 data and L2 hardware prefetchers.", 210*2f42fb06SSandipan Das "UMask": "0xff" 211*2f42fb06SSandipan Das }, 212*2f42fb06SSandipan Das { 213*2f42fb06SSandipan Das "EventName": "l2_pf_miss_l2_l3.l2_hwpf", 214*2f42fb06SSandipan Das "EventCode": "0x72", 215*2f42fb06SSandipan Das "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 as well as the L3 caches and are generated from L2 hardware prefetchers.", 216*2f42fb06SSandipan Das "UMask": "0x1f" 217*2f42fb06SSandipan Das }, 218*2f42fb06SSandipan Das { 219*2f42fb06SSandipan Das "EventName": "l2_pf_miss_l2_l3.l1_dc_hwpf", 220*2f42fb06SSandipan Das "EventCode": "0x72", 221*2f42fb06SSandipan Das "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 as well as the L3 caches and are generated from L1 data hardware prefetchers.", 222*2f42fb06SSandipan Das "UMask": "0xe0" 223*2f42fb06SSandipan Das }, 224*2f42fb06SSandipan Das { 225*2f42fb06SSandipan Das "EventName": "l2_pf_miss_l2_l3.l1_dc_l2_hwpf", 226*2f42fb06SSandipan Das "EventCode": "0x72", 227*2f42fb06SSandipan Das "BriefDescription": "L2 prefetches accepted by the L2 pipeline which miss the L2 as well as the L3 caches and are generated from L1 data and L2 hardware prefetchers.", 228*2f42fb06SSandipan Das "UMask": "0xff" 229*2f42fb06SSandipan Das }, 230*2f42fb06SSandipan Das { 231*2f42fb06SSandipan Das "EventName": "l2_fill_rsp_src.local_ccx", 232*2f42fb06SSandipan Das "EventCode": "0x165", 233*2f42fb06SSandipan Das "BriefDescription": "L2 cache fills where data is returned from L3 cache or different L2 cache in the same CCX.", 234*2f42fb06SSandipan Das "UMask": "0x02" 235*2f42fb06SSandipan Das }, 236*2f42fb06SSandipan Das { 237*2f42fb06SSandipan Das "EventName": "l2_fill_rsp_src.near_cache", 238*2f42fb06SSandipan Das "EventCode": "0x165", 239*2f42fb06SSandipan Das "BriefDescription": "L2 cache fills where data is returned from cache of another CCX in the same NUMA node.", 240*2f42fb06SSandipan Das "UMask": "0x04" 241*2f42fb06SSandipan Das }, 242*2f42fb06SSandipan Das { 243*2f42fb06SSandipan Das "EventName": "l2_fill_rsp_src.dram_io_near", 244*2f42fb06SSandipan Das "EventCode": "0x165", 245*2f42fb06SSandipan Das "BriefDescription": "L2 cache fills where data is returned from either DRAM or MMIO in the same NUMA node.", 246*2f42fb06SSandipan Das "UMask": "0x08" 247*2f42fb06SSandipan Das }, 248*2f42fb06SSandipan Das { 249*2f42fb06SSandipan Das "EventName": "l2_fill_rsp_src.far_cache", 250*2f42fb06SSandipan Das "EventCode": "0x165", 251*2f42fb06SSandipan Das "BriefDescription": "L2 cache fills where data is returned from cache of another CCX in a different NUMA node.", 252*2f42fb06SSandipan Das "UMask": "0x10" 253*2f42fb06SSandipan Das }, 254*2f42fb06SSandipan Das { 255*2f42fb06SSandipan Das "EventName": "l2_fill_rsp_src.dram_io_far", 256*2f42fb06SSandipan Das "EventCode": "0x165", 257*2f42fb06SSandipan Das "BriefDescription": "L2 cache fills where data is returned from either DRAM or MMIO in a different NUMA node.", 258*2f42fb06SSandipan Das "UMask": "0x40" 259*2f42fb06SSandipan Das }, 260*2f42fb06SSandipan Das { 261*2f42fb06SSandipan Das "EventName": "l2_fill_rsp_src.dram_io_all", 262*2f42fb06SSandipan Das "EventCode": "0x165", 263*2f42fb06SSandipan Das "BriefDescription": "L2 cache fills where data is returned from either DRAM or MMIO in the same or a different NUMA node.", 264*2f42fb06SSandipan Das "UMask": "0x48" 265*2f42fb06SSandipan Das }, 266*2f42fb06SSandipan Das { 267*2f42fb06SSandipan Das "EventName": "l2_fill_rsp_src.far_all", 268*2f42fb06SSandipan Das "EventCode": "0x165", 269*2f42fb06SSandipan Das "BriefDescription": "L2 cache fills where data is returned from either cache of another CCX, DRAM or MMIO in a different NUMA node.", 270*2f42fb06SSandipan Das "UMask": "0x50" 271*2f42fb06SSandipan Das }, 272*2f42fb06SSandipan Das { 273*2f42fb06SSandipan Das "EventName": "l2_fill_rsp_src.alt_mem", 274*2f42fb06SSandipan Das "EventCode": "0x165", 275*2f42fb06SSandipan Das "BriefDescription": "L2 cache fills where data is returned from extension memory (CXL).", 276*2f42fb06SSandipan Das "UMask": "0x80" 277*2f42fb06SSandipan Das }, 278*2f42fb06SSandipan Das { 279*2f42fb06SSandipan Das "EventName": "l2_fill_rsp_src.all", 280*2f42fb06SSandipan Das "EventCode": "0x165", 281*2f42fb06SSandipan Das "BriefDescription": "L2 cache fills where data is returned from all types of sources.", 282*2f42fb06SSandipan Das "UMask": "0xde" 283*2f42fb06SSandipan Das }, 284*2f42fb06SSandipan Das { 285*2f42fb06SSandipan Das "EventName": "l2_sys_bw.local_dram_fill", 286*2f42fb06SSandipan Das "EventCode": "0x175", 287*2f42fb06SSandipan Das "BriefDescription": "System bandwidth utilization for fill events that target the same NUMA node and return from DRAM in the same NUMA node.", 288*2f42fb06SSandipan Das "UMask": "0x01" 289*2f42fb06SSandipan Das }, 290*2f42fb06SSandipan Das { 291*2f42fb06SSandipan Das "EventName": "l2_sys_bw.remote_dram_fill", 292*2f42fb06SSandipan Das "EventCode": "0x175", 293*2f42fb06SSandipan Das "BriefDescription": "System bandwidth utilization for fill events that target a different NUMA node and return from DRAM in a different NUMA node.", 294*2f42fb06SSandipan Das "UMask": "0x02" 295*2f42fb06SSandipan Das }, 296*2f42fb06SSandipan Das { 297*2f42fb06SSandipan Das "EventName": "l2_sys_bw.nt_write", 298*2f42fb06SSandipan Das "EventCode": "0x175", 299*2f42fb06SSandipan Das "BriefDescription": "System bandwidth utilization for non-temporal write events that target all NUMA nodes.", 300*2f42fb06SSandipan Das "UMask": "0x04" 301*2f42fb06SSandipan Das }, 302*2f42fb06SSandipan Das { 303*2f42fb06SSandipan Das "EventName": "l2_sys_bw.local_scm_fill", 304*2f42fb06SSandipan Das "EventCode": "0x175", 305*2f42fb06SSandipan Das "BriefDescription": "System bandwidth utilization for fill events that target the same NUMA node and return from extension memory (CXL) in the same NUMA node.", 306*2f42fb06SSandipan Das "UMask": "0x10" 307*2f42fb06SSandipan Das }, 308*2f42fb06SSandipan Das { 309*2f42fb06SSandipan Das "EventName": "l2_sys_bw.remote_scm_fill", 310*2f42fb06SSandipan Das "EventCode": "0x175", 311*2f42fb06SSandipan Das "BriefDescription": "System bandwidth utilization for fill events that target a different NUMA node and return from extension memory (CXL) in a different NUMA node.", 312*2f42fb06SSandipan Das "UMask": "0x20" 313*2f42fb06SSandipan Das }, 314*2f42fb06SSandipan Das { 315*2f42fb06SSandipan Das "EventName": "l2_sys_bw.victim", 316*2f42fb06SSandipan Das "EventCode": "0x175", 317*2f42fb06SSandipan Das "BriefDescription": "System bandwidth utilization for cache victim events that target all NUMA nodes.", 318*2f42fb06SSandipan Das "UMask": "0x40" 319*2f42fb06SSandipan Das }, 320*2f42fb06SSandipan Das { 321*2f42fb06SSandipan Das "EventName": "l2_sys_bw.all", 322*2f42fb06SSandipan Das "EventCode": "0x175", 323*2f42fb06SSandipan Das "BriefDescription": "System bandwidth utilization for all types of events (total utilization).", 324*2f42fb06SSandipan Das "UMask": "0xff" 325*2f42fb06SSandipan Das } 326*2f42fb06SSandipan Das] 327