1[ 2 { 3 "EventName": "ls_bad_status2.stli_other", 4 "EventCode": "0x24", 5 "BriefDescription": "Store-to-load conflicts (load unable to complete due to a non-forwardable conflict with an older store).", 6 "UMask": "0x02" 7 }, 8 { 9 "EventName": "ls_locks.bus_lock", 10 "EventCode": "0x25", 11 "BriefDescription": "Retired Lock instructions which caused a bus lock.", 12 "UMask": "0x01" 13 }, 14 { 15 "EventName": "ls_ret_cl_flush", 16 "EventCode": "0x26", 17 "BriefDescription": "Retired CLFLUSH instructions." 18 }, 19 { 20 "EventName": "ls_ret_cpuid", 21 "EventCode": "0x27", 22 "BriefDescription": "Retired CPUID instructions." 23 }, 24 { 25 "EventName": "ls_dispatch.ld_dispatch", 26 "EventCode": "0x29", 27 "BriefDescription": "Number of memory load operations dispatched to the load-store unit.", 28 "UMask": "0x01" 29 }, 30 { 31 "EventName": "ls_dispatch.store_dispatch", 32 "EventCode": "0x29", 33 "BriefDescription": "Number of memory store operations dispatched to the load-store unit.", 34 "UMask": "0x02" 35 }, 36 { 37 "EventName": "ls_dispatch.ld_st_dispatch", 38 "EventCode": "0x29", 39 "BriefDescription": "Number of memory load-store operations dispatched to the load-store unit.", 40 "UMask": "0x04" 41 }, 42 { 43 "EventName": "ls_dispatch.all", 44 "EventCode": "0x29", 45 "BriefDescription": "Number of memory operations dispatched to the load-store unit.", 46 "UMask": "0x07" 47 }, 48 { 49 "EventName": "ls_smi_rx", 50 "EventCode": "0x2b", 51 "BriefDescription": "SMIs received." 52 }, 53 { 54 "EventName": "ls_int_taken", 55 "EventCode": "0x2c", 56 "BriefDescription": "Interrupts taken." 57 }, 58 { 59 "EventName": "ls_stlf", 60 "EventCode": "0x35", 61 "BriefDescription": "Store-to-load-forward (STLF) hits." 62 }, 63 { 64 "EventName": "ls_st_commit_cancel2.st_commit_cancel_wcb_full", 65 "EventCode": "0x37", 66 "BriefDescription": "Non-cacheable store commits cancelled due to the non-cacheable commit buffer being full.", 67 "UMask": "0x01" 68 }, 69 { 70 "EventName": "ls_mab_alloc.load_store_allocations", 71 "EventCode": "0x41", 72 "BriefDescription": "Miss Address Buffer (MAB) entries allocated by a Load-Store (LS) pipe for load-store allocations.", 73 "UMask": "0x3f" 74 }, 75 { 76 "EventName": "ls_mab_alloc.hardware_prefetcher_allocations", 77 "EventCode": "0x41", 78 "BriefDescription": "Miss Address Buffer (MAB) entries allocated by a Load-Store (LS) pipe for hardware prefetcher allocations.", 79 "UMask": "0x40" 80 }, 81 { 82 "EventName": "ls_mab_alloc.all_allocations", 83 "EventCode": "0x41", 84 "BriefDescription": "Miss Address Buffer (MAB) entries allocated by a Load-Store (LS) pipe for all types of allocations.", 85 "UMask": "0x7f" 86 }, 87 { 88 "EventName": "ls_dmnd_fills_from_sys.local_l2", 89 "EventCode": "0x43", 90 "BriefDescription": "Demand data cache fills from local L2 cache.", 91 "UMask": "0x01" 92 }, 93 { 94 "EventName": "ls_dmnd_fills_from_sys.local_ccx", 95 "EventCode": "0x43", 96 "BriefDescription": "Demand data cache fills from L3 cache or different L2 cache in the same CCX.", 97 "UMask": "0x02" 98 }, 99 { 100 "EventName": "ls_dmnd_fills_from_sys.near_cache", 101 "EventCode": "0x43", 102 "BriefDescription": "Demand data cache fills from cache of another CCX when the address was in the same NUMA node.", 103 "UMask": "0x04" 104 }, 105 { 106 "EventName": "ls_dmnd_fills_from_sys.dram_io_near", 107 "EventCode": "0x43", 108 "BriefDescription": "Demand data cache fills from either DRAM or MMIO in the same NUMA node.", 109 "UMask": "0x08" 110 }, 111 { 112 "EventName": "ls_dmnd_fills_from_sys.far_cache", 113 "EventCode": "0x43", 114 "BriefDescription": "Demand data cache fills from cache of another CCX when the address was in a different NUMA node.", 115 "UMask": "0x10" 116 }, 117 { 118 "EventName": "ls_dmnd_fills_from_sys.dram_io_far", 119 "EventCode": "0x43", 120 "BriefDescription": "Demand data cache fills from either DRAM or MMIO in a different NUMA node (same or different socket).", 121 "UMask": "0x40" 122 }, 123 { 124 "EventName": "ls_dmnd_fills_from_sys.alternate_memories", 125 "EventCode": "0x43", 126 "BriefDescription": "Demand data cache fills from extension memory.", 127 "UMask": "0x80" 128 }, 129 { 130 "EventName": "ls_dmnd_fills_from_sys.all", 131 "EventCode": "0x43", 132 "BriefDescription": "Demand data cache fills from all types of data sources.", 133 "UMask": "0xff" 134 }, 135 { 136 "EventName": "ls_any_fills_from_sys.local_l2", 137 "EventCode": "0x44", 138 "BriefDescription": "Any data cache fills from local L2 cache.", 139 "UMask": "0x01" 140 }, 141 { 142 "EventName": "ls_any_fills_from_sys.local_ccx", 143 "EventCode": "0x44", 144 "BriefDescription": "Any data cache fills from L3 cache or different L2 cache in the same CCX.", 145 "UMask": "0x02" 146 }, 147 { 148 "EventName": "ls_any_fills_from_sys.local_all", 149 "EventCode": "0x44", 150 "BriefDescription": "Any data cache fills from local L2 cache or L3 cache or different L2 cache in the same CCX.", 151 "UMask": "0x03" 152 }, 153 { 154 "EventName": "ls_any_fills_from_sys.near_cache", 155 "EventCode": "0x44", 156 "BriefDescription": "Any data cache fills from cache of another CCX when the address was in the same NUMA node.", 157 "UMask": "0x04" 158 }, 159 { 160 "EventName": "ls_any_fills_from_sys.dram_io_near", 161 "EventCode": "0x44", 162 "BriefDescription": "Any data cache fills from either DRAM or MMIO in the same NUMA node.", 163 "UMask": "0x08" 164 }, 165 { 166 "EventName": "ls_any_fills_from_sys.far_cache", 167 "EventCode": "0x44", 168 "BriefDescription": "Any data cache fills from cache of another CCX when the address was in a different NUMA node.", 169 "UMask": "0x10" 170 }, 171 { 172 "EventName": "ls_any_fills_from_sys.remote_cache", 173 "EventCode": "0x44", 174 "BriefDescription": "Any data cache fills from cache of another CCX when the address was in the same or a different NUMA node.", 175 "UMask": "0x14" 176 }, 177 { 178 "EventName": "ls_any_fills_from_sys.dram_io_far", 179 "EventCode": "0x44", 180 "BriefDescription": "Any data cache fills from either DRAM or MMIO in a different NUMA node (same or different socket).", 181 "UMask": "0x40" 182 }, 183 { 184 "EventName": "ls_any_fills_from_sys.dram_io_all", 185 "EventCode": "0x44", 186 "BriefDescription": "Any data cache fills from either DRAM or MMIO in any NUMA node (same or different socket).", 187 "UMask": "0x48" 188 }, 189 { 190 "EventName": "ls_any_fills_from_sys.far_all", 191 "EventCode": "0x44", 192 "BriefDescription": "Any data cache fills from either cache of another CCX, DRAM or MMIO when the address was in a different NUMA node (same or different socket).", 193 "UMask": "0x50" 194 }, 195 { 196 "EventName": "ls_any_fills_from_sys.all_dram_io", 197 "EventCode": "0x44", 198 "BriefDescription": "Any data cache fills from either DRAM or MMIO in any NUMA node (same or different socket).", 199 "UMask": "0x48" 200 }, 201 { 202 "EventName": "ls_any_fills_from_sys.alternate_memories", 203 "EventCode": "0x44", 204 "BriefDescription": "Any data cache fills from extension memory.", 205 "UMask": "0x80" 206 }, 207 { 208 "EventName": "ls_any_fills_from_sys.all", 209 "EventCode": "0x44", 210 "BriefDescription": "Any data cache fills from all types of data sources.", 211 "UMask": "0xff" 212 }, 213 { 214 "EventName": "ls_l1_d_tlb_miss.tlb_reload_4k_l2_hit", 215 "EventCode": "0x45", 216 "BriefDescription": "L1 DTLB misses with L2 DTLB hits for 4k pages.", 217 "UMask": "0x01" 218 }, 219 { 220 "EventName": "ls_l1_d_tlb_miss.tlb_reload_coalesced_page_hit", 221 "EventCode": "0x45", 222 "BriefDescription": "L1 DTLB misses with L2 DTLB hits for coalesced pages. A coalesced page is a 16k page created from four adjacent 4k pages.", 223 "UMask": "0x02" 224 }, 225 { 226 "EventName": "ls_l1_d_tlb_miss.tlb_reload_2m_l2_hit", 227 "EventCode": "0x45", 228 "BriefDescription": "L1 DTLB misses with L2 DTLB hits for 2M pages.", 229 "UMask": "0x04" 230 }, 231 { 232 "EventName": "ls_l1_d_tlb_miss.tlb_reload_1g_l2_hit", 233 "EventCode": "0x45", 234 "BriefDescription": "L1 DTLB misses with L2 DTLB hits for 1G pages.", 235 "UMask": "0x08" 236 }, 237 { 238 "EventName": "ls_l1_d_tlb_miss.tlb_reload_4k_l2_miss", 239 "EventCode": "0x45", 240 "BriefDescription": "L1 DTLB misses with L2 DTLB misses (page-table walks are requested) for 4k pages.", 241 "UMask": "0x10" 242 }, 243 { 244 "EventName": "ls_l1_d_tlb_miss.tlb_reload_coalesced_page_miss", 245 "EventCode": "0x45", 246 "BriefDescription": "L1 DTLB misses with L2 DTLB misses (page-table walks are requested) for coalesced pages. A coalesced page is a 16k page created from four adjacent 4k pages.", 247 "UMask": "0x20" 248 }, 249 { 250 "EventName": "ls_l1_d_tlb_miss.tlb_reload_2m_l2_miss", 251 "EventCode": "0x45", 252 "BriefDescription": "L1 DTLB misses with L2 DTLB misses (page-table walks are requested) for 2M pages.", 253 "UMask": "0x40" 254 }, 255 { 256 "EventName": "ls_l1_d_tlb_miss.tlb_reload_1g_l2_miss", 257 "EventCode": "0x45", 258 "BriefDescription": "L1 DTLB misses with L2 DTLB misses (page-table walks are requested) for 1G pages.", 259 "UMask": "0x80" 260 }, 261 { 262 "EventName": "ls_l1_d_tlb_miss.all_l2_miss", 263 "EventCode": "0x45", 264 "BriefDescription": "L1 DTLB misses with L2 DTLB misses (page-table walks are requested) for all page sizes.", 265 "UMask": "0xf0" 266 }, 267 { 268 "EventName": "ls_l1_d_tlb_miss.all", 269 "EventCode": "0x45", 270 "BriefDescription": "L1 DTLB misses for all page sizes.", 271 "UMask": "0xff" 272 }, 273 { 274 "EventName": "ls_misal_loads.ma64", 275 "EventCode": "0x47", 276 "BriefDescription": "64B misaligned (cacheline crossing) loads.", 277 "UMask": "0x01" 278 }, 279 { 280 "EventName": "ls_misal_loads.ma4k", 281 "EventCode": "0x47", 282 "BriefDescription": "4kB misaligned (page crossing) loads.", 283 "UMask": "0x02" 284 }, 285 { 286 "EventName": "ls_pref_instr_disp.prefetch", 287 "EventCode": "0x4b", 288 "BriefDescription": "Software prefetch instructions dispatched (speculative) of type PrefetchT0 (move data to all cache levels), T1 (move data to all cache levels except L1) and T2 (move data to all cache levels except L1 and L2).", 289 "UMask": "0x01" 290 }, 291 { 292 "EventName": "ls_pref_instr_disp.prefetch_w", 293 "EventCode": "0x4b", 294 "BriefDescription": "Software prefetch instructions dispatched (speculative) of type PrefetchW (move data to L1 cache and mark it modifiable).", 295 "UMask": "0x02" 296 }, 297 { 298 "EventName": "ls_pref_instr_disp.prefetch_nta", 299 "EventCode": "0x4b", 300 "BriefDescription": "Software prefetch instructions dispatched (speculative) of type PrefetchNTA (move data with minimum cache pollution i.e. non-temporal access).", 301 "UMask": "0x04" 302 }, 303 { 304 "EventName": "ls_pref_instr_disp.all", 305 "EventCode": "0x4b", 306 "BriefDescription": "Software prefetch instructions dispatched (speculative) of all types.", 307 "UMask": "0x07" 308 }, 309 { 310 "EventName": "wcb_close.full_line_64b", 311 "EventCode": "0x50", 312 "BriefDescription": "Number of events that caused a Write Combining Buffer (WCB) entry to close because all 64 bytes of the entry have been written to.", 313 "UMask": "0x01" 314 }, 315 { 316 "EventName": "ls_inef_sw_pref.data_pipe_sw_pf_dc_hit", 317 "EventCode": "0x52", 318 "BriefDescription": "Software prefetches that did not fetch data outside of the processor core as the PREFETCH instruction saw a data cache hit.", 319 "UMask": "0x01" 320 }, 321 { 322 "EventName": "ls_inef_sw_pref.mab_mch_cnt", 323 "EventCode": "0x52", 324 "BriefDescription": "Software prefetches that did not fetch data outside of the processor core as the PREFETCH instruction saw a match on an already allocated Miss Address Buffer (MAB).", 325 "UMask": "0x02" 326 }, 327 { 328 "EventName": "ls_inef_sw_pref.all", 329 "EventCode": "0x52", 330 "BriefDescript6ion": "Software prefetches that did not fetch data outside of the processor core for any reason.", 331 "UMask": "0x03" 332 }, 333 { 334 "EventName": "ls_sw_pf_dc_fills.local_l2", 335 "EventCode": "0x59", 336 "BriefDescription": "Software prefetch data cache fills from local L2 cache.", 337 "UMask": "0x01" 338 }, 339 { 340 "EventName": "ls_sw_pf_dc_fills.local_ccx", 341 "EventCode": "0x59", 342 "BriefDescription": "Software prefetch data cache fills from L3 cache or different L2 cache in the same CCX.", 343 "UMask": "0x02" 344 }, 345 { 346 "EventName": "ls_sw_pf_dc_fills.near_cache", 347 "EventCode": "0x59", 348 "BriefDescription": "Software prefetch data cache fills from cache of another CCX in the same NUMA node.", 349 "UMask": "0x04" 350 }, 351 { 352 "EventName": "ls_sw_pf_dc_fills.dram_io_near", 353 "EventCode": "0x59", 354 "BriefDescription": "Software prefetch data cache fills from either DRAM or MMIO in the same NUMA node.", 355 "UMask": "0x08" 356 }, 357 { 358 "EventName": "ls_sw_pf_dc_fills.far_cache", 359 "EventCode": "0x59", 360 "BriefDescription": "Software prefetch data cache fills from cache of another CCX in a different NUMA node.", 361 "UMask": "0x10" 362 }, 363 { 364 "EventName": "ls_sw_pf_dc_fills.dram_io_far", 365 "EventCode": "0x59", 366 "BriefDescription": "Software prefetch data cache fills from either DRAM or MMIO in a different NUMA node (same or different socket).", 367 "UMask": "0x40" 368 }, 369 { 370 "EventName": "ls_sw_pf_dc_fills.alternate_memories", 371 "EventCode": "0x59", 372 "BriefDescription": "Software prefetch data cache fills from extension memory.", 373 "UMask": "0x80" 374 }, 375 { 376 "EventName": "ls_sw_pf_dc_fills.all", 377 "EventCode": "0x59", 378 "BriefDescription": "Software prefetch data cache fills from all types of data sources.", 379 "UMask": "0xdf" 380 }, 381 { 382 "EventName": "ls_hw_pf_dc_fills.local_l2", 383 "EventCode": "0x5a", 384 "BriefDescription": "Hardware prefetch data cache fills from local L2 cache.", 385 "UMask": "0x01" 386 }, 387 { 388 "EventName": "ls_hw_pf_dc_fills.local_ccx", 389 "EventCode": "0x5a", 390 "BriefDescription": "Hardware prefetch data cache fills from L3 cache or different L2 cache in the same CCX.", 391 "UMask": "0x02" 392 }, 393 { 394 "EventName": "ls_hw_pf_dc_fills.near_cache", 395 "EventCode": "0x5a", 396 "BriefDescription": "Hardware prefetch data cache fills from cache of another CCX when the address was in the same NUMA node.", 397 "UMask": "0x04" 398 }, 399 { 400 "EventName": "ls_hw_pf_dc_fills.dram_io_near", 401 "EventCode": "0x5a", 402 "BriefDescription": "Hardware prefetch data cache fills from either DRAM or MMIO in the same NUMA node.", 403 "UMask": "0x08" 404 }, 405 { 406 "EventName": "ls_hw_pf_dc_fills.far_cache", 407 "EventCode": "0x5a", 408 "BriefDescription": "Hardware prefetch data cache fills from cache of another CCX when the address was in a different NUMA node.", 409 "UMask": "0x10" 410 }, 411 { 412 "EventName": "ls_hw_pf_dc_fills.dram_io_far", 413 "EventCode": "0x5a", 414 "BriefDescription": "Hardware prefetch data cache fills from either DRAM or MMIO in a different NUMA node (same or different socket).", 415 "UMask": "0x40" 416 }, 417 { 418 "EventName": "ls_hw_pf_dc_fills.alternate_memories", 419 "EventCode": "0x5a", 420 "BriefDescription": "Hardware prefetch data cache fills from extension memory.", 421 "UMask": "0x80" 422 }, 423 { 424 "EventName": "ls_hw_pf_dc_fills.all", 425 "EventCode": "0x5a", 426 "BriefDescription": "Hardware prefetch data cache fills from all types of data sources.", 427 "UMask": "0xdf" 428 }, 429 { 430 "EventName": "ls_alloc_mab_count", 431 "EventCode": "0x5f", 432 "BriefDescription": "In-flight L1 data cache misses i.e. Miss Address Buffer (MAB) allocations each cycle." 433 }, 434 { 435 "EventName": "ls_not_halted_cyc", 436 "EventCode": "0x76", 437 "BriefDescription": "Core cycles not in halt." 438 }, 439 { 440 "EventName": "ls_tlb_flush.all", 441 "EventCode": "0x78", 442 "BriefDescription": "All TLB Flushes.", 443 "UMask": "0xff" 444 }, 445 { 446 "EventName": "ls_not_halted_p0_cyc.p0_freq_cyc", 447 "EventCode": "0x120", 448 "BriefDescription": "Reference cycles (P0 frequency) not in halt .", 449 "UMask": "0x1" 450 } 451] 452