1826db0f1SSukadev Bhattiprolu[ 2*da3ef7f6SJames Clark { 33c22ba52SSukadev Bhattiprolu "EventCode": "0x20036", 43c22ba52SSukadev Bhattiprolu "EventName": "PM_BR_2PATH", 53c22ba52SSukadev Bhattiprolu "BriefDescription": "Branches that are not strongly biased" 6826db0f1SSukadev Bhattiprolu }, 7*da3ef7f6SJames Clark { 8826db0f1SSukadev Bhattiprolu "EventCode": "0x40056", 9826db0f1SSukadev Bhattiprolu "EventName": "PM_MEM_LOC_THRESH_LSU_HIGH", 103c22ba52SSukadev Bhattiprolu "BriefDescription": "Local memory above threshold for LSU medium" 11826db0f1SSukadev Bhattiprolu }, 12*da3ef7f6SJames Clark { 133c22ba52SSukadev Bhattiprolu "EventCode": "0x40118", 143c22ba52SSukadev Bhattiprolu "EventName": "PM_MRK_DCACHE_RELOAD_INTV", 153c22ba52SSukadev Bhattiprolu "BriefDescription": "Combined Intervention event" 163c22ba52SSukadev Bhattiprolu }, 17*da3ef7f6SJames Clark { 183c22ba52SSukadev Bhattiprolu "EventCode": "0x4F148", 193c22ba52SSukadev Bhattiprolu "EventName": "PM_MRK_DPTEG_FROM_DL2L3_MOD", 203c22ba52SSukadev Bhattiprolu "BriefDescription": "A Page Table Entry was loaded into the TLB with Modified (M) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to a marked data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 213c22ba52SSukadev Bhattiprolu }, 22*da3ef7f6SJames Clark { 233c22ba52SSukadev Bhattiprolu "EventCode": "0x301E8", 243c22ba52SSukadev Bhattiprolu "EventName": "PM_THRESH_EXC_64", 253c22ba52SSukadev Bhattiprolu "BriefDescription": "Threshold counter exceeded a value of 64" 263c22ba52SSukadev Bhattiprolu }, 27*da3ef7f6SJames Clark { 283c22ba52SSukadev Bhattiprolu "EventCode": "0x4E04E", 293c22ba52SSukadev Bhattiprolu "EventName": "PM_DPTEG_FROM_L3MISS", 303c22ba52SSukadev Bhattiprolu "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L3 due to a data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 313c22ba52SSukadev Bhattiprolu }, 32*da3ef7f6SJames Clark { 333c22ba52SSukadev Bhattiprolu "EventCode": "0x40050", 343c22ba52SSukadev Bhattiprolu "EventName": "PM_SYS_PUMP_MPRED_RTY", 353c22ba52SSukadev Bhattiprolu "BriefDescription": "Final Pump Scope (system) ended up larger than Initial Pump Scope (Chip/Group) for all data types excluding data prefetch (demand load,inst prefetch,inst fetch,xlate)" 363c22ba52SSukadev Bhattiprolu }, 37*da3ef7f6SJames Clark { 383c22ba52SSukadev Bhattiprolu "EventCode": "0x1F14E", 393c22ba52SSukadev Bhattiprolu "EventName": "PM_MRK_DPTEG_FROM_L2MISS", 403c22ba52SSukadev Bhattiprolu "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L2 due to a marked data side request.. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 413c22ba52SSukadev Bhattiprolu }, 42*da3ef7f6SJames Clark { 433c22ba52SSukadev Bhattiprolu "EventCode": "0x4D018", 443c22ba52SSukadev Bhattiprolu "EventName": "PM_CMPLU_STALL_BRU", 453c22ba52SSukadev Bhattiprolu "BriefDescription": "Completion stall due to a Branch Unit" 46826db0f1SSukadev Bhattiprolu }, 47*da3ef7f6SJames Clark { 48826db0f1SSukadev Bhattiprolu "EventCode": "0x45052", 49826db0f1SSukadev Bhattiprolu "EventName": "PM_4FLOP_CMPL", 503c22ba52SSukadev Bhattiprolu "BriefDescription": "4 FLOP instruction completed" 513c22ba52SSukadev Bhattiprolu }, 52*da3ef7f6SJames Clark { 533c22ba52SSukadev Bhattiprolu "EventCode": "0x3D142", 543c22ba52SSukadev Bhattiprolu "EventName": "PM_MRK_DATA_FROM_LMEM", 553c22ba52SSukadev Bhattiprolu "BriefDescription": "The processor's data cache was reloaded from the local chip's Memory due to a marked load" 563c22ba52SSukadev Bhattiprolu }, 57*da3ef7f6SJames Clark { 583c22ba52SSukadev Bhattiprolu "EventCode": "0x4C01E", 593c22ba52SSukadev Bhattiprolu "EventName": "PM_CMPLU_STALL_CRYPTO", 603c22ba52SSukadev Bhattiprolu "BriefDescription": "Finish stall because the NTF instruction was routed to the crypto execution pipe and was waiting to finish" 613c22ba52SSukadev Bhattiprolu }, 62*da3ef7f6SJames Clark { 633c22ba52SSukadev Bhattiprolu "EventCode": "0x3000C", 643c22ba52SSukadev Bhattiprolu "EventName": "PM_FREQ_DOWN", 653c22ba52SSukadev Bhattiprolu "BriefDescription": "Power Management: Below Threshold B" 663c22ba52SSukadev Bhattiprolu }, 67*da3ef7f6SJames Clark { 683c22ba52SSukadev Bhattiprolu "EventCode": "0x4D128", 693c22ba52SSukadev Bhattiprolu "EventName": "PM_MRK_DATA_FROM_LMEM_CYC", 703c22ba52SSukadev Bhattiprolu "BriefDescription": "Duration in cycles to reload from the local chip's Memory due to a marked load" 713c22ba52SSukadev Bhattiprolu }, 72*da3ef7f6SJames Clark { 733c22ba52SSukadev Bhattiprolu "EventCode": "0x4D054", 743c22ba52SSukadev Bhattiprolu "EventName": "PM_8FLOP_CMPL", 753c22ba52SSukadev Bhattiprolu "BriefDescription": "8 FLOP instruction completed" 763c22ba52SSukadev Bhattiprolu }, 77*da3ef7f6SJames Clark { 783c22ba52SSukadev Bhattiprolu "EventCode": "0x10026", 793c22ba52SSukadev Bhattiprolu "EventName": "PM_TABLEWALK_CYC", 803c22ba52SSukadev Bhattiprolu "BriefDescription": "Cycles when an instruction tablewalk is active" 813c22ba52SSukadev Bhattiprolu }, 82*da3ef7f6SJames Clark { 833c22ba52SSukadev Bhattiprolu "EventCode": "0x2C012", 843c22ba52SSukadev Bhattiprolu "EventName": "PM_CMPLU_STALL_DCACHE_MISS", 853c22ba52SSukadev Bhattiprolu "BriefDescription": "Finish stall because the NTF instruction was a load that missed the L1 and was waiting for the data to return from the nest" 863c22ba52SSukadev Bhattiprolu }, 87*da3ef7f6SJames Clark { 883c22ba52SSukadev Bhattiprolu "EventCode": "0x2E04C", 893c22ba52SSukadev Bhattiprolu "EventName": "PM_DPTEG_FROM_MEMORY", 903c22ba52SSukadev Bhattiprolu "BriefDescription": "A Page Table Entry was loaded into the TLB from a memory location including L4 from local remote or distant due to a data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 913c22ba52SSukadev Bhattiprolu }, 92*da3ef7f6SJames Clark { 933c22ba52SSukadev Bhattiprolu "EventCode": "0x3F142", 943c22ba52SSukadev Bhattiprolu "EventName": "PM_MRK_DPTEG_FROM_L3_DISP_CONFLICT", 953c22ba52SSukadev Bhattiprolu "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L3 with dispatch conflict due to a marked data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 963c22ba52SSukadev Bhattiprolu }, 97*da3ef7f6SJames Clark { 983c22ba52SSukadev Bhattiprolu "EventCode": "0x4F142", 993c22ba52SSukadev Bhattiprolu "EventName": "PM_MRK_DPTEG_FROM_L3", 1003c22ba52SSukadev Bhattiprolu "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L3 due to a marked data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 1013c22ba52SSukadev Bhattiprolu }, 102*da3ef7f6SJames Clark { 1033c22ba52SSukadev Bhattiprolu "EventCode": "0x10060", 1043c22ba52SSukadev Bhattiprolu "EventName": "PM_TM_TRANS_RUN_CYC", 1053c22ba52SSukadev Bhattiprolu "BriefDescription": "run cycles in transactional state" 1063c22ba52SSukadev Bhattiprolu }, 107*da3ef7f6SJames Clark { 1083c22ba52SSukadev Bhattiprolu "EventCode": "0x1E04C", 1093c22ba52SSukadev Bhattiprolu "EventName": "PM_DPTEG_FROM_LL4", 1103c22ba52SSukadev Bhattiprolu "BriefDescription": "A Page Table Entry was loaded into the TLB from the local chip's L4 cache due to a data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 1113c22ba52SSukadev Bhattiprolu }, 112*da3ef7f6SJames Clark { 1133c22ba52SSukadev Bhattiprolu "EventCode": "0x45050", 1143c22ba52SSukadev Bhattiprolu "EventName": "PM_1FLOP_CMPL", 1153c22ba52SSukadev Bhattiprolu "BriefDescription": "one flop (fadd, fmul, fsub, fcmp, fsel, fabs, fnabs, fres, fsqrte, fneg) operation completed" 116826db0f1SSukadev Bhattiprolu } 117826db0f1SSukadev Bhattiprolu] 118