1[ 2 { 3 "ArchStdEvent": "BR_MIS_PRED", 4 "PublicDescription": "Counts branches which are speculatively executed and mispredicted." 5 }, 6 { 7 "ArchStdEvent": "BR_PRED", 8 "PublicDescription": "Counts branches speculatively executed and were predicted right." 9 }, 10 { 11 "ArchStdEvent": "INST_SPEC", 12 "PublicDescription": "Counts operations that have been speculatively executed." 13 }, 14 { 15 "ArchStdEvent": "UNALIGNED_LD_SPEC", 16 "PublicDescription": "Counts unaligned memory read operations issued by the CPU. This event counts unaligned accesses (as defined by the actual instruction), even if they are subsequently issued as multiple aligned accesses. The event does not count preload operations (PLD, PLI)." 17 }, 18 { 19 "ArchStdEvent": "UNALIGNED_ST_SPEC", 20 "PublicDescription": "Counts unaligned memory write operations issued by the CPU. This event counts unaligned accesses (as defined by the actual instruction), even if they are subsequently issued as multiple aligned accesses." 21 }, 22 { 23 "ArchStdEvent": "UNALIGNED_LDST_SPEC", 24 "PublicDescription": "Counts unaligned memory operations issued by the CPU. This event counts unaligned accesses (as defined by the actual instruction), even if they are subsequently issued as multiple aligned accesses." 25 }, 26 { 27 "ArchStdEvent": "LDREX_SPEC", 28 "PublicDescription": "Counts Load-Exclusive operations that have been speculatively executed. Eg: LDREX, LDX" 29 }, 30 { 31 "ArchStdEvent": "STREX_PASS_SPEC", 32 "PublicDescription": "Counts store-exclusive operations that have been speculatively executed and have successfully completed the store operation." 33 }, 34 { 35 "ArchStdEvent": "STREX_FAIL_SPEC", 36 "PublicDescription": "Counts store-exclusive operations that have been speculatively executed and have not successfully completed the store operation." 37 }, 38 { 39 "ArchStdEvent": "STREX_SPEC", 40 "PublicDescription": "Counts store-exclusive operations that have been speculatively executed." 41 }, 42 { 43 "ArchStdEvent": "LD_SPEC", 44 "PublicDescription": "Counts speculatively executed load operations including Single Instruction Multiple Data (SIMD) load operations." 45 }, 46 { 47 "ArchStdEvent": "ST_SPEC", 48 "PublicDescription": "Counts speculatively executed store operations including Single Instruction Multiple Data (SIMD) store operations." 49 }, 50 { 51 "ArchStdEvent": "DP_SPEC", 52 "PublicDescription": "Counts speculatively executed logical or arithmetic instructions such as MOV/MVN operations." 53 }, 54 { 55 "ArchStdEvent": "ASE_SPEC", 56 "PublicDescription": "Counts speculatively executed Advanced SIMD operations excluding load, store and move micro-operations that move data to or from SIMD (vector) registers." 57 }, 58 { 59 "ArchStdEvent": "VFP_SPEC", 60 "PublicDescription": "Counts speculatively executed floating point operations. This event does not count operations that move data to or from floating point (vector) registers." 61 }, 62 { 63 "ArchStdEvent": "PC_WRITE_SPEC", 64 "PublicDescription": "Counts speculatively executed operations which cause software changes of the PC. Those operations include all taken branch operations." 65 }, 66 { 67 "ArchStdEvent": "CRYPTO_SPEC", 68 "PublicDescription": "Counts speculatively executed cryptographic operations except for PMULL and VMULL operations." 69 }, 70 { 71 "ArchStdEvent": "BR_IMMED_SPEC", 72 "PublicDescription": "Counts immediate branch operations which are speculatively executed." 73 }, 74 { 75 "ArchStdEvent": "BR_RETURN_SPEC", 76 "PublicDescription": "Counts procedure return operations (RET) which are speculatively executed." 77 }, 78 { 79 "ArchStdEvent": "BR_INDIRECT_SPEC", 80 "PublicDescription": "Counts indirect branch operations including procedure returns, which are speculatively executed. This includes operations that force a software change of the PC, other than exception-generating operations. Eg: BR Xn, RET" 81 }, 82 { 83 "ArchStdEvent": "ISB_SPEC", 84 "PublicDescription": "Counts ISB operations that are executed." 85 }, 86 { 87 "ArchStdEvent": "DSB_SPEC", 88 "PublicDescription": "Counts DSB operations that are speculatively issued to Load/Store unit in the CPU." 89 }, 90 { 91 "ArchStdEvent": "DMB_SPEC", 92 "PublicDescription": "Counts DMB operations that are speculatively issued to the Load/Store unit in the CPU. This event does not count implied barriers from load acquire/store release operations." 93 }, 94 { 95 "ArchStdEvent": "RC_LD_SPEC", 96 "PublicDescription": "Counts any load acquire operations that are speculatively executed. Eg: LDAR, LDARH, LDARB" 97 }, 98 { 99 "ArchStdEvent": "RC_ST_SPEC", 100 "PublicDescription": "Counts any store release operations that are speculatively executed. Eg: STLR, STLRH, STLRB'" 101 } 102] 103