xref: /linux/sound/soc/tegra/tegra_pcm.c (revision 150f4d573fe19a77864f6dec31aa444332f9fc9e)
12b27bdccSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
27605eb5bSStephen Warren /*
37605eb5bSStephen Warren  * tegra_pcm.c - Tegra PCM driver
47605eb5bSStephen Warren  *
57605eb5bSStephen Warren  * Author: Stephen Warren <swarren@nvidia.com>
6518de86bSStephen Warren  * Copyright (C) 2010,2012 - NVIDIA, Inc.
77605eb5bSStephen Warren  *
87605eb5bSStephen Warren  * Based on code copyright/by:
97605eb5bSStephen Warren  *
107605eb5bSStephen Warren  * Copyright (c) 2009-2010, NVIDIA Corporation.
117605eb5bSStephen Warren  * Scott Peterson <speterson@nvidia.com>
127605eb5bSStephen Warren  * Vijay Mali <vmali@nvidia.com>
137605eb5bSStephen Warren  *
147605eb5bSStephen Warren  * Copyright (C) 2010 Google, Inc.
157605eb5bSStephen Warren  * Iliyan Malchev <malchev@google.com>
167605eb5bSStephen Warren  */
177605eb5bSStephen Warren 
187613c508SStephen Warren #include <linux/module.h>
19f74028e1SSameer Pujar #include <linux/dma-mapping.h>
207605eb5bSStephen Warren #include <sound/core.h>
217605eb5bSStephen Warren #include <sound/pcm.h>
227605eb5bSStephen Warren #include <sound/pcm_params.h>
237605eb5bSStephen Warren #include <sound/soc.h>
24df79f55dSLaxman Dewangan #include <sound/dmaengine_pcm.h>
257605eb5bSStephen Warren #include "tegra_pcm.h"
267605eb5bSStephen Warren 
277605eb5bSStephen Warren static const struct snd_pcm_hardware tegra_pcm_hardware = {
287605eb5bSStephen Warren 	.info			= SNDRV_PCM_INFO_MMAP |
297605eb5bSStephen Warren 				  SNDRV_PCM_INFO_MMAP_VALID |
307605eb5bSStephen Warren 				  SNDRV_PCM_INFO_INTERLEAVED,
317605eb5bSStephen Warren 	.period_bytes_min	= 1024,
327605eb5bSStephen Warren 	.period_bytes_max	= PAGE_SIZE,
337605eb5bSStephen Warren 	.periods_min		= 2,
347605eb5bSStephen Warren 	.periods_max		= 8,
357605eb5bSStephen Warren 	.buffer_bytes_max	= PAGE_SIZE * 8,
367605eb5bSStephen Warren 	.fifo_size		= 4,
377605eb5bSStephen Warren };
387605eb5bSStephen Warren 
3911a8576aSLars-Peter Clausen static const struct snd_dmaengine_pcm_config tegra_dmaengine_pcm_config = {
4011a8576aSLars-Peter Clausen 	.pcm_hardware = &tegra_pcm_hardware,
4111a8576aSLars-Peter Clausen 	.prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
4211a8576aSLars-Peter Clausen 	.prealloc_buffer_size = PAGE_SIZE * 8,
437605eb5bSStephen Warren };
447605eb5bSStephen Warren 
454652a0d0SBill Pemberton int tegra_pcm_platform_register(struct device *dev)
467605eb5bSStephen Warren {
475608bd3eSStephen Warren 	return snd_dmaengine_pcm_register(dev, &tegra_dmaengine_pcm_config, 0);
487605eb5bSStephen Warren }
49518de86bSStephen Warren EXPORT_SYMBOL_GPL(tegra_pcm_platform_register);
507605eb5bSStephen Warren 
51*150f4d57SDmitry Osipenko int devm_tegra_pcm_platform_register(struct device *dev)
52*150f4d57SDmitry Osipenko {
53*150f4d57SDmitry Osipenko 	return devm_snd_dmaengine_pcm_register(dev, &tegra_dmaengine_pcm_config, 0);
54*150f4d57SDmitry Osipenko }
55*150f4d57SDmitry Osipenko EXPORT_SYMBOL_GPL(devm_tegra_pcm_platform_register);
56*150f4d57SDmitry Osipenko 
575608bd3eSStephen Warren int tegra_pcm_platform_register_with_chan_names(struct device *dev,
585608bd3eSStephen Warren 				struct snd_dmaengine_pcm_config *config,
595608bd3eSStephen Warren 				char *txdmachan, char *rxdmachan)
605608bd3eSStephen Warren {
615608bd3eSStephen Warren 	*config = tegra_dmaengine_pcm_config;
625608bd3eSStephen Warren 	config->dma_dev = dev->parent;
635608bd3eSStephen Warren 	config->chan_names[0] = txdmachan;
645608bd3eSStephen Warren 	config->chan_names[1] = rxdmachan;
655608bd3eSStephen Warren 
665608bd3eSStephen Warren 	return snd_dmaengine_pcm_register(dev, config, 0);
675608bd3eSStephen Warren }
685608bd3eSStephen Warren EXPORT_SYMBOL_GPL(tegra_pcm_platform_register_with_chan_names);
695608bd3eSStephen Warren 
704652a0d0SBill Pemberton void tegra_pcm_platform_unregister(struct device *dev)
717605eb5bSStephen Warren {
7211a8576aSLars-Peter Clausen 	return snd_dmaengine_pcm_unregister(dev);
737605eb5bSStephen Warren }
74518de86bSStephen Warren EXPORT_SYMBOL_GPL(tegra_pcm_platform_unregister);
757605eb5bSStephen Warren 
76f74028e1SSameer Pujar int tegra_pcm_open(struct snd_soc_component *component,
77f74028e1SSameer Pujar 		   struct snd_pcm_substream *substream)
78f74028e1SSameer Pujar {
79f74028e1SSameer Pujar 	struct snd_soc_pcm_runtime *rtd = substream->private_data;
80f74028e1SSameer Pujar 	struct snd_dmaengine_dai_dma_data *dmap;
81f74028e1SSameer Pujar 	struct dma_chan *chan;
82f74028e1SSameer Pujar 	struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0);
83f74028e1SSameer Pujar 	int ret;
84f74028e1SSameer Pujar 
85f74028e1SSameer Pujar 	if (rtd->dai_link->no_pcm)
86f74028e1SSameer Pujar 		return 0;
87f74028e1SSameer Pujar 
88f74028e1SSameer Pujar 	dmap = snd_soc_dai_get_dma_data(cpu_dai, substream);
89f74028e1SSameer Pujar 
90f74028e1SSameer Pujar 	/* Set HW params now that initialization is complete */
91f74028e1SSameer Pujar 	snd_soc_set_runtime_hwparams(substream, &tegra_pcm_hardware);
92f74028e1SSameer Pujar 
93f74028e1SSameer Pujar 	/* Ensure period size is multiple of 8 */
94f74028e1SSameer Pujar 	ret = snd_pcm_hw_constraint_step(substream->runtime, 0,
95f74028e1SSameer Pujar 					 SNDRV_PCM_HW_PARAM_PERIOD_BYTES, 0x8);
96f74028e1SSameer Pujar 	if (ret) {
97f74028e1SSameer Pujar 		dev_err(rtd->dev, "failed to set constraint %d\n", ret);
98f74028e1SSameer Pujar 		return ret;
99f74028e1SSameer Pujar 	}
100f74028e1SSameer Pujar 
101f74028e1SSameer Pujar 	chan = dma_request_slave_channel(cpu_dai->dev, dmap->chan_name);
102f74028e1SSameer Pujar 	if (!chan) {
103f74028e1SSameer Pujar 		dev_err(cpu_dai->dev,
104f74028e1SSameer Pujar 			"dmaengine request slave channel failed! (%s)\n",
105f74028e1SSameer Pujar 			dmap->chan_name);
106f74028e1SSameer Pujar 		return -ENODEV;
107f74028e1SSameer Pujar 	}
108f74028e1SSameer Pujar 
109f74028e1SSameer Pujar 	ret = snd_dmaengine_pcm_open(substream, chan);
110f74028e1SSameer Pujar 	if (ret) {
111f74028e1SSameer Pujar 		dev_err(rtd->dev,
112f74028e1SSameer Pujar 			"dmaengine pcm open failed with err %d (%s)\n", ret,
113f74028e1SSameer Pujar 			dmap->chan_name);
114f74028e1SSameer Pujar 
115f74028e1SSameer Pujar 		dma_release_channel(chan);
116f74028e1SSameer Pujar 
117f74028e1SSameer Pujar 		return ret;
118f74028e1SSameer Pujar 	}
119f74028e1SSameer Pujar 
120f74028e1SSameer Pujar 	return 0;
121f74028e1SSameer Pujar }
122f74028e1SSameer Pujar EXPORT_SYMBOL_GPL(tegra_pcm_open);
123f74028e1SSameer Pujar 
124f74028e1SSameer Pujar int tegra_pcm_close(struct snd_soc_component *component,
125f74028e1SSameer Pujar 		    struct snd_pcm_substream *substream)
126f74028e1SSameer Pujar {
127f74028e1SSameer Pujar 	struct snd_soc_pcm_runtime *rtd = substream->private_data;
128f74028e1SSameer Pujar 
129f74028e1SSameer Pujar 	if (rtd->dai_link->no_pcm)
130f74028e1SSameer Pujar 		return 0;
131f74028e1SSameer Pujar 
132f74028e1SSameer Pujar 	snd_dmaengine_pcm_close_release_chan(substream);
133f74028e1SSameer Pujar 
134f74028e1SSameer Pujar 	return 0;
135f74028e1SSameer Pujar }
136f74028e1SSameer Pujar EXPORT_SYMBOL_GPL(tegra_pcm_close);
137f74028e1SSameer Pujar 
138f74028e1SSameer Pujar int tegra_pcm_hw_params(struct snd_soc_component *component,
139f74028e1SSameer Pujar 			struct snd_pcm_substream *substream,
140f74028e1SSameer Pujar 			struct snd_pcm_hw_params *params)
141f74028e1SSameer Pujar {
142f74028e1SSameer Pujar 	struct snd_soc_pcm_runtime *rtd = substream->private_data;
143f74028e1SSameer Pujar 	struct snd_dmaengine_dai_dma_data *dmap;
144f74028e1SSameer Pujar 	struct dma_slave_config slave_config;
145f74028e1SSameer Pujar 	struct dma_chan *chan;
146f74028e1SSameer Pujar 	int ret;
147f74028e1SSameer Pujar 
148f74028e1SSameer Pujar 	if (rtd->dai_link->no_pcm)
149f74028e1SSameer Pujar 		return 0;
150f74028e1SSameer Pujar 
151f74028e1SSameer Pujar 	dmap = snd_soc_dai_get_dma_data(asoc_rtd_to_cpu(rtd, 0), substream);
152f74028e1SSameer Pujar 	if (!dmap)
153f74028e1SSameer Pujar 		return 0;
154f74028e1SSameer Pujar 
155f74028e1SSameer Pujar 	chan = snd_dmaengine_pcm_get_chan(substream);
156f74028e1SSameer Pujar 
157f74028e1SSameer Pujar 	ret = snd_hwparams_to_dma_slave_config(substream, params,
158f74028e1SSameer Pujar 					       &slave_config);
159f74028e1SSameer Pujar 	if (ret) {
160f74028e1SSameer Pujar 		dev_err(rtd->dev, "hw params config failed with err %d\n", ret);
161f74028e1SSameer Pujar 		return ret;
162f74028e1SSameer Pujar 	}
163f74028e1SSameer Pujar 
164f74028e1SSameer Pujar 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
165f74028e1SSameer Pujar 		slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
166f74028e1SSameer Pujar 		slave_config.dst_addr = dmap->addr;
167f74028e1SSameer Pujar 		slave_config.dst_maxburst = 8;
168f74028e1SSameer Pujar 	} else {
169f74028e1SSameer Pujar 		slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
170f74028e1SSameer Pujar 		slave_config.src_addr = dmap->addr;
171f74028e1SSameer Pujar 		slave_config.src_maxburst = 8;
172f74028e1SSameer Pujar 	}
173f74028e1SSameer Pujar 
174f74028e1SSameer Pujar 	ret = dmaengine_slave_config(chan, &slave_config);
175f74028e1SSameer Pujar 	if (ret < 0) {
176f74028e1SSameer Pujar 		dev_err(rtd->dev, "dma slave config failed with err %d\n", ret);
177f74028e1SSameer Pujar 		return ret;
178f74028e1SSameer Pujar 	}
179f74028e1SSameer Pujar 
180f74028e1SSameer Pujar 	return 0;
181f74028e1SSameer Pujar }
182f74028e1SSameer Pujar EXPORT_SYMBOL_GPL(tegra_pcm_hw_params);
183f74028e1SSameer Pujar 
184f74028e1SSameer Pujar snd_pcm_uframes_t tegra_pcm_pointer(struct snd_soc_component *component,
185f74028e1SSameer Pujar 				    struct snd_pcm_substream *substream)
186f74028e1SSameer Pujar {
187f74028e1SSameer Pujar 	return snd_dmaengine_pcm_pointer(substream);
188f74028e1SSameer Pujar }
189f74028e1SSameer Pujar EXPORT_SYMBOL_GPL(tegra_pcm_pointer);
190f74028e1SSameer Pujar 
1910dfc21c1SThierry Reding static int tegra_pcm_dma_allocate(struct device *dev, struct snd_soc_pcm_runtime *rtd,
192f74028e1SSameer Pujar 				  size_t size)
193f74028e1SSameer Pujar {
194f74028e1SSameer Pujar 	struct snd_pcm *pcm = rtd->pcm;
195f74028e1SSameer Pujar 	int ret;
196f74028e1SSameer Pujar 
1970dfc21c1SThierry Reding 	ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
198f74028e1SSameer Pujar 	if (ret < 0)
199f74028e1SSameer Pujar 		return ret;
200f74028e1SSameer Pujar 
20118936487STakashi Iwai 	return snd_pcm_set_fixed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV_WC, dev, size);
202f74028e1SSameer Pujar }
203f74028e1SSameer Pujar 
204f74028e1SSameer Pujar int tegra_pcm_construct(struct snd_soc_component *component,
205f74028e1SSameer Pujar 			struct snd_soc_pcm_runtime *rtd)
206f74028e1SSameer Pujar {
2070dfc21c1SThierry Reding 	struct device *dev = component->dev;
2080dfc21c1SThierry Reding 
2090dfc21c1SThierry Reding 	/*
2100dfc21c1SThierry Reding 	 * Fallback for backwards-compatibility with older device trees that
2110dfc21c1SThierry Reding 	 * have the iommus property in the virtual, top-level "sound" node.
2120dfc21c1SThierry Reding 	 */
2130dfc21c1SThierry Reding 	if (!of_get_property(dev->of_node, "iommus", NULL))
2140dfc21c1SThierry Reding 		dev = rtd->card->snd_card->dev;
2150dfc21c1SThierry Reding 
2160dfc21c1SThierry Reding 	return tegra_pcm_dma_allocate(dev, rtd, tegra_pcm_hardware.buffer_bytes_max);
217f74028e1SSameer Pujar }
218f74028e1SSameer Pujar EXPORT_SYMBOL_GPL(tegra_pcm_construct);
219f74028e1SSameer Pujar 
2207605eb5bSStephen Warren MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
2217605eb5bSStephen Warren MODULE_DESCRIPTION("Tegra PCM ASoC driver");
2227605eb5bSStephen Warren MODULE_LICENSE("GPL");
223