1 /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */ 2 /* 3 * This file is provided under a dual BSD/GPLv2 license. When using or 4 * redistributing this file, you may do so under either license. 5 * 6 * Copyright(c) 2017 Intel Corporation 7 * 8 * Author: Liam Girdwood <liam.r.girdwood@linux.intel.com> 9 */ 10 11 #ifndef __SOF_INTEL_HDA_H 12 #define __SOF_INTEL_HDA_H 13 14 #include <linux/completion.h> 15 #include <linux/soundwire/sdw.h> 16 #include <linux/soundwire/sdw_intel.h> 17 #include <sound/compress_driver.h> 18 #include <sound/hda_codec.h> 19 #include <sound/hdaudio_ext.h> 20 #include "../sof-client-probes.h" 21 #include "../sof-audio.h" 22 #include "shim.h" 23 24 /* PCI registers */ 25 #define PCI_TCSEL 0x44 26 #define PCI_PGCTL PCI_TCSEL 27 #define PCI_CGCTL 0x48 28 29 /* PCI_PGCTL bits */ 30 #define PCI_PGCTL_ADSPPGD BIT(2) 31 #define PCI_PGCTL_LSRMD_MASK BIT(4) 32 33 /* PCI_CGCTL bits */ 34 #define PCI_CGCTL_MISCBDCGE_MASK BIT(6) 35 #define PCI_CGCTL_ADSPDCGE BIT(1) 36 37 /* Legacy HDA registers and bits used - widths are variable */ 38 #define SOF_HDA_GCAP 0x0 39 #define SOF_HDA_GCTL 0x8 40 /* accept unsol. response enable */ 41 #define SOF_HDA_GCTL_UNSOL BIT(8) 42 #define SOF_HDA_LLCH 0x14 43 #define SOF_HDA_INTCTL 0x20 44 #define SOF_HDA_INTSTS 0x24 45 #define SOF_HDA_WAKESTS 0x0E 46 #define SOF_HDA_WAKESTS_INT_MASK ((1 << 8) - 1) 47 #define SOF_HDA_RIRBSTS 0x5d 48 49 /* SOF_HDA_GCTL register bist */ 50 #define SOF_HDA_GCTL_RESET BIT(0) 51 52 /* SOF_HDA_INCTL regs */ 53 #define SOF_HDA_INT_GLOBAL_EN BIT(31) 54 #define SOF_HDA_INT_CTRL_EN BIT(30) 55 #define SOF_HDA_INT_ALL_STREAM 0xff 56 57 /* SOF_HDA_INTSTS regs */ 58 #define SOF_HDA_INTSTS_GIS BIT(31) 59 60 #define SOF_HDA_MAX_CAPS 10 61 #define SOF_HDA_CAP_ID_OFF 16 62 #define SOF_HDA_CAP_ID_MASK GENMASK(SOF_HDA_CAP_ID_OFF + 11,\ 63 SOF_HDA_CAP_ID_OFF) 64 #define SOF_HDA_CAP_NEXT_MASK 0xFFFF 65 66 #define SOF_HDA_GTS_CAP_ID 0x1 67 #define SOF_HDA_ML_CAP_ID 0x2 68 69 #define SOF_HDA_PP_CAP_ID 0x3 70 #define SOF_HDA_REG_PP_PPCH 0x10 71 #define SOF_HDA_REG_PP_PPCTL 0x04 72 #define SOF_HDA_REG_PP_PPSTS 0x08 73 #define SOF_HDA_PPCTL_PIE BIT(31) 74 #define SOF_HDA_PPCTL_GPROCEN BIT(30) 75 76 /*Vendor Specific Registers*/ 77 #define SOF_HDA_VS_D0I3C 0x104A 78 79 /* D0I3C Register fields */ 80 #define SOF_HDA_VS_D0I3C_CIP BIT(0) /* Command-In-Progress */ 81 #define SOF_HDA_VS_D0I3C_I3 BIT(2) /* D0i3 enable bit */ 82 83 /* DPIB entry size: 8 Bytes = 2 DWords */ 84 #define SOF_HDA_DPIB_ENTRY_SIZE 0x8 85 86 #define SOF_HDA_SPIB_CAP_ID 0x4 87 #define SOF_HDA_DRSM_CAP_ID 0x5 88 89 #define SOF_HDA_SPIB_BASE 0x08 90 #define SOF_HDA_SPIB_INTERVAL 0x08 91 #define SOF_HDA_SPIB_SPIB 0x00 92 #define SOF_HDA_SPIB_MAXFIFO 0x04 93 94 #define SOF_HDA_PPHC_BASE 0x10 95 #define SOF_HDA_PPHC_INTERVAL 0x10 96 97 #define SOF_HDA_PPLC_BASE 0x10 98 #define SOF_HDA_PPLC_MULTI 0x10 99 #define SOF_HDA_PPLC_INTERVAL 0x10 100 101 #define SOF_HDA_DRSM_BASE 0x08 102 #define SOF_HDA_DRSM_INTERVAL 0x08 103 104 /* Descriptor error interrupt */ 105 #define SOF_HDA_CL_DMA_SD_INT_DESC_ERR 0x10 106 107 /* FIFO error interrupt */ 108 #define SOF_HDA_CL_DMA_SD_INT_FIFO_ERR 0x08 109 110 /* Buffer completion interrupt */ 111 #define SOF_HDA_CL_DMA_SD_INT_COMPLETE 0x04 112 113 #define SOF_HDA_CL_DMA_SD_INT_MASK \ 114 (SOF_HDA_CL_DMA_SD_INT_DESC_ERR | \ 115 SOF_HDA_CL_DMA_SD_INT_FIFO_ERR | \ 116 SOF_HDA_CL_DMA_SD_INT_COMPLETE) 117 #define SOF_HDA_SD_CTL_DMA_START 0x02 /* Stream DMA start bit */ 118 119 /* Intel HD Audio Code Loader DMA Registers */ 120 #define SOF_HDA_ADSP_LOADER_BASE 0x80 121 #define SOF_HDA_ADSP_DPLBASE 0x70 122 #define SOF_HDA_ADSP_DPUBASE 0x74 123 #define SOF_HDA_ADSP_DPLBASE_ENABLE 0x01 124 125 /* Stream Registers */ 126 #define SOF_HDA_ADSP_REG_SD_CTL 0x00 127 #define SOF_HDA_ADSP_REG_SD_STS 0x03 128 #define SOF_HDA_ADSP_REG_SD_LPIB 0x04 129 #define SOF_HDA_ADSP_REG_SD_CBL 0x08 130 #define SOF_HDA_ADSP_REG_SD_LVI 0x0C 131 #define SOF_HDA_ADSP_REG_SD_FIFOW 0x0E 132 #define SOF_HDA_ADSP_REG_SD_FIFOSIZE 0x10 133 #define SOF_HDA_ADSP_REG_SD_FORMAT 0x12 134 #define SOF_HDA_ADSP_REG_SD_FIFOL 0x14 135 #define SOF_HDA_ADSP_REG_SD_BDLPL 0x18 136 #define SOF_HDA_ADSP_REG_SD_BDLPU 0x1C 137 #define SOF_HDA_ADSP_SD_ENTRY_SIZE 0x20 138 139 /* SDxFIFOS FIFOS */ 140 #define SOF_HDA_SD_FIFOSIZE_FIFOS_MASK GENMASK(15, 0) 141 142 /* CL: Software Position Based FIFO Capability Registers */ 143 #define SOF_DSP_REG_CL_SPBFIFO \ 144 (SOF_HDA_ADSP_LOADER_BASE + 0x20) 145 #define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPBFCH 0x0 146 #define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPBFCCTL 0x4 147 #define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPIB 0x8 148 #define SOF_HDA_ADSP_REG_CL_SPBFIFO_MAXFIFOS 0xc 149 150 /* Stream Number */ 151 #define SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT 20 152 #define SOF_HDA_CL_SD_CTL_STREAM_TAG_MASK \ 153 GENMASK(SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT + 3,\ 154 SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT) 155 156 #define HDA_DSP_HDA_BAR 0 157 #define HDA_DSP_PP_BAR 1 158 #define HDA_DSP_SPIB_BAR 2 159 #define HDA_DSP_DRSM_BAR 3 160 #define HDA_DSP_BAR 4 161 162 #define SRAM_WINDOW_OFFSET(x) (0x80000 + (x) * 0x20000) 163 164 #define HDA_DSP_MBOX_OFFSET SRAM_WINDOW_OFFSET(0) 165 166 #define HDA_DSP_PANIC_OFFSET(x) \ 167 (((x) & 0xFFFFFF) + HDA_DSP_MBOX_OFFSET) 168 169 /* SRAM window 0 FW "registers" */ 170 #define HDA_DSP_SRAM_REG_ROM_STATUS (HDA_DSP_MBOX_OFFSET + 0x0) 171 #define HDA_DSP_SRAM_REG_ROM_ERROR (HDA_DSP_MBOX_OFFSET + 0x4) 172 /* FW and ROM share offset 4 */ 173 #define HDA_DSP_SRAM_REG_FW_STATUS (HDA_DSP_MBOX_OFFSET + 0x4) 174 #define HDA_DSP_SRAM_REG_FW_TRACEP (HDA_DSP_MBOX_OFFSET + 0x8) 175 #define HDA_DSP_SRAM_REG_FW_END (HDA_DSP_MBOX_OFFSET + 0xc) 176 177 #define HDA_DSP_MBOX_UPLINK_OFFSET 0x81000 178 179 #define HDA_DSP_STREAM_RESET_TIMEOUT 300 180 /* 181 * Timeout in us, for setting the stream RUN bit, during 182 * start/stop the stream. The timeout expires if new RUN bit 183 * value cannot be read back within the specified time. 184 */ 185 #define HDA_DSP_STREAM_RUN_TIMEOUT 300 186 187 #define HDA_DSP_SPIB_ENABLE 1 188 #define HDA_DSP_SPIB_DISABLE 0 189 190 #define SOF_HDA_MAX_BUFFER_SIZE (32 * PAGE_SIZE) 191 192 #define HDA_DSP_STACK_DUMP_SIZE 32 193 194 /* ROM/FW status register */ 195 #define FSR_STATE_MASK GENMASK(23, 0) 196 #define FSR_WAIT_STATE_MASK GENMASK(27, 24) 197 #define FSR_MODULE_MASK GENMASK(30, 28) 198 #define FSR_HALTED BIT(31) 199 #define FSR_TO_STATE_CODE(x) ((x) & FSR_STATE_MASK) 200 #define FSR_TO_WAIT_STATE_CODE(x) (((x) & FSR_WAIT_STATE_MASK) >> 24) 201 #define FSR_TO_MODULE_CODE(x) (((x) & FSR_MODULE_MASK) >> 28) 202 203 /* Wait states */ 204 #define FSR_WAIT_FOR_IPC_BUSY 0x1 205 #define FSR_WAIT_FOR_IPC_DONE 0x2 206 #define FSR_WAIT_FOR_CACHE_INVALIDATION 0x3 207 #define FSR_WAIT_FOR_LP_SRAM_OFF 0x4 208 #define FSR_WAIT_FOR_DMA_BUFFER_FULL 0x5 209 #define FSR_WAIT_FOR_CSE_CSR 0x6 210 211 /* Module codes */ 212 #define FSR_MOD_ROM 0x0 213 #define FSR_MOD_ROM_BYP 0x1 214 #define FSR_MOD_BASE_FW 0x2 215 #define FSR_MOD_LP_BOOT 0x3 216 #define FSR_MOD_BRNGUP 0x4 217 #define FSR_MOD_ROM_EXT 0x5 218 219 /* State codes (module dependent) */ 220 /* Module independent states */ 221 #define FSR_STATE_INIT 0x0 222 #define FSR_STATE_INIT_DONE 0x1 223 #define FSR_STATE_FW_ENTERED 0x5 224 225 /* ROM states */ 226 #define FSR_STATE_ROM_INIT FSR_STATE_INIT 227 #define FSR_STATE_ROM_INIT_DONE FSR_STATE_INIT_DONE 228 #define FSR_STATE_ROM_CSE_MANIFEST_LOADED 0x2 229 #define FSR_STATE_ROM_FW_MANIFEST_LOADED 0x3 230 #define FSR_STATE_ROM_FW_FW_LOADED 0x4 231 #define FSR_STATE_ROM_FW_ENTERED FSR_STATE_FW_ENTERED 232 #define FSR_STATE_ROM_VERIFY_FEATURE_MASK 0x6 233 #define FSR_STATE_ROM_GET_LOAD_OFFSET 0x7 234 #define FSR_STATE_ROM_FETCH_ROM_EXT 0x8 235 #define FSR_STATE_ROM_FETCH_ROM_EXT_DONE 0x9 236 #define FSR_STATE_ROM_BASEFW_ENTERED 0xf /* SKL */ 237 238 /* (ROM) CSE states */ 239 #define FSR_STATE_ROM_CSE_IMR_REQUEST 0x10 240 #define FSR_STATE_ROM_CSE_IMR_GRANTED 0x11 241 #define FSR_STATE_ROM_CSE_VALIDATE_IMAGE_REQUEST 0x12 242 #define FSR_STATE_ROM_CSE_IMAGE_VALIDATED 0x13 243 244 #define FSR_STATE_ROM_CSE_IPC_IFACE_INIT 0x20 245 #define FSR_STATE_ROM_CSE_IPC_RESET_PHASE_1 0x21 246 #define FSR_STATE_ROM_CSE_IPC_OPERATIONAL_ENTRY 0x22 247 #define FSR_STATE_ROM_CSE_IPC_OPERATIONAL 0x23 248 #define FSR_STATE_ROM_CSE_IPC_DOWN 0x24 249 250 /* BRINGUP (or BRNGUP) states */ 251 #define FSR_STATE_BRINGUP_INIT FSR_STATE_INIT 252 #define FSR_STATE_BRINGUP_INIT_DONE FSR_STATE_INIT_DONE 253 #define FSR_STATE_BRINGUP_HPSRAM_LOAD 0x2 254 #define FSR_STATE_BRINGUP_UNPACK_START 0X3 255 #define FSR_STATE_BRINGUP_IMR_RESTORE 0x4 256 #define FSR_STATE_BRINGUP_FW_ENTERED FSR_STATE_FW_ENTERED 257 258 /* ROM status/error values */ 259 #define HDA_DSP_ROM_CSE_ERROR 40 260 #define HDA_DSP_ROM_CSE_WRONG_RESPONSE 41 261 #define HDA_DSP_ROM_IMR_TO_SMALL 42 262 #define HDA_DSP_ROM_BASE_FW_NOT_FOUND 43 263 #define HDA_DSP_ROM_CSE_VALIDATION_FAILED 44 264 #define HDA_DSP_ROM_IPC_FATAL_ERROR 45 265 #define HDA_DSP_ROM_L2_CACHE_ERROR 46 266 #define HDA_DSP_ROM_LOAD_OFFSET_TO_SMALL 47 267 #define HDA_DSP_ROM_API_PTR_INVALID 50 268 #define HDA_DSP_ROM_BASEFW_INCOMPAT 51 269 #define HDA_DSP_ROM_UNHANDLED_INTERRUPT 0xBEE00000 270 #define HDA_DSP_ROM_MEMORY_HOLE_ECC 0xECC00000 271 #define HDA_DSP_ROM_KERNEL_EXCEPTION 0xCAFE0000 272 #define HDA_DSP_ROM_USER_EXCEPTION 0xBEEF0000 273 #define HDA_DSP_ROM_UNEXPECTED_RESET 0xDECAF000 274 #define HDA_DSP_ROM_NULL_FW_ENTRY 0x4c4c4e55 275 276 #define HDA_DSP_ROM_IPC_CONTROL 0x01000000 277 #define HDA_DSP_ROM_IPC_PURGE_FW 0x00004000 278 279 /* various timeout values */ 280 #define HDA_DSP_PU_TIMEOUT 50 281 #define HDA_DSP_PD_TIMEOUT 50 282 #define HDA_DSP_RESET_TIMEOUT_US 50000 283 #define HDA_DSP_BASEFW_TIMEOUT_US 3000000 284 #define HDA_DSP_INIT_TIMEOUT_US 500000 285 #define HDA_DSP_CTRL_RESET_TIMEOUT 100 286 #define HDA_DSP_WAIT_TIMEOUT 500 /* 500 msec */ 287 #define HDA_DSP_REG_POLL_INTERVAL_US 500 /* 0.5 msec */ 288 #define HDA_DSP_REG_POLL_RETRY_COUNT 50 289 290 #define HDA_DSP_ADSPIC_IPC BIT(0) 291 #define HDA_DSP_ADSPIS_IPC BIT(0) 292 293 /* Intel HD Audio General DSP Registers */ 294 #define HDA_DSP_GEN_BASE 0x0 295 #define HDA_DSP_REG_ADSPCS (HDA_DSP_GEN_BASE + 0x04) 296 #define HDA_DSP_REG_ADSPIC (HDA_DSP_GEN_BASE + 0x08) 297 #define HDA_DSP_REG_ADSPIS (HDA_DSP_GEN_BASE + 0x0C) 298 #define HDA_DSP_REG_ADSPIC2 (HDA_DSP_GEN_BASE + 0x10) 299 #define HDA_DSP_REG_ADSPIS2 (HDA_DSP_GEN_BASE + 0x14) 300 301 #define HDA_DSP_REG_ADSPIC2_SNDW BIT(5) 302 #define HDA_DSP_REG_ADSPIS2_SNDW BIT(5) 303 304 /* Intel HD Audio Inter-Processor Communication Registers */ 305 #define HDA_DSP_IPC_BASE 0x40 306 #define HDA_DSP_REG_HIPCT (HDA_DSP_IPC_BASE + 0x00) 307 #define HDA_DSP_REG_HIPCTE (HDA_DSP_IPC_BASE + 0x04) 308 #define HDA_DSP_REG_HIPCI (HDA_DSP_IPC_BASE + 0x08) 309 #define HDA_DSP_REG_HIPCIE (HDA_DSP_IPC_BASE + 0x0C) 310 #define HDA_DSP_REG_HIPCCTL (HDA_DSP_IPC_BASE + 0x10) 311 312 /* Intel Vendor Specific Registers */ 313 #define HDA_VS_INTEL_EM2 0x1030 314 #define HDA_VS_INTEL_EM2_L1SEN BIT(13) 315 #define HDA_VS_INTEL_LTRP 0x1048 316 #define HDA_VS_INTEL_LTRP_GB_MASK 0x3F 317 318 /* HIPCI */ 319 #define HDA_DSP_REG_HIPCI_BUSY BIT(31) 320 #define HDA_DSP_REG_HIPCI_MSG_MASK 0x7FFFFFFF 321 322 /* HIPCIE */ 323 #define HDA_DSP_REG_HIPCIE_DONE BIT(30) 324 #define HDA_DSP_REG_HIPCIE_MSG_MASK 0x3FFFFFFF 325 326 /* HIPCCTL */ 327 #define HDA_DSP_REG_HIPCCTL_DONE BIT(1) 328 #define HDA_DSP_REG_HIPCCTL_BUSY BIT(0) 329 330 /* HIPCT */ 331 #define HDA_DSP_REG_HIPCT_BUSY BIT(31) 332 #define HDA_DSP_REG_HIPCT_MSG_MASK 0x7FFFFFFF 333 334 /* HIPCTE */ 335 #define HDA_DSP_REG_HIPCTE_MSG_MASK 0x3FFFFFFF 336 337 #define HDA_DSP_ADSPIC_CL_DMA BIT(1) 338 #define HDA_DSP_ADSPIS_CL_DMA BIT(1) 339 340 /* Delay before scheduling D0i3 entry */ 341 #define BXT_D0I3_DELAY 5000 342 343 #define FW_CL_STREAM_NUMBER 0x1 344 #define HDA_FW_BOOT_ATTEMPTS 3 345 346 /* ADSPCS - Audio DSP Control & Status */ 347 348 /* 349 * Core Reset - asserted high 350 * CRST Mask for a given core mask pattern, cm 351 */ 352 #define HDA_DSP_ADSPCS_CRST_SHIFT 0 353 #define HDA_DSP_ADSPCS_CRST_MASK(cm) ((cm) << HDA_DSP_ADSPCS_CRST_SHIFT) 354 355 /* 356 * Core run/stall - when set to '1' core is stalled 357 * CSTALL Mask for a given core mask pattern, cm 358 */ 359 #define HDA_DSP_ADSPCS_CSTALL_SHIFT 8 360 #define HDA_DSP_ADSPCS_CSTALL_MASK(cm) ((cm) << HDA_DSP_ADSPCS_CSTALL_SHIFT) 361 362 /* 363 * Set Power Active - when set to '1' turn cores on 364 * SPA Mask for a given core mask pattern, cm 365 */ 366 #define HDA_DSP_ADSPCS_SPA_SHIFT 16 367 #define HDA_DSP_ADSPCS_SPA_MASK(cm) ((cm) << HDA_DSP_ADSPCS_SPA_SHIFT) 368 369 /* 370 * Current Power Active - power status of cores, set by hardware 371 * CPA Mask for a given core mask pattern, cm 372 */ 373 #define HDA_DSP_ADSPCS_CPA_SHIFT 24 374 #define HDA_DSP_ADSPCS_CPA_MASK(cm) ((cm) << HDA_DSP_ADSPCS_CPA_SHIFT) 375 376 /* 377 * Mask for a given number of cores 378 * nc = number of supported cores 379 */ 380 #define SOF_DSP_CORES_MASK(nc) GENMASK(((nc) - 1), 0) 381 382 /* Intel HD Audio Inter-Processor Communication Registers for Cannonlake*/ 383 #define CNL_DSP_IPC_BASE 0xc0 384 #define CNL_DSP_REG_HIPCTDR (CNL_DSP_IPC_BASE + 0x00) 385 #define CNL_DSP_REG_HIPCTDA (CNL_DSP_IPC_BASE + 0x04) 386 #define CNL_DSP_REG_HIPCTDD (CNL_DSP_IPC_BASE + 0x08) 387 #define CNL_DSP_REG_HIPCIDR (CNL_DSP_IPC_BASE + 0x10) 388 #define CNL_DSP_REG_HIPCIDA (CNL_DSP_IPC_BASE + 0x14) 389 #define CNL_DSP_REG_HIPCIDD (CNL_DSP_IPC_BASE + 0x18) 390 #define CNL_DSP_REG_HIPCCTL (CNL_DSP_IPC_BASE + 0x28) 391 392 /* HIPCI */ 393 #define CNL_DSP_REG_HIPCIDR_BUSY BIT(31) 394 #define CNL_DSP_REG_HIPCIDR_MSG_MASK 0x7FFFFFFF 395 396 /* HIPCIE */ 397 #define CNL_DSP_REG_HIPCIDA_DONE BIT(31) 398 #define CNL_DSP_REG_HIPCIDA_MSG_MASK 0x7FFFFFFF 399 400 /* HIPCCTL */ 401 #define CNL_DSP_REG_HIPCCTL_DONE BIT(1) 402 #define CNL_DSP_REG_HIPCCTL_BUSY BIT(0) 403 404 /* HIPCT */ 405 #define CNL_DSP_REG_HIPCTDR_BUSY BIT(31) 406 #define CNL_DSP_REG_HIPCTDR_MSG_MASK 0x7FFFFFFF 407 408 /* HIPCTDA */ 409 #define CNL_DSP_REG_HIPCTDA_DONE BIT(31) 410 #define CNL_DSP_REG_HIPCTDA_MSG_MASK 0x7FFFFFFF 411 412 /* HIPCTDD */ 413 #define CNL_DSP_REG_HIPCTDD_MSG_MASK 0x7FFFFFFF 414 415 /* BDL */ 416 #define HDA_DSP_BDL_SIZE 4096 417 #define HDA_DSP_MAX_BDL_ENTRIES \ 418 (HDA_DSP_BDL_SIZE / sizeof(struct sof_intel_dsp_bdl)) 419 420 /* Number of DAIs */ 421 #define SOF_SKL_NUM_DAIS_NOCODEC 8 422 423 #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_AUDIO_CODEC) 424 #define SOF_SKL_NUM_DAIS 15 425 #else 426 #define SOF_SKL_NUM_DAIS SOF_SKL_NUM_DAIS_NOCODEC 427 #endif 428 429 /* Intel HD Audio SRAM Window 0*/ 430 #define HDA_DSP_SRAM_REG_ROM_STATUS_SKL 0x8000 431 #define HDA_ADSP_SRAM0_BASE_SKL 0x8000 432 433 /* Firmware status window */ 434 #define HDA_ADSP_FW_STATUS_SKL HDA_ADSP_SRAM0_BASE_SKL 435 #define HDA_ADSP_ERROR_CODE_SKL (HDA_ADSP_FW_STATUS_SKL + 0x4) 436 437 /* Host Device Memory Space */ 438 #define APL_SSP_BASE_OFFSET 0x2000 439 #define CNL_SSP_BASE_OFFSET 0x10000 440 441 /* Host Device Memory Size of a Single SSP */ 442 #define SSP_DEV_MEM_SIZE 0x1000 443 444 /* SSP Count of the Platform */ 445 #define APL_SSP_COUNT 6 446 #define CNL_SSP_COUNT 3 447 #define ICL_SSP_COUNT 6 448 #define TGL_SSP_COUNT 3 449 #define MTL_SSP_COUNT 3 450 451 /* SSP Registers */ 452 #define SSP_SSC1_OFFSET 0x4 453 #define SSP_SET_SCLK_CONSUMER BIT(25) 454 #define SSP_SET_SFRM_CONSUMER BIT(24) 455 #define SSP_SET_CBP_CFP (SSP_SET_SCLK_CONSUMER | SSP_SET_SFRM_CONSUMER) 456 457 #define HDA_EXT_ADDR 0 458 #define HDA_EXT_CODEC(x) ((x) & BIT(HDA_EXT_ADDR)) 459 #define HDA_IDISP_ADDR 2 460 #define HDA_IDISP_CODEC(x) ((x) & BIT(HDA_IDISP_ADDR)) 461 462 struct sof_intel_dsp_bdl { 463 __le32 addr_l; 464 __le32 addr_h; 465 __le32 size; 466 __le32 ioc; 467 } __attribute((packed)); 468 469 #define SOF_HDA_PLAYBACK_STREAMS 16 470 #define SOF_HDA_CAPTURE_STREAMS 16 471 #define SOF_HDA_PLAYBACK 0 472 #define SOF_HDA_CAPTURE 1 473 474 /* stream flags */ 475 #define SOF_HDA_STREAM_DMI_L1_COMPATIBLE 1 476 477 /* 478 * Time in ms for opportunistic D0I3 entry delay. 479 * This has been deliberately chosen to be long to avoid race conditions. 480 * Could be optimized in future. 481 */ 482 #define SOF_HDA_D0I3_WORK_DELAY_MS 5000 483 484 /* HDA DSP D0 substate */ 485 enum sof_hda_D0_substate { 486 SOF_HDA_DSP_PM_D0I0, /* default D0 substate */ 487 SOF_HDA_DSP_PM_D0I3, /* low power D0 substate */ 488 }; 489 490 struct sof_ace3_mic_privacy { 491 bool active; 492 struct work_struct work; 493 }; 494 495 /* represents DSP HDA controller frontend - i.e. host facing control */ 496 struct sof_intel_hda_dev { 497 bool imrboot_supported; 498 bool skip_imr_boot; 499 bool booted_from_imr; 500 501 int boot_iteration; 502 503 /* 504 * DMA buffers for base firmware download. By default the buffers are 505 * allocated once and kept through the lifetime of the driver. 506 * See module parameter: persistent_cl_buffer 507 */ 508 struct snd_dma_buffer cl_dmab; 509 bool cl_dmab_contains_basefw; 510 struct snd_dma_buffer iccmax_dmab; 511 512 struct hda_bus hbus; 513 514 /* hw config */ 515 const struct sof_intel_dsp_desc *desc; 516 517 /* trace */ 518 struct hdac_ext_stream *dtrace_stream; 519 520 /* if position update IPC needed */ 521 u32 no_ipc_position; 522 523 /* the maximum number of streams (playback + capture) supported */ 524 u32 stream_max; 525 526 /* PM related */ 527 bool l1_disabled;/* is DMI link L1 disabled? */ 528 529 /* DMIC device */ 530 struct platform_device *dmic_dev; 531 532 /* delayed work to enter D0I3 opportunistically */ 533 struct delayed_work d0i3_work; 534 535 /* ACPI information stored between scan and probe steps */ 536 struct sdw_intel_acpi_info info; 537 538 /* sdw context allocated by SoundWire driver */ 539 struct sdw_intel_ctx *sdw; 540 541 /* FW clock config, 0:HPRO, 1:LPRO */ 542 bool clk_config_lpro; 543 544 wait_queue_head_t waitq; 545 bool code_loading; 546 547 /* Intel NHLT information */ 548 struct nhlt_acpi_table *nhlt; 549 550 /* work queue for mic privacy state change notification sending */ 551 struct sof_ace3_mic_privacy mic_privacy; 552 553 /* 554 * Pointing to the IPC message if immediate sending was not possible 555 * because the downlink communication channel was BUSY at the time. 556 * The message will be re-tried when the channel becomes free (the ACK 557 * is received from the DSP for the previous message) 558 */ 559 struct snd_sof_ipc_msg *delayed_ipc_tx_msg; 560 }; 561 562 static inline struct hdac_bus *sof_to_bus(struct snd_sof_dev *s) 563 { 564 struct sof_intel_hda_dev *hda = s->pdata->hw_pdata; 565 566 return &hda->hbus.core; 567 } 568 569 static inline struct hda_bus *sof_to_hbus(struct snd_sof_dev *s) 570 { 571 struct sof_intel_hda_dev *hda = s->pdata->hw_pdata; 572 573 return &hda->hbus; 574 } 575 576 struct sof_intel_hda_stream { 577 struct snd_sof_dev *sdev; 578 struct hdac_ext_stream hext_stream; 579 struct sof_intel_stream sof_intel_stream; 580 int host_reserved; /* reserve host DMA channel */ 581 u32 flags; 582 struct completion ioc; 583 }; 584 585 #define hstream_to_sof_hda_stream(hstream) \ 586 container_of(hstream, struct sof_intel_hda_stream, hext_stream) 587 588 #define bus_to_sof_hda(bus) \ 589 container_of(bus, struct sof_intel_hda_dev, hbus.core) 590 591 #define SOF_STREAM_SD_OFFSET(s) \ 592 (SOF_HDA_ADSP_SD_ENTRY_SIZE * ((s)->index) \ 593 + SOF_HDA_ADSP_LOADER_BASE) 594 595 #define SOF_STREAM_SD_OFFSET_CRST 0x1 596 597 /* 598 * DAI support 599 */ 600 bool hda_is_chain_dma_supported(struct snd_sof_dev *sdev, u32 dai_type); 601 602 /* 603 * DSP Core services. 604 */ 605 int hda_dsp_probe_early(struct snd_sof_dev *sdev); 606 int hda_dsp_probe(struct snd_sof_dev *sdev); 607 void hda_dsp_remove(struct snd_sof_dev *sdev); 608 void hda_dsp_remove_late(struct snd_sof_dev *sdev); 609 int hda_dsp_core_power_up(struct snd_sof_dev *sdev, unsigned int core_mask); 610 int hda_dsp_core_run(struct snd_sof_dev *sdev, unsigned int core_mask); 611 int hda_dsp_enable_core(struct snd_sof_dev *sdev, unsigned int core_mask); 612 int hda_dsp_core_reset_power_down(struct snd_sof_dev *sdev, 613 unsigned int core_mask); 614 int hda_power_down_dsp(struct snd_sof_dev *sdev); 615 int hda_dsp_core_get(struct snd_sof_dev *sdev, int core); 616 void hda_dsp_ipc_int_enable(struct snd_sof_dev *sdev); 617 void hda_dsp_ipc_int_disable(struct snd_sof_dev *sdev); 618 bool hda_dsp_core_is_enabled(struct snd_sof_dev *sdev, unsigned int core_mask); 619 620 int hda_dsp_set_power_state_ipc3(struct snd_sof_dev *sdev, 621 const struct sof_dsp_power_state *target_state); 622 int hda_dsp_set_power_state_ipc4(struct snd_sof_dev *sdev, 623 const struct sof_dsp_power_state *target_state); 624 625 int hda_dsp_suspend(struct snd_sof_dev *sdev, u32 target_state); 626 int hda_dsp_resume(struct snd_sof_dev *sdev); 627 int hda_dsp_runtime_suspend(struct snd_sof_dev *sdev); 628 int hda_dsp_runtime_resume(struct snd_sof_dev *sdev); 629 int hda_dsp_runtime_idle(struct snd_sof_dev *sdev); 630 int hda_dsp_shutdown_dma_flush(struct snd_sof_dev *sdev); 631 int hda_dsp_shutdown(struct snd_sof_dev *sdev); 632 int hda_dsp_set_hw_params_upon_resume(struct snd_sof_dev *sdev); 633 void hda_dsp_dump(struct snd_sof_dev *sdev, u32 flags); 634 void hda_ipc4_dsp_dump(struct snd_sof_dev *sdev, u32 flags); 635 void hda_ipc_dump(struct snd_sof_dev *sdev); 636 void hda_ipc_irq_dump(struct snd_sof_dev *sdev); 637 void hda_dsp_d0i3_work(struct work_struct *work); 638 int hda_dsp_disable_interrupts(struct snd_sof_dev *sdev); 639 bool hda_check_ipc_irq(struct snd_sof_dev *sdev); 640 u32 hda_get_interface_mask(struct snd_sof_dev *sdev); 641 642 /* 643 * DSP PCM Operations. 644 */ 645 u32 hda_dsp_get_mult_div(struct snd_sof_dev *sdev, int rate); 646 u32 hda_dsp_get_bits(struct snd_sof_dev *sdev, int sample_bits); 647 int hda_dsp_pcm_open(struct snd_sof_dev *sdev, 648 struct snd_pcm_substream *substream); 649 int hda_dsp_pcm_close(struct snd_sof_dev *sdev, 650 struct snd_pcm_substream *substream); 651 int hda_dsp_pcm_hw_params(struct snd_sof_dev *sdev, 652 struct snd_pcm_substream *substream, 653 struct snd_pcm_hw_params *params, 654 struct snd_sof_platform_stream_params *platform_params); 655 int hda_dsp_stream_hw_free(struct snd_sof_dev *sdev, 656 struct snd_pcm_substream *substream); 657 int hda_dsp_pcm_trigger(struct snd_sof_dev *sdev, 658 struct snd_pcm_substream *substream, int cmd); 659 snd_pcm_uframes_t hda_dsp_pcm_pointer(struct snd_sof_dev *sdev, 660 struct snd_pcm_substream *substream); 661 int hda_dsp_pcm_ack(struct snd_sof_dev *sdev, struct snd_pcm_substream *substream); 662 663 /* 664 * DSP Stream Operations. 665 */ 666 667 int hda_dsp_stream_init(struct snd_sof_dev *sdev); 668 void hda_dsp_stream_free(struct snd_sof_dev *sdev); 669 int hda_dsp_stream_hw_params(struct snd_sof_dev *sdev, 670 struct hdac_ext_stream *hext_stream, 671 struct snd_dma_buffer *dmab, 672 struct snd_pcm_hw_params *params); 673 int hda_dsp_iccmax_stream_hw_params(struct snd_sof_dev *sdev, 674 struct hdac_ext_stream *hext_stream, 675 struct snd_dma_buffer *dmab, 676 struct snd_pcm_hw_params *params); 677 int hda_dsp_stream_trigger(struct snd_sof_dev *sdev, 678 struct hdac_ext_stream *hext_stream, int cmd); 679 irqreturn_t hda_dsp_stream_threaded_handler(int irq, void *context); 680 int hda_dsp_stream_setup_bdl(struct snd_sof_dev *sdev, 681 struct snd_dma_buffer *dmab, 682 struct hdac_stream *hstream); 683 bool hda_dsp_check_ipc_irq(struct snd_sof_dev *sdev); 684 bool hda_dsp_check_stream_irq(struct snd_sof_dev *sdev); 685 686 snd_pcm_uframes_t hda_dsp_stream_get_position(struct hdac_stream *hstream, 687 int direction, bool can_sleep); 688 u64 hda_dsp_get_stream_llp(struct snd_sof_dev *sdev, 689 struct snd_soc_component *component, 690 struct snd_pcm_substream *substream); 691 u64 hda_dsp_get_stream_ldp(struct snd_sof_dev *sdev, 692 struct snd_soc_component *component, 693 struct snd_pcm_substream *substream); 694 695 struct hdac_ext_stream * 696 hda_dsp_stream_get(struct snd_sof_dev *sdev, int direction, u32 flags); 697 struct hdac_ext_stream * 698 hda_dsp_stream_pair_get(struct snd_sof_dev *sdev, int direction, u32 flags); 699 int hda_dsp_stream_put(struct snd_sof_dev *sdev, int direction, int stream_tag); 700 int hda_dsp_stream_pair_put(struct snd_sof_dev *sdev, int direction, int stream_tag); 701 int hda_dsp_stream_spib_config(struct snd_sof_dev *sdev, 702 struct hdac_ext_stream *hext_stream, 703 int enable, u32 size); 704 705 int hda_ipc_msg_data(struct snd_sof_dev *sdev, 706 struct snd_sof_pcm_stream *sps, 707 void *p, size_t sz); 708 int hda_set_stream_data_offset(struct snd_sof_dev *sdev, 709 struct snd_sof_pcm_stream *sps, 710 size_t posn_offset); 711 712 /* 713 * DSP IPC Operations. 714 */ 715 int hda_dsp_ipc_send_msg(struct snd_sof_dev *sdev, 716 struct snd_sof_ipc_msg *msg); 717 void hda_dsp_ipc_get_reply(struct snd_sof_dev *sdev); 718 int hda_dsp_ipc_get_mailbox_offset(struct snd_sof_dev *sdev); 719 int hda_dsp_ipc_get_window_offset(struct snd_sof_dev *sdev, u32 id); 720 721 irqreturn_t hda_dsp_ipc_irq_thread(int irq, void *context); 722 int hda_dsp_ipc_cmd_done(struct snd_sof_dev *sdev, int dir); 723 724 void hda_dsp_get_state(struct snd_sof_dev *sdev, const char *level); 725 void hda_dsp_dump_ext_rom_status(struct snd_sof_dev *sdev, const char *level, 726 u32 flags); 727 728 /* 729 * DSP Code loader. 730 */ 731 int hda_dsp_cl_boot_firmware(struct snd_sof_dev *sdev); 732 int hda_dsp_cl_boot_firmware_iccmax(struct snd_sof_dev *sdev); 733 int hda_cl_copy_fw(struct snd_sof_dev *sdev, struct hdac_ext_stream *hext_stream); 734 735 struct hdac_ext_stream *hda_cl_prepare(struct device *dev, unsigned int format, 736 unsigned int size, struct snd_dma_buffer *dmab, 737 bool persistent_buffer, int direction, 738 bool is_iccmax); 739 int hda_cl_trigger(struct device *dev, struct hdac_ext_stream *hext_stream, int cmd); 740 741 int hda_cl_cleanup(struct device *dev, struct snd_dma_buffer *dmab, 742 bool persistent_buffer, struct hdac_ext_stream *hext_stream); 743 int cl_dsp_init(struct snd_sof_dev *sdev, int stream_tag, bool imr_boot); 744 #define HDA_CL_STREAM_FORMAT 0x40 745 746 /* pre and post fw run ops */ 747 int hda_dsp_pre_fw_run(struct snd_sof_dev *sdev); 748 int hda_dsp_post_fw_run(struct snd_sof_dev *sdev); 749 750 /* parse platform specific ext manifest ops */ 751 int hda_dsp_ext_man_get_cavs_config_data(struct snd_sof_dev *sdev, 752 const struct sof_ext_man_elem_header *hdr); 753 754 /* 755 * HDA Controller Operations. 756 */ 757 int hda_dsp_ctrl_get_caps(struct snd_sof_dev *sdev); 758 void hda_dsp_ctrl_ppcap_enable(struct snd_sof_dev *sdev, bool enable); 759 void hda_dsp_ctrl_ppcap_int_enable(struct snd_sof_dev *sdev, bool enable); 760 int hda_dsp_ctrl_link_reset(struct snd_sof_dev *sdev, bool reset); 761 void hda_dsp_ctrl_misc_clock_gating(struct snd_sof_dev *sdev, bool enable); 762 int hda_dsp_ctrl_clock_power_gating(struct snd_sof_dev *sdev, bool enable); 763 int hda_dsp_ctrl_init_chip(struct snd_sof_dev *sdev, bool detect_codec); 764 void hda_dsp_ctrl_stop_chip(struct snd_sof_dev *sdev); 765 /* 766 * HDA bus operations. 767 */ 768 void sof_hda_bus_init(struct snd_sof_dev *sdev, struct device *dev); 769 void sof_hda_bus_exit(struct snd_sof_dev *sdev); 770 771 #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_AUDIO_CODEC) 772 /* 773 * HDA Codec operations. 774 */ 775 void hda_codec_probe_bus(struct snd_sof_dev *sdev); 776 void hda_codec_jack_wake_enable(struct snd_sof_dev *sdev, bool enable); 777 void hda_codec_jack_check(struct snd_sof_dev *sdev); 778 void hda_codec_check_for_state_change(struct snd_sof_dev *sdev); 779 void hda_codec_init_cmd_io(struct snd_sof_dev *sdev); 780 void hda_codec_resume_cmd_io(struct snd_sof_dev *sdev); 781 void hda_codec_stop_cmd_io(struct snd_sof_dev *sdev); 782 void hda_codec_suspend_cmd_io(struct snd_sof_dev *sdev); 783 void hda_codec_detect_mask(struct snd_sof_dev *sdev); 784 void hda_codec_rirb_status_clear(struct snd_sof_dev *sdev); 785 bool hda_codec_check_rirb_status(struct snd_sof_dev *sdev); 786 void hda_codec_set_codec_wakeup(struct snd_sof_dev *sdev, bool status); 787 void hda_codec_device_remove(struct snd_sof_dev *sdev); 788 789 #else 790 791 static inline void hda_codec_probe_bus(struct snd_sof_dev *sdev) { } 792 static inline void hda_codec_jack_wake_enable(struct snd_sof_dev *sdev, bool enable) { } 793 static inline void hda_codec_jack_check(struct snd_sof_dev *sdev) { } 794 static inline void hda_codec_check_for_state_change(struct snd_sof_dev *sdev) { } 795 static inline void hda_codec_init_cmd_io(struct snd_sof_dev *sdev) { } 796 static inline void hda_codec_resume_cmd_io(struct snd_sof_dev *sdev) { } 797 static inline void hda_codec_stop_cmd_io(struct snd_sof_dev *sdev) { } 798 static inline void hda_codec_suspend_cmd_io(struct snd_sof_dev *sdev) { } 799 static inline void hda_codec_detect_mask(struct snd_sof_dev *sdev) { } 800 static inline void hda_codec_rirb_status_clear(struct snd_sof_dev *sdev) { } 801 static inline bool hda_codec_check_rirb_status(struct snd_sof_dev *sdev) { return false; } 802 static inline void hda_codec_set_codec_wakeup(struct snd_sof_dev *sdev, bool status) { } 803 static inline void hda_codec_device_remove(struct snd_sof_dev *sdev) { } 804 805 #endif /* CONFIG_SND_SOC_SOF_HDA_AUDIO_CODEC */ 806 807 #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_AUDIO_CODEC) && IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI) 808 809 void hda_codec_i915_display_power(struct snd_sof_dev *sdev, bool enable); 810 int hda_codec_i915_init(struct snd_sof_dev *sdev); 811 int hda_codec_i915_exit(struct snd_sof_dev *sdev); 812 813 #else 814 815 static inline void hda_codec_i915_display_power(struct snd_sof_dev *sdev, bool enable) { } 816 static inline int hda_codec_i915_init(struct snd_sof_dev *sdev) { return 0; } 817 static inline int hda_codec_i915_exit(struct snd_sof_dev *sdev) { return 0; } 818 819 #endif 820 821 /* 822 * Trace Control. 823 */ 824 int hda_dsp_trace_init(struct snd_sof_dev *sdev, struct snd_dma_buffer *dmab, 825 struct sof_ipc_dma_trace_params_ext *dtrace_params); 826 int hda_dsp_trace_release(struct snd_sof_dev *sdev); 827 int hda_dsp_trace_trigger(struct snd_sof_dev *sdev, int cmd); 828 829 /* 830 * SoundWire support 831 */ 832 #if IS_ENABLED(CONFIG_SND_SOC_SOF_INTEL_SOUNDWIRE) 833 834 int hda_sdw_check_lcount_common(struct snd_sof_dev *sdev); 835 int hda_sdw_check_lcount_ext(struct snd_sof_dev *sdev); 836 int hda_sdw_check_lcount(struct snd_sof_dev *sdev); 837 int hda_sdw_startup(struct snd_sof_dev *sdev); 838 void hda_common_enable_sdw_irq(struct snd_sof_dev *sdev, bool enable); 839 void hda_sdw_int_enable(struct snd_sof_dev *sdev, bool enable); 840 bool hda_sdw_check_wakeen_irq_common(struct snd_sof_dev *sdev); 841 void hda_sdw_process_wakeen_common(struct snd_sof_dev *sdev); 842 void hda_sdw_process_wakeen(struct snd_sof_dev *sdev); 843 bool hda_common_check_sdw_irq(struct snd_sof_dev *sdev); 844 845 #else 846 847 static inline int hda_sdw_check_lcount_common(struct snd_sof_dev *sdev) 848 { 849 return 0; 850 } 851 852 static inline int hda_sdw_check_lcount_ext(struct snd_sof_dev *sdev) 853 { 854 return 0; 855 } 856 857 static inline int hda_sdw_check_lcount(struct snd_sof_dev *sdev) 858 { 859 return 0; 860 } 861 862 static inline int hda_sdw_startup(struct snd_sof_dev *sdev) 863 { 864 return 0; 865 } 866 867 static inline void hda_common_enable_sdw_irq(struct snd_sof_dev *sdev, bool enable) 868 { 869 } 870 871 static inline void hda_sdw_int_enable(struct snd_sof_dev *sdev, bool enable) 872 { 873 } 874 875 static inline bool hda_sdw_check_wakeen_irq_common(struct snd_sof_dev *sdev) 876 { 877 return false; 878 } 879 880 static inline void hda_sdw_process_wakeen_common(struct snd_sof_dev *sdev) 881 { 882 } 883 884 static inline void hda_sdw_process_wakeen(struct snd_sof_dev *sdev) 885 { 886 } 887 888 static inline bool hda_common_check_sdw_irq(struct snd_sof_dev *sdev) 889 { 890 return false; 891 } 892 893 #endif 894 895 int sdw_hda_dai_hw_params(struct snd_pcm_substream *substream, 896 struct snd_pcm_hw_params *params, 897 struct snd_soc_dai *cpu_dai, 898 int link_id, 899 int intel_alh_id); 900 901 int sdw_hda_dai_hw_free(struct snd_pcm_substream *substream, 902 struct snd_soc_dai *cpu_dai, 903 int link_id); 904 905 int sdw_hda_dai_trigger(struct snd_pcm_substream *substream, int cmd, 906 struct snd_soc_dai *cpu_dai); 907 908 struct hdac_ext_stream * 909 hda_data_stream_prepare(struct device *dev, unsigned int format, unsigned int size, 910 struct snd_dma_buffer *dmab, bool persistent_buffer, int direction, 911 bool is_iccmax, bool pair); 912 913 int hda_data_stream_cleanup(struct device *dev, struct snd_dma_buffer *dmab, 914 bool persistent_buffer, struct hdac_ext_stream *hext_stream, bool pair); 915 916 /* common dai driver */ 917 extern struct snd_soc_dai_driver skl_dai[]; 918 int hda_dsp_dais_suspend(struct snd_sof_dev *sdev); 919 920 /* 921 * Platform Specific HW abstraction Ops. 922 */ 923 extern const struct snd_sof_dsp_ops sof_hda_common_ops; 924 925 extern struct snd_sof_dsp_ops sof_skl_ops; 926 int sof_skl_ops_init(struct snd_sof_dev *sdev); 927 extern struct snd_sof_dsp_ops sof_apl_ops; 928 int sof_apl_ops_init(struct snd_sof_dev *sdev); 929 extern struct snd_sof_dsp_ops sof_cnl_ops; 930 int sof_cnl_ops_init(struct snd_sof_dev *sdev); 931 extern struct snd_sof_dsp_ops sof_tgl_ops; 932 int sof_tgl_ops_init(struct snd_sof_dev *sdev); 933 extern struct snd_sof_dsp_ops sof_icl_ops; 934 int sof_icl_ops_init(struct snd_sof_dev *sdev); 935 936 extern const struct sof_intel_dsp_desc skl_chip_info; 937 extern const struct sof_intel_dsp_desc apl_chip_info; 938 extern const struct sof_intel_dsp_desc cnl_chip_info; 939 extern const struct sof_intel_dsp_desc icl_chip_info; 940 extern const struct sof_intel_dsp_desc tgl_chip_info; 941 extern const struct sof_intel_dsp_desc tglh_chip_info; 942 extern const struct sof_intel_dsp_desc ehl_chip_info; 943 extern const struct sof_intel_dsp_desc jsl_chip_info; 944 extern const struct sof_intel_dsp_desc adls_chip_info; 945 extern const struct sof_intel_dsp_desc mtl_chip_info; 946 extern const struct sof_intel_dsp_desc arl_s_chip_info; 947 extern const struct sof_intel_dsp_desc lnl_chip_info; 948 extern const struct sof_intel_dsp_desc ptl_chip_info; 949 extern const struct sof_intel_dsp_desc wcl_chip_info; 950 extern const struct sof_intel_dsp_desc nvl_chip_info; 951 extern const struct sof_intel_dsp_desc nvl_s_chip_info; 952 953 /* Probes support */ 954 #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_PROBES) 955 int hda_probes_register(struct snd_sof_dev *sdev); 956 void hda_probes_unregister(struct snd_sof_dev *sdev); 957 #else 958 static inline int hda_probes_register(struct snd_sof_dev *sdev) 959 { 960 return 0; 961 } 962 963 static inline void hda_probes_unregister(struct snd_sof_dev *sdev) 964 { 965 } 966 #endif /* CONFIG_SND_SOC_SOF_HDA_PROBES */ 967 968 /* SOF client registration for HDA platforms */ 969 int hda_register_clients(struct snd_sof_dev *sdev); 970 void hda_unregister_clients(struct snd_sof_dev *sdev); 971 972 /* machine driver select */ 973 struct snd_soc_acpi_mach *hda_machine_select(struct snd_sof_dev *sdev); 974 void hda_set_mach_params(struct snd_soc_acpi_mach *mach, 975 struct snd_sof_dev *sdev); 976 977 /* PCI driver selection and probe */ 978 int hda_pci_intel_probe(struct pci_dev *pci, const struct pci_device_id *pci_id); 979 980 struct snd_sof_dai; 981 struct sof_ipc_dai_config; 982 983 #define SOF_HDA_POSITION_QUIRK_USE_SKYLAKE_LEGACY (0) /* previous implementation */ 984 #define SOF_HDA_POSITION_QUIRK_USE_DPIB_REGISTERS (1) /* recommended if VC0 only */ 985 #define SOF_HDA_POSITION_QUIRK_USE_DPIB_DDR_UPDATE (2) /* recommended with VC0 or VC1 */ 986 987 extern int sof_hda_position_quirk; 988 989 void hda_set_dai_drv_ops(struct snd_sof_dev *sdev, struct snd_sof_dsp_ops *ops); 990 void hda_ops_free(struct snd_sof_dev *sdev); 991 992 /* SKL/KBL */ 993 int hda_dsp_cl_boot_firmware_skl(struct snd_sof_dev *sdev); 994 int hda_dsp_core_stall_reset(struct snd_sof_dev *sdev, unsigned int core_mask); 995 996 /* IPC4 */ 997 irqreturn_t cnl_ipc4_irq_thread(int irq, void *context); 998 int cnl_ipc4_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg); 999 irqreturn_t hda_dsp_ipc4_irq_thread(int irq, void *context); 1000 bool hda_ipc4_tx_is_busy(struct snd_sof_dev *sdev); 1001 void hda_dsp_ipc4_schedule_d0i3_work(struct sof_intel_hda_dev *hdev, 1002 struct snd_sof_ipc_msg *msg); 1003 int hda_dsp_ipc4_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg); 1004 void hda_ipc4_dump(struct snd_sof_dev *sdev); 1005 extern struct sdw_intel_ops sdw_callback; 1006 1007 struct sof_ipc4_fw_library; 1008 int hda_dsp_ipc4_load_library(struct snd_sof_dev *sdev, 1009 struct sof_ipc4_fw_library *fw_lib, bool reload); 1010 1011 /** 1012 * struct hda_dai_widget_dma_ops - DAI DMA ops optional by default unless specified otherwise 1013 * @get_hext_stream: Mandatory function pointer to get the saved pointer to struct hdac_ext_stream 1014 * @assign_hext_stream: Function pointer to assign a hdac_ext_stream 1015 * @release_hext_stream: Function pointer to release the hdac_ext_stream 1016 * @setup_hext_stream: Function pointer for hdac_ext_stream setup 1017 * @reset_hext_stream: Function pointer for hdac_ext_stream reset 1018 * @pre_trigger: Function pointer for DAI DMA pre-trigger actions 1019 * @trigger: Function pointer for DAI DMA trigger actions 1020 * @post_trigger: Function pointer for DAI DMA post-trigger actions 1021 * @codec_dai_set_stream: Function pointer to set codec-side stream information 1022 * @calc_stream_format: Function pointer to determine stream format from hw_params and 1023 * for HDaudio codec DAI from the .sig bits 1024 * @get_hlink: Mandatory function pointer to retrieve hlink, mainly to program LOSIDV 1025 * for legacy HDaudio links or program HDaudio Extended Link registers. 1026 */ 1027 struct hda_dai_widget_dma_ops { 1028 struct hdac_ext_stream *(*get_hext_stream)(struct snd_sof_dev *sdev, 1029 struct snd_soc_dai *cpu_dai, 1030 struct snd_pcm_substream *substream); 1031 struct hdac_ext_stream *(*assign_hext_stream)(struct snd_sof_dev *sdev, 1032 struct snd_soc_dai *cpu_dai, 1033 struct snd_pcm_substream *substream); 1034 void (*release_hext_stream)(struct snd_sof_dev *sdev, struct snd_soc_dai *cpu_dai, 1035 struct snd_pcm_substream *substream); 1036 void (*setup_hext_stream)(struct snd_sof_dev *sdev, struct hdac_ext_stream *hext_stream, 1037 unsigned int format_val); 1038 void (*reset_hext_stream)(struct snd_sof_dev *sdev, struct hdac_ext_stream *hext_sream); 1039 int (*pre_trigger)(struct snd_sof_dev *sdev, struct snd_soc_dai *cpu_dai, 1040 struct snd_pcm_substream *substream, int cmd); 1041 int (*trigger)(struct snd_sof_dev *sdev, struct snd_soc_dai *cpu_dai, 1042 struct snd_pcm_substream *substream, int cmd); 1043 int (*post_trigger)(struct snd_sof_dev *sdev, struct snd_soc_dai *cpu_dai, 1044 struct snd_pcm_substream *substream, int cmd); 1045 void (*codec_dai_set_stream)(struct snd_sof_dev *sdev, 1046 struct snd_pcm_substream *substream, 1047 struct hdac_stream *hstream); 1048 unsigned int (*calc_stream_format)(struct snd_sof_dev *sdev, 1049 struct snd_pcm_substream *substream, 1050 struct snd_pcm_hw_params *params); 1051 struct hdac_ext_link * (*get_hlink)(struct snd_sof_dev *sdev, 1052 struct snd_pcm_substream *substream); 1053 }; 1054 1055 const struct hda_dai_widget_dma_ops * 1056 hda_select_dai_widget_ops(struct snd_sof_dev *sdev, struct snd_sof_widget *swidget); 1057 int hda_dai_config(struct snd_soc_dapm_widget *w, unsigned int flags, 1058 struct snd_sof_dai_config_data *data); 1059 1060 static inline struct snd_sof_dev *widget_to_sdev(struct snd_soc_dapm_widget *w) 1061 { 1062 struct snd_sof_widget *swidget = w->dobj.private; 1063 struct snd_soc_component *component = swidget->scomp; 1064 1065 return snd_soc_component_get_drvdata(component); 1066 } 1067 1068 #endif 1069