1 // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) 2 // 3 // This file is provided under a dual BSD/GPLv2 license. When using or 4 // redistributing this file, you may do so under either license. 5 // 6 // Copyright(c) 2021, 2023 Advanced Micro Devices, Inc. 7 // 8 // Authors: Balakishore Pati <Balakishore.pati@amd.com> 9 // Ajit Kumar Pandey <AjitKumar.Pandey@amd.com> 10 11 /* ACP-specific SOF IPC code */ 12 13 #include <linux/module.h> 14 #include "../ops.h" 15 #include "acp.h" 16 #include "acp-dsp-offset.h" 17 18 void acp_mailbox_write(struct snd_sof_dev *sdev, u32 offset, void *message, size_t bytes) 19 { 20 memcpy_to_scratch(sdev, offset, message, bytes); 21 } 22 EXPORT_SYMBOL_NS(acp_mailbox_write, SND_SOC_SOF_AMD_COMMON); 23 24 void acp_mailbox_read(struct snd_sof_dev *sdev, u32 offset, void *message, size_t bytes) 25 { 26 memcpy_from_scratch(sdev, offset, message, bytes); 27 } 28 EXPORT_SYMBOL_NS(acp_mailbox_read, SND_SOC_SOF_AMD_COMMON); 29 30 static void acpbus_trigger_host_to_dsp_swintr(struct acp_dev_data *adata) 31 { 32 struct snd_sof_dev *sdev = adata->dev; 33 const struct sof_amd_acp_desc *desc = get_chip_info(sdev->pdata); 34 u32 swintr_trigger; 35 36 swintr_trigger = snd_sof_dsp_read(sdev, ACP_DSP_BAR, desc->dsp_intr_base + 37 DSP_SW_INTR_TRIG_OFFSET); 38 swintr_trigger |= 0x01; 39 snd_sof_dsp_write(sdev, ACP_DSP_BAR, desc->dsp_intr_base + DSP_SW_INTR_TRIG_OFFSET, 40 swintr_trigger); 41 } 42 43 static void acp_ipc_host_msg_set(struct snd_sof_dev *sdev) 44 { 45 unsigned int host_msg = sdev->debug_box.offset + 46 offsetof(struct scratch_ipc_conf, sof_host_msg_write); 47 48 snd_sof_dsp_write(sdev, ACP_DSP_BAR, ACP_SCRATCH_REG_0 + host_msg, 1); 49 } 50 51 static void acp_dsp_ipc_host_done(struct snd_sof_dev *sdev) 52 { 53 unsigned int dsp_msg = sdev->debug_box.offset + 54 offsetof(struct scratch_ipc_conf, sof_dsp_msg_write); 55 56 snd_sof_dsp_write(sdev, ACP_DSP_BAR, ACP_SCRATCH_REG_0 + dsp_msg, 0); 57 } 58 59 static void acp_dsp_ipc_dsp_done(struct snd_sof_dev *sdev) 60 { 61 unsigned int dsp_ack = sdev->debug_box.offset + 62 offsetof(struct scratch_ipc_conf, sof_dsp_ack_write); 63 64 snd_sof_dsp_write(sdev, ACP_DSP_BAR, ACP_SCRATCH_REG_0 + dsp_ack, 0); 65 } 66 67 int acp_sof_ipc_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg) 68 { 69 struct acp_dev_data *adata = sdev->pdata->hw_pdata; 70 const struct sof_amd_acp_desc *desc = get_chip_info(sdev->pdata); 71 unsigned int offset = sdev->host_box.offset; 72 unsigned int count = ACP_HW_SEM_RETRY_COUNT; 73 74 while (snd_sof_dsp_read(sdev, ACP_DSP_BAR, desc->hw_semaphore_offset)) { 75 /* Wait until acquired HW Semaphore Lock or timeout*/ 76 count--; 77 if (!count) { 78 dev_err(sdev->dev, "%s: Failed to acquire HW lock\n", __func__); 79 return -EINVAL; 80 } 81 } 82 83 acp_mailbox_write(sdev, offset, msg->msg_data, msg->msg_size); 84 acp_ipc_host_msg_set(sdev); 85 86 /* Trigger host to dsp interrupt for the msg */ 87 acpbus_trigger_host_to_dsp_swintr(adata); 88 89 /* Unlock or Release HW Semaphore */ 90 snd_sof_dsp_write(sdev, ACP_DSP_BAR, desc->hw_semaphore_offset, 0x0); 91 92 return 0; 93 } 94 EXPORT_SYMBOL_NS(acp_sof_ipc_send_msg, SND_SOC_SOF_AMD_COMMON); 95 96 static void acp_dsp_ipc_get_reply(struct snd_sof_dev *sdev) 97 { 98 struct snd_sof_ipc_msg *msg = sdev->msg; 99 struct sof_ipc_reply reply; 100 struct sof_ipc_cmd_hdr *hdr; 101 unsigned int offset = sdev->host_box.offset; 102 int ret = 0; 103 104 /* 105 * Sometimes, there is unexpected reply ipc arriving. The reply 106 * ipc belongs to none of the ipcs sent from driver. 107 * In this case, the driver must ignore the ipc. 108 */ 109 if (!msg) { 110 dev_warn(sdev->dev, "unexpected ipc interrupt raised!\n"); 111 return; 112 } 113 hdr = msg->msg_data; 114 if (hdr->cmd == (SOF_IPC_GLB_PM_MSG | SOF_IPC_PM_CTX_SAVE) || 115 hdr->cmd == (SOF_IPC_GLB_PM_MSG | SOF_IPC_PM_GATE)) { 116 /* 117 * memory windows are powered off before sending IPC reply, 118 * so we can't read the mailbox for CTX_SAVE and PM_GATE 119 * replies. 120 */ 121 reply.error = 0; 122 reply.hdr.cmd = SOF_IPC_GLB_REPLY; 123 reply.hdr.size = sizeof(reply); 124 memcpy(msg->reply_data, &reply, sizeof(reply)); 125 goto out; 126 } 127 /* get IPC reply from DSP in the mailbox */ 128 acp_mailbox_read(sdev, offset, &reply, sizeof(reply)); 129 if (reply.error < 0) { 130 memcpy(msg->reply_data, &reply, sizeof(reply)); 131 ret = reply.error; 132 } else { 133 /* 134 * To support an IPC tx_message with a 135 * reply_size set to zero. 136 */ 137 if (!msg->reply_size) 138 goto out; 139 140 /* reply correct size ? */ 141 if (reply.hdr.size != msg->reply_size && 142 !(reply.hdr.cmd & SOF_IPC_GLB_PROBE)) { 143 dev_err(sdev->dev, "reply expected %zu got %u bytes\n", 144 msg->reply_size, reply.hdr.size); 145 ret = -EINVAL; 146 } 147 /* read the message */ 148 if (msg->reply_size > 0) 149 acp_mailbox_read(sdev, offset, msg->reply_data, msg->reply_size); 150 } 151 out: 152 msg->reply_error = ret; 153 } 154 155 irqreturn_t acp_sof_ipc_irq_thread(int irq, void *context) 156 { 157 struct snd_sof_dev *sdev = context; 158 const struct sof_amd_acp_desc *desc = get_chip_info(sdev->pdata); 159 struct acp_dev_data *adata = sdev->pdata->hw_pdata; 160 unsigned int dsp_msg_write = sdev->debug_box.offset + 161 offsetof(struct scratch_ipc_conf, sof_dsp_msg_write); 162 unsigned int dsp_ack_write = sdev->debug_box.offset + 163 offsetof(struct scratch_ipc_conf, sof_dsp_ack_write); 164 bool ipc_irq = false; 165 int dsp_msg, dsp_ack; 166 unsigned int status; 167 168 if (sdev->first_boot && sdev->fw_state != SOF_FW_BOOT_COMPLETE) { 169 acp_mailbox_read(sdev, sdev->dsp_box.offset, &status, sizeof(status)); 170 if ((status & SOF_IPC_PANIC_MAGIC_MASK) == SOF_IPC_PANIC_MAGIC) { 171 snd_sof_dsp_panic(sdev, sdev->dsp_box.offset + sizeof(status), 172 true); 173 status = 0; 174 acp_mailbox_write(sdev, sdev->dsp_box.offset, &status, sizeof(status)); 175 return IRQ_HANDLED; 176 } 177 snd_sof_ipc_msgs_rx(sdev); 178 acp_dsp_ipc_host_done(sdev); 179 return IRQ_HANDLED; 180 } 181 182 dsp_msg = snd_sof_dsp_read(sdev, ACP_DSP_BAR, ACP_SCRATCH_REG_0 + dsp_msg_write); 183 if (dsp_msg) { 184 snd_sof_ipc_msgs_rx(sdev); 185 acp_dsp_ipc_host_done(sdev); 186 ipc_irq = true; 187 } 188 189 dsp_ack = snd_sof_dsp_read(sdev, ACP_DSP_BAR, ACP_SCRATCH_REG_0 + dsp_ack_write); 190 if (dsp_ack) { 191 /* handle immediate reply from DSP core */ 192 acp_dsp_ipc_get_reply(sdev); 193 snd_sof_ipc_reply(sdev, 0); 194 /* set the done bit */ 195 acp_dsp_ipc_dsp_done(sdev); 196 ipc_irq = true; 197 } 198 199 acp_mailbox_read(sdev, sdev->debug_box.offset, &status, sizeof(u32)); 200 if ((status & SOF_IPC_PANIC_MAGIC_MASK) == SOF_IPC_PANIC_MAGIC) { 201 snd_sof_dsp_panic(sdev, sdev->dsp_oops_offset, true); 202 status = 0; 203 acp_mailbox_write(sdev, sdev->debug_box.offset, &status, sizeof(status)); 204 return IRQ_HANDLED; 205 } 206 207 if (desc->probe_reg_offset) { 208 u32 val; 209 u32 posn; 210 211 /* Probe register consists of two parts 212 * (0-30) bit has cumulative position value 213 * 31 bit is a synchronization flag between DSP and CPU 214 * for the position update 215 */ 216 val = snd_sof_dsp_read(sdev, ACP_DSP_BAR, desc->probe_reg_offset); 217 if (val & PROBE_STATUS_BIT) { 218 posn = val & ~PROBE_STATUS_BIT; 219 if (adata->probe_stream) { 220 /* Probe related posn value is of 31 bits limited to 2GB 221 * once wrapped DSP won't send posn interrupt. 222 */ 223 adata->probe_stream->cstream_posn = posn; 224 snd_compr_fragment_elapsed(adata->probe_stream->cstream); 225 snd_sof_dsp_write(sdev, ACP_DSP_BAR, desc->probe_reg_offset, posn); 226 ipc_irq = true; 227 } 228 } 229 } 230 231 if (!ipc_irq) 232 dev_dbg_ratelimited(sdev->dev, "nothing to do in IPC IRQ thread\n"); 233 234 return IRQ_HANDLED; 235 } 236 EXPORT_SYMBOL_NS(acp_sof_ipc_irq_thread, SND_SOC_SOF_AMD_COMMON); 237 238 int acp_sof_ipc_msg_data(struct snd_sof_dev *sdev, struct snd_sof_pcm_stream *sps, 239 void *p, size_t sz) 240 { 241 unsigned int offset = sdev->dsp_box.offset; 242 243 if (!sps || !sdev->stream_box.size) { 244 acp_mailbox_read(sdev, offset, p, sz); 245 } else { 246 struct snd_pcm_substream *substream = sps->substream; 247 struct acp_dsp_stream *stream; 248 249 if (!substream || !substream->runtime) 250 return -ESTRPIPE; 251 252 stream = substream->runtime->private_data; 253 254 if (!stream) 255 return -ESTRPIPE; 256 257 acp_mailbox_read(sdev, stream->posn_offset, p, sz); 258 } 259 260 return 0; 261 } 262 EXPORT_SYMBOL_NS(acp_sof_ipc_msg_data, SND_SOC_SOF_AMD_COMMON); 263 264 int acp_set_stream_data_offset(struct snd_sof_dev *sdev, 265 struct snd_sof_pcm_stream *sps, 266 size_t posn_offset) 267 { 268 struct snd_pcm_substream *substream = sps->substream; 269 struct acp_dsp_stream *stream = substream->runtime->private_data; 270 271 /* check for unaligned offset or overflow */ 272 if (posn_offset > sdev->stream_box.size || 273 posn_offset % sizeof(struct sof_ipc_stream_posn) != 0) 274 return -EINVAL; 275 276 stream->posn_offset = sdev->stream_box.offset + posn_offset; 277 278 dev_dbg(sdev->dev, "pcm: stream dir %d, posn mailbox offset is %zu", 279 substream->stream, stream->posn_offset); 280 281 return 0; 282 } 283 EXPORT_SYMBOL_NS(acp_set_stream_data_offset, SND_SOC_SOF_AMD_COMMON); 284 285 int acp_sof_ipc_get_mailbox_offset(struct snd_sof_dev *sdev) 286 { 287 const struct sof_amd_acp_desc *desc = get_chip_info(sdev->pdata); 288 289 return desc->sram_pte_offset; 290 } 291 EXPORT_SYMBOL_NS(acp_sof_ipc_get_mailbox_offset, SND_SOC_SOF_AMD_COMMON); 292 293 int acp_sof_ipc_get_window_offset(struct snd_sof_dev *sdev, u32 id) 294 { 295 return 0; 296 } 297 EXPORT_SYMBOL_NS(acp_sof_ipc_get_window_offset, SND_SOC_SOF_AMD_COMMON); 298 299 MODULE_DESCRIPTION("AMD ACP sof-ipc driver"); 300