1*cc78d1eaSNicolas Frattaroli // SPDX-License-Identifier: GPL-2.0-or-later
2*cc78d1eaSNicolas Frattaroli /*
3*cc78d1eaSNicolas Frattaroli * ALSA SoC Audio Layer - Rockchip SAI Controller driver
4*cc78d1eaSNicolas Frattaroli *
5*cc78d1eaSNicolas Frattaroli * Copyright (c) 2022 Rockchip Electronics Co. Ltd.
6*cc78d1eaSNicolas Frattaroli * Copyright (c) 2025 Collabora Ltd.
7*cc78d1eaSNicolas Frattaroli */
8*cc78d1eaSNicolas Frattaroli
9*cc78d1eaSNicolas Frattaroli #include <linux/module.h>
10*cc78d1eaSNicolas Frattaroli #include <linux/mfd/syscon.h>
11*cc78d1eaSNicolas Frattaroli #include <linux/delay.h>
12*cc78d1eaSNicolas Frattaroli #include <linux/of_gpio.h>
13*cc78d1eaSNicolas Frattaroli #include <linux/of_device.h>
14*cc78d1eaSNicolas Frattaroli #include <linux/clk.h>
15*cc78d1eaSNicolas Frattaroli #include <linux/pm_runtime.h>
16*cc78d1eaSNicolas Frattaroli #include <linux/regmap.h>
17*cc78d1eaSNicolas Frattaroli #include <linux/reset.h>
18*cc78d1eaSNicolas Frattaroli #include <linux/spinlock.h>
19*cc78d1eaSNicolas Frattaroli #include <sound/pcm_params.h>
20*cc78d1eaSNicolas Frattaroli #include <sound/dmaengine_pcm.h>
21*cc78d1eaSNicolas Frattaroli #include <sound/tlv.h>
22*cc78d1eaSNicolas Frattaroli
23*cc78d1eaSNicolas Frattaroli #include "rockchip_sai.h"
24*cc78d1eaSNicolas Frattaroli
25*cc78d1eaSNicolas Frattaroli #define DRV_NAME "rockchip-sai"
26*cc78d1eaSNicolas Frattaroli
27*cc78d1eaSNicolas Frattaroli #define CLK_SHIFT_RATE_HZ_MAX 5
28*cc78d1eaSNicolas Frattaroli #define FW_RATIO_MAX 8
29*cc78d1eaSNicolas Frattaroli #define FW_RATIO_MIN 1
30*cc78d1eaSNicolas Frattaroli #define MAXBURST_PER_FIFO 8
31*cc78d1eaSNicolas Frattaroli
32*cc78d1eaSNicolas Frattaroli #define TIMEOUT_US 1000
33*cc78d1eaSNicolas Frattaroli #define WAIT_TIME_MS_MAX 10000
34*cc78d1eaSNicolas Frattaroli
35*cc78d1eaSNicolas Frattaroli #define MAX_LANES 4
36*cc78d1eaSNicolas Frattaroli
37*cc78d1eaSNicolas Frattaroli enum fpw_mode {
38*cc78d1eaSNicolas Frattaroli FPW_ONE_BCLK_WIDTH,
39*cc78d1eaSNicolas Frattaroli FPW_ONE_SLOT_WIDTH,
40*cc78d1eaSNicolas Frattaroli FPW_HALF_FRAME_WIDTH,
41*cc78d1eaSNicolas Frattaroli };
42*cc78d1eaSNicolas Frattaroli
43*cc78d1eaSNicolas Frattaroli struct rk_sai_dev {
44*cc78d1eaSNicolas Frattaroli struct device *dev;
45*cc78d1eaSNicolas Frattaroli struct clk *hclk;
46*cc78d1eaSNicolas Frattaroli struct clk *mclk;
47*cc78d1eaSNicolas Frattaroli struct regmap *regmap;
48*cc78d1eaSNicolas Frattaroli struct reset_control *rst_h;
49*cc78d1eaSNicolas Frattaroli struct reset_control *rst_m;
50*cc78d1eaSNicolas Frattaroli struct snd_dmaengine_dai_dma_data capture_dma_data;
51*cc78d1eaSNicolas Frattaroli struct snd_dmaengine_dai_dma_data playback_dma_data;
52*cc78d1eaSNicolas Frattaroli struct snd_pcm_substream *substreams[SNDRV_PCM_STREAM_LAST + 1];
53*cc78d1eaSNicolas Frattaroli unsigned int mclk_rate;
54*cc78d1eaSNicolas Frattaroli unsigned int wait_time[SNDRV_PCM_STREAM_LAST + 1];
55*cc78d1eaSNicolas Frattaroli unsigned int tx_lanes;
56*cc78d1eaSNicolas Frattaroli unsigned int rx_lanes;
57*cc78d1eaSNicolas Frattaroli unsigned int sdi[MAX_LANES];
58*cc78d1eaSNicolas Frattaroli unsigned int sdo[MAX_LANES];
59*cc78d1eaSNicolas Frattaroli unsigned int version;
60*cc78d1eaSNicolas Frattaroli enum fpw_mode fpw;
61*cc78d1eaSNicolas Frattaroli int fw_ratio;
62*cc78d1eaSNicolas Frattaroli bool has_capture;
63*cc78d1eaSNicolas Frattaroli bool has_playback;
64*cc78d1eaSNicolas Frattaroli bool is_master_mode;
65*cc78d1eaSNicolas Frattaroli bool is_tdm;
66*cc78d1eaSNicolas Frattaroli bool initialized;
67*cc78d1eaSNicolas Frattaroli /* protects register writes that depend on the state of XFER[1:0] */
68*cc78d1eaSNicolas Frattaroli spinlock_t xfer_lock;
69*cc78d1eaSNicolas Frattaroli };
70*cc78d1eaSNicolas Frattaroli
rockchip_sai_stream_valid(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)71*cc78d1eaSNicolas Frattaroli static bool rockchip_sai_stream_valid(struct snd_pcm_substream *substream,
72*cc78d1eaSNicolas Frattaroli struct snd_soc_dai *dai)
73*cc78d1eaSNicolas Frattaroli {
74*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_dai_get_drvdata(dai);
75*cc78d1eaSNicolas Frattaroli
76*cc78d1eaSNicolas Frattaroli if (!substream)
77*cc78d1eaSNicolas Frattaroli return false;
78*cc78d1eaSNicolas Frattaroli
79*cc78d1eaSNicolas Frattaroli if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK &&
80*cc78d1eaSNicolas Frattaroli sai->has_playback)
81*cc78d1eaSNicolas Frattaroli return true;
82*cc78d1eaSNicolas Frattaroli
83*cc78d1eaSNicolas Frattaroli if (substream->stream == SNDRV_PCM_STREAM_CAPTURE &&
84*cc78d1eaSNicolas Frattaroli sai->has_capture)
85*cc78d1eaSNicolas Frattaroli return true;
86*cc78d1eaSNicolas Frattaroli
87*cc78d1eaSNicolas Frattaroli return false;
88*cc78d1eaSNicolas Frattaroli }
89*cc78d1eaSNicolas Frattaroli
rockchip_sai_fsync_lost_detect(struct rk_sai_dev * sai,bool en)90*cc78d1eaSNicolas Frattaroli static int rockchip_sai_fsync_lost_detect(struct rk_sai_dev *sai, bool en)
91*cc78d1eaSNicolas Frattaroli {
92*cc78d1eaSNicolas Frattaroli unsigned int fw, cnt;
93*cc78d1eaSNicolas Frattaroli
94*cc78d1eaSNicolas Frattaroli if (sai->is_master_mode || sai->version < SAI_VER_2311)
95*cc78d1eaSNicolas Frattaroli return 0;
96*cc78d1eaSNicolas Frattaroli
97*cc78d1eaSNicolas Frattaroli regmap_read(sai->regmap, SAI_FSCR, &fw);
98*cc78d1eaSNicolas Frattaroli cnt = SAI_FSCR_FW_V(fw) << 1; /* two fsync lost */
99*cc78d1eaSNicolas Frattaroli
100*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
101*cc78d1eaSNicolas Frattaroli SAI_INTCR_FSLOSTC, SAI_INTCR_FSLOSTC);
102*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
103*cc78d1eaSNicolas Frattaroli SAI_INTCR_FSLOST_MASK,
104*cc78d1eaSNicolas Frattaroli SAI_INTCR_FSLOST(en));
105*cc78d1eaSNicolas Frattaroli /*
106*cc78d1eaSNicolas Frattaroli * The `cnt` is the number of SCLK cycles of the CRU's SCLK signal that
107*cc78d1eaSNicolas Frattaroli * should be used as timeout. Consequently, in slave mode, this value
108*cc78d1eaSNicolas Frattaroli * is only correct if the CRU SCLK is equal to the external SCLK.
109*cc78d1eaSNicolas Frattaroli */
110*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_FS_TIMEOUT,
111*cc78d1eaSNicolas Frattaroli SAI_FS_TIMEOUT_VAL_MASK | SAI_FS_TIMEOUT_EN_MASK,
112*cc78d1eaSNicolas Frattaroli SAI_FS_TIMEOUT_VAL(cnt) | SAI_FS_TIMEOUT_EN(en));
113*cc78d1eaSNicolas Frattaroli
114*cc78d1eaSNicolas Frattaroli return 0;
115*cc78d1eaSNicolas Frattaroli }
116*cc78d1eaSNicolas Frattaroli
rockchip_sai_fsync_err_detect(struct rk_sai_dev * sai,bool en)117*cc78d1eaSNicolas Frattaroli static int rockchip_sai_fsync_err_detect(struct rk_sai_dev *sai,
118*cc78d1eaSNicolas Frattaroli bool en)
119*cc78d1eaSNicolas Frattaroli {
120*cc78d1eaSNicolas Frattaroli if (sai->is_master_mode || sai->version < SAI_VER_2311)
121*cc78d1eaSNicolas Frattaroli return 0;
122*cc78d1eaSNicolas Frattaroli
123*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
124*cc78d1eaSNicolas Frattaroli SAI_INTCR_FSERRC, SAI_INTCR_FSERRC);
125*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
126*cc78d1eaSNicolas Frattaroli SAI_INTCR_FSERR_MASK,
127*cc78d1eaSNicolas Frattaroli SAI_INTCR_FSERR(en));
128*cc78d1eaSNicolas Frattaroli
129*cc78d1eaSNicolas Frattaroli return 0;
130*cc78d1eaSNicolas Frattaroli }
131*cc78d1eaSNicolas Frattaroli
rockchip_sai_poll_clk_idle(struct rk_sai_dev * sai)132*cc78d1eaSNicolas Frattaroli static int rockchip_sai_poll_clk_idle(struct rk_sai_dev *sai)
133*cc78d1eaSNicolas Frattaroli {
134*cc78d1eaSNicolas Frattaroli unsigned int reg, idle, val;
135*cc78d1eaSNicolas Frattaroli int ret;
136*cc78d1eaSNicolas Frattaroli
137*cc78d1eaSNicolas Frattaroli if (sai->version >= SAI_VER_2307) {
138*cc78d1eaSNicolas Frattaroli reg = SAI_STATUS;
139*cc78d1eaSNicolas Frattaroli idle = SAI_STATUS_FS_IDLE;
140*cc78d1eaSNicolas Frattaroli idle = sai->version >= SAI_VER_2311 ? idle >> 1 : idle;
141*cc78d1eaSNicolas Frattaroli } else {
142*cc78d1eaSNicolas Frattaroli reg = SAI_XFER;
143*cc78d1eaSNicolas Frattaroli idle = SAI_XFER_FS_IDLE;
144*cc78d1eaSNicolas Frattaroli }
145*cc78d1eaSNicolas Frattaroli
146*cc78d1eaSNicolas Frattaroli ret = regmap_read_poll_timeout_atomic(sai->regmap, reg, val,
147*cc78d1eaSNicolas Frattaroli (val & idle), 10, TIMEOUT_US);
148*cc78d1eaSNicolas Frattaroli if (ret < 0)
149*cc78d1eaSNicolas Frattaroli dev_warn(sai->dev, "Failed to idle FS\n");
150*cc78d1eaSNicolas Frattaroli
151*cc78d1eaSNicolas Frattaroli return ret;
152*cc78d1eaSNicolas Frattaroli }
153*cc78d1eaSNicolas Frattaroli
rockchip_sai_poll_stream_idle(struct rk_sai_dev * sai,bool playback,bool capture)154*cc78d1eaSNicolas Frattaroli static int rockchip_sai_poll_stream_idle(struct rk_sai_dev *sai, bool playback, bool capture)
155*cc78d1eaSNicolas Frattaroli {
156*cc78d1eaSNicolas Frattaroli unsigned int reg, val;
157*cc78d1eaSNicolas Frattaroli unsigned int idle = 0;
158*cc78d1eaSNicolas Frattaroli int ret;
159*cc78d1eaSNicolas Frattaroli
160*cc78d1eaSNicolas Frattaroli if (sai->version >= SAI_VER_2307) {
161*cc78d1eaSNicolas Frattaroli reg = SAI_STATUS;
162*cc78d1eaSNicolas Frattaroli if (playback)
163*cc78d1eaSNicolas Frattaroli idle |= SAI_STATUS_TX_IDLE;
164*cc78d1eaSNicolas Frattaroli if (capture)
165*cc78d1eaSNicolas Frattaroli idle |= SAI_STATUS_RX_IDLE;
166*cc78d1eaSNicolas Frattaroli idle = sai->version >= SAI_VER_2311 ? idle >> 1 : idle;
167*cc78d1eaSNicolas Frattaroli } else {
168*cc78d1eaSNicolas Frattaroli reg = SAI_XFER;
169*cc78d1eaSNicolas Frattaroli if (playback)
170*cc78d1eaSNicolas Frattaroli idle |= SAI_XFER_TX_IDLE;
171*cc78d1eaSNicolas Frattaroli if (capture)
172*cc78d1eaSNicolas Frattaroli idle |= SAI_XFER_RX_IDLE;
173*cc78d1eaSNicolas Frattaroli }
174*cc78d1eaSNicolas Frattaroli
175*cc78d1eaSNicolas Frattaroli ret = regmap_read_poll_timeout_atomic(sai->regmap, reg, val,
176*cc78d1eaSNicolas Frattaroli (val & idle), 10, TIMEOUT_US);
177*cc78d1eaSNicolas Frattaroli if (ret < 0)
178*cc78d1eaSNicolas Frattaroli dev_warn(sai->dev, "Failed to idle stream\n");
179*cc78d1eaSNicolas Frattaroli
180*cc78d1eaSNicolas Frattaroli return ret;
181*cc78d1eaSNicolas Frattaroli }
182*cc78d1eaSNicolas Frattaroli
183*cc78d1eaSNicolas Frattaroli /**
184*cc78d1eaSNicolas Frattaroli * rockchip_sai_xfer_clk_stop_and_wait() - stop the xfer clock and wait for it to be idle
185*cc78d1eaSNicolas Frattaroli * @sai: pointer to the driver instance's rk_sai_dev struct
186*cc78d1eaSNicolas Frattaroli * @to_restore: pointer to store the CLK/FSS register values in as they were
187*cc78d1eaSNicolas Frattaroli * found before they were cleared, or NULL.
188*cc78d1eaSNicolas Frattaroli *
189*cc78d1eaSNicolas Frattaroli * Clear the XFER_CLK and XFER_FSS registers if needed, then busy-waits for the
190*cc78d1eaSNicolas Frattaroli * XFER clocks to be idle. Before clearing the bits, it stores the state of the
191*cc78d1eaSNicolas Frattaroli * registers as it encountered them in to_restore if it isn't NULL.
192*cc78d1eaSNicolas Frattaroli *
193*cc78d1eaSNicolas Frattaroli * Context: Any context. Expects sai->xfer_lock to be held by caller.
194*cc78d1eaSNicolas Frattaroli */
rockchip_sai_xfer_clk_stop_and_wait(struct rk_sai_dev * sai,unsigned int * to_restore)195*cc78d1eaSNicolas Frattaroli static void rockchip_sai_xfer_clk_stop_and_wait(struct rk_sai_dev *sai, unsigned int *to_restore)
196*cc78d1eaSNicolas Frattaroli {
197*cc78d1eaSNicolas Frattaroli unsigned int mask = SAI_XFER_CLK_MASK | SAI_XFER_FSS_MASK;
198*cc78d1eaSNicolas Frattaroli unsigned int disable = SAI_XFER_CLK_DIS | SAI_XFER_FSS_DIS;
199*cc78d1eaSNicolas Frattaroli unsigned int val;
200*cc78d1eaSNicolas Frattaroli
201*cc78d1eaSNicolas Frattaroli assert_spin_locked(&sai->xfer_lock);
202*cc78d1eaSNicolas Frattaroli
203*cc78d1eaSNicolas Frattaroli regmap_read(sai->regmap, SAI_XFER, &val);
204*cc78d1eaSNicolas Frattaroli if ((val & mask) == disable)
205*cc78d1eaSNicolas Frattaroli goto wait_for_idle;
206*cc78d1eaSNicolas Frattaroli
207*cc78d1eaSNicolas Frattaroli if (sai->is_master_mode)
208*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_XFER, mask, disable);
209*cc78d1eaSNicolas Frattaroli
210*cc78d1eaSNicolas Frattaroli wait_for_idle:
211*cc78d1eaSNicolas Frattaroli rockchip_sai_poll_clk_idle(sai);
212*cc78d1eaSNicolas Frattaroli
213*cc78d1eaSNicolas Frattaroli if (to_restore)
214*cc78d1eaSNicolas Frattaroli *to_restore = val;
215*cc78d1eaSNicolas Frattaroli }
216*cc78d1eaSNicolas Frattaroli
rockchip_sai_runtime_suspend(struct device * dev)217*cc78d1eaSNicolas Frattaroli static int rockchip_sai_runtime_suspend(struct device *dev)
218*cc78d1eaSNicolas Frattaroli {
219*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = dev_get_drvdata(dev);
220*cc78d1eaSNicolas Frattaroli unsigned long flags;
221*cc78d1eaSNicolas Frattaroli
222*cc78d1eaSNicolas Frattaroli rockchip_sai_fsync_lost_detect(sai, 0);
223*cc78d1eaSNicolas Frattaroli rockchip_sai_fsync_err_detect(sai, 0);
224*cc78d1eaSNicolas Frattaroli
225*cc78d1eaSNicolas Frattaroli spin_lock_irqsave(&sai->xfer_lock, flags);
226*cc78d1eaSNicolas Frattaroli rockchip_sai_xfer_clk_stop_and_wait(sai, NULL);
227*cc78d1eaSNicolas Frattaroli spin_unlock_irqrestore(&sai->xfer_lock, flags);
228*cc78d1eaSNicolas Frattaroli
229*cc78d1eaSNicolas Frattaroli regcache_cache_only(sai->regmap, true);
230*cc78d1eaSNicolas Frattaroli /*
231*cc78d1eaSNicolas Frattaroli * After FS is idle, we should wait at least 2 BCLK cycles to make sure
232*cc78d1eaSNicolas Frattaroli * the CLK gate operation has completed, and only then disable mclk.
233*cc78d1eaSNicolas Frattaroli *
234*cc78d1eaSNicolas Frattaroli * Otherwise, the BCLK is still ungated, and once the mclk is enabled,
235*cc78d1eaSNicolas Frattaroli * there is a risk that a few BCLK cycles leak. This is true especially
236*cc78d1eaSNicolas Frattaroli * at low speeds, such as with a samplerate of 8k.
237*cc78d1eaSNicolas Frattaroli *
238*cc78d1eaSNicolas Frattaroli * Ideally we'd adjust the delay based on the samplerate, but it's such
239*cc78d1eaSNicolas Frattaroli * a tiny value that we can just delay for the maximum clock period
240*cc78d1eaSNicolas Frattaroli * for the sake of simplicity.
241*cc78d1eaSNicolas Frattaroli *
242*cc78d1eaSNicolas Frattaroli * The maximum BCLK period is 31us @ 8K-8Bit (64kHz BCLK). We wait for
243*cc78d1eaSNicolas Frattaroli * 40us to give ourselves a safety margin in case udelay falls short.
244*cc78d1eaSNicolas Frattaroli */
245*cc78d1eaSNicolas Frattaroli udelay(40);
246*cc78d1eaSNicolas Frattaroli clk_disable_unprepare(sai->mclk);
247*cc78d1eaSNicolas Frattaroli clk_disable_unprepare(sai->hclk);
248*cc78d1eaSNicolas Frattaroli
249*cc78d1eaSNicolas Frattaroli return 0;
250*cc78d1eaSNicolas Frattaroli }
251*cc78d1eaSNicolas Frattaroli
rockchip_sai_runtime_resume(struct device * dev)252*cc78d1eaSNicolas Frattaroli static int rockchip_sai_runtime_resume(struct device *dev)
253*cc78d1eaSNicolas Frattaroli {
254*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = dev_get_drvdata(dev);
255*cc78d1eaSNicolas Frattaroli int ret;
256*cc78d1eaSNicolas Frattaroli
257*cc78d1eaSNicolas Frattaroli ret = clk_prepare_enable(sai->hclk);
258*cc78d1eaSNicolas Frattaroli if (ret)
259*cc78d1eaSNicolas Frattaroli goto err_hclk;
260*cc78d1eaSNicolas Frattaroli
261*cc78d1eaSNicolas Frattaroli ret = clk_prepare_enable(sai->mclk);
262*cc78d1eaSNicolas Frattaroli if (ret)
263*cc78d1eaSNicolas Frattaroli goto err_mclk;
264*cc78d1eaSNicolas Frattaroli
265*cc78d1eaSNicolas Frattaroli regcache_cache_only(sai->regmap, false);
266*cc78d1eaSNicolas Frattaroli regcache_mark_dirty(sai->regmap);
267*cc78d1eaSNicolas Frattaroli ret = regcache_sync(sai->regmap);
268*cc78d1eaSNicolas Frattaroli if (ret)
269*cc78d1eaSNicolas Frattaroli goto err_regmap;
270*cc78d1eaSNicolas Frattaroli
271*cc78d1eaSNicolas Frattaroli return 0;
272*cc78d1eaSNicolas Frattaroli
273*cc78d1eaSNicolas Frattaroli err_regmap:
274*cc78d1eaSNicolas Frattaroli clk_disable_unprepare(sai->mclk);
275*cc78d1eaSNicolas Frattaroli err_mclk:
276*cc78d1eaSNicolas Frattaroli clk_disable_unprepare(sai->hclk);
277*cc78d1eaSNicolas Frattaroli err_hclk:
278*cc78d1eaSNicolas Frattaroli return ret;
279*cc78d1eaSNicolas Frattaroli }
280*cc78d1eaSNicolas Frattaroli
rockchip_sai_fifo_xrun_detect(struct rk_sai_dev * sai,int stream,bool en)281*cc78d1eaSNicolas Frattaroli static void rockchip_sai_fifo_xrun_detect(struct rk_sai_dev *sai,
282*cc78d1eaSNicolas Frattaroli int stream, bool en)
283*cc78d1eaSNicolas Frattaroli {
284*cc78d1eaSNicolas Frattaroli if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
285*cc78d1eaSNicolas Frattaroli /* clear irq status which was asserted before TXUIE enabled */
286*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
287*cc78d1eaSNicolas Frattaroli SAI_INTCR_TXUIC, SAI_INTCR_TXUIC);
288*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
289*cc78d1eaSNicolas Frattaroli SAI_INTCR_TXUIE_MASK,
290*cc78d1eaSNicolas Frattaroli SAI_INTCR_TXUIE(en));
291*cc78d1eaSNicolas Frattaroli } else {
292*cc78d1eaSNicolas Frattaroli /* clear irq status which was asserted before RXOIE enabled */
293*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
294*cc78d1eaSNicolas Frattaroli SAI_INTCR_RXOIC, SAI_INTCR_RXOIC);
295*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
296*cc78d1eaSNicolas Frattaroli SAI_INTCR_RXOIE_MASK,
297*cc78d1eaSNicolas Frattaroli SAI_INTCR_RXOIE(en));
298*cc78d1eaSNicolas Frattaroli }
299*cc78d1eaSNicolas Frattaroli }
300*cc78d1eaSNicolas Frattaroli
rockchip_sai_dma_ctrl(struct rk_sai_dev * sai,int stream,bool en)301*cc78d1eaSNicolas Frattaroli static void rockchip_sai_dma_ctrl(struct rk_sai_dev *sai,
302*cc78d1eaSNicolas Frattaroli int stream, bool en)
303*cc78d1eaSNicolas Frattaroli {
304*cc78d1eaSNicolas Frattaroli if (!en)
305*cc78d1eaSNicolas Frattaroli rockchip_sai_fifo_xrun_detect(sai, stream, 0);
306*cc78d1eaSNicolas Frattaroli
307*cc78d1eaSNicolas Frattaroli if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
308*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_DMACR,
309*cc78d1eaSNicolas Frattaroli SAI_DMACR_TDE_MASK,
310*cc78d1eaSNicolas Frattaroli SAI_DMACR_TDE(en));
311*cc78d1eaSNicolas Frattaroli } else {
312*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_DMACR,
313*cc78d1eaSNicolas Frattaroli SAI_DMACR_RDE_MASK,
314*cc78d1eaSNicolas Frattaroli SAI_DMACR_RDE(en));
315*cc78d1eaSNicolas Frattaroli }
316*cc78d1eaSNicolas Frattaroli
317*cc78d1eaSNicolas Frattaroli if (en)
318*cc78d1eaSNicolas Frattaroli rockchip_sai_fifo_xrun_detect(sai, stream, 1);
319*cc78d1eaSNicolas Frattaroli }
320*cc78d1eaSNicolas Frattaroli
rockchip_sai_reset(struct rk_sai_dev * sai)321*cc78d1eaSNicolas Frattaroli static void rockchip_sai_reset(struct rk_sai_dev *sai)
322*cc78d1eaSNicolas Frattaroli {
323*cc78d1eaSNicolas Frattaroli /*
324*cc78d1eaSNicolas Frattaroli * It is advised to reset the hclk domain before resetting the mclk
325*cc78d1eaSNicolas Frattaroli * domain, especially in slave mode without a clock input.
326*cc78d1eaSNicolas Frattaroli *
327*cc78d1eaSNicolas Frattaroli * To deal with the aforementioned case of slave mode without a clock
328*cc78d1eaSNicolas Frattaroli * input, we work around a potential issue by resetting the whole
329*cc78d1eaSNicolas Frattaroli * controller, bringing it back into master mode, and then recovering
330*cc78d1eaSNicolas Frattaroli * the controller configuration in the regmap.
331*cc78d1eaSNicolas Frattaroli */
332*cc78d1eaSNicolas Frattaroli reset_control_assert(sai->rst_h);
333*cc78d1eaSNicolas Frattaroli udelay(10);
334*cc78d1eaSNicolas Frattaroli reset_control_deassert(sai->rst_h);
335*cc78d1eaSNicolas Frattaroli udelay(10);
336*cc78d1eaSNicolas Frattaroli reset_control_assert(sai->rst_m);
337*cc78d1eaSNicolas Frattaroli udelay(10);
338*cc78d1eaSNicolas Frattaroli reset_control_deassert(sai->rst_m);
339*cc78d1eaSNicolas Frattaroli udelay(10);
340*cc78d1eaSNicolas Frattaroli
341*cc78d1eaSNicolas Frattaroli /* recover regmap config */
342*cc78d1eaSNicolas Frattaroli regcache_mark_dirty(sai->regmap);
343*cc78d1eaSNicolas Frattaroli regcache_sync(sai->regmap);
344*cc78d1eaSNicolas Frattaroli }
345*cc78d1eaSNicolas Frattaroli
rockchip_sai_clear(struct rk_sai_dev * sai,unsigned int clr)346*cc78d1eaSNicolas Frattaroli static int rockchip_sai_clear(struct rk_sai_dev *sai, unsigned int clr)
347*cc78d1eaSNicolas Frattaroli {
348*cc78d1eaSNicolas Frattaroli unsigned int val = 0;
349*cc78d1eaSNicolas Frattaroli int ret = 0;
350*cc78d1eaSNicolas Frattaroli
351*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_CLR, clr, clr);
352*cc78d1eaSNicolas Frattaroli ret = regmap_read_poll_timeout_atomic(sai->regmap, SAI_CLR, val,
353*cc78d1eaSNicolas Frattaroli !(val & clr), 10, TIMEOUT_US);
354*cc78d1eaSNicolas Frattaroli if (ret < 0) {
355*cc78d1eaSNicolas Frattaroli dev_warn(sai->dev, "Failed to clear %u\n", clr);
356*cc78d1eaSNicolas Frattaroli rockchip_sai_reset(sai);
357*cc78d1eaSNicolas Frattaroli }
358*cc78d1eaSNicolas Frattaroli
359*cc78d1eaSNicolas Frattaroli return ret;
360*cc78d1eaSNicolas Frattaroli }
361*cc78d1eaSNicolas Frattaroli
rockchip_sai_xfer_start(struct rk_sai_dev * sai,int stream)362*cc78d1eaSNicolas Frattaroli static void rockchip_sai_xfer_start(struct rk_sai_dev *sai, int stream)
363*cc78d1eaSNicolas Frattaroli {
364*cc78d1eaSNicolas Frattaroli unsigned int msk, val;
365*cc78d1eaSNicolas Frattaroli
366*cc78d1eaSNicolas Frattaroli if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
367*cc78d1eaSNicolas Frattaroli msk = SAI_XFER_TXS_MASK;
368*cc78d1eaSNicolas Frattaroli val = SAI_XFER_TXS_EN;
369*cc78d1eaSNicolas Frattaroli
370*cc78d1eaSNicolas Frattaroli } else {
371*cc78d1eaSNicolas Frattaroli msk = SAI_XFER_RXS_MASK;
372*cc78d1eaSNicolas Frattaroli val = SAI_XFER_RXS_EN;
373*cc78d1eaSNicolas Frattaroli }
374*cc78d1eaSNicolas Frattaroli
375*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_XFER, msk, val);
376*cc78d1eaSNicolas Frattaroli }
377*cc78d1eaSNicolas Frattaroli
rockchip_sai_xfer_stop(struct rk_sai_dev * sai,int stream)378*cc78d1eaSNicolas Frattaroli static void rockchip_sai_xfer_stop(struct rk_sai_dev *sai, int stream)
379*cc78d1eaSNicolas Frattaroli {
380*cc78d1eaSNicolas Frattaroli unsigned int msk = 0, val = 0, clr = 0;
381*cc78d1eaSNicolas Frattaroli bool playback;
382*cc78d1eaSNicolas Frattaroli bool capture;
383*cc78d1eaSNicolas Frattaroli
384*cc78d1eaSNicolas Frattaroli if (stream < 0) {
385*cc78d1eaSNicolas Frattaroli playback = true;
386*cc78d1eaSNicolas Frattaroli capture = true;
387*cc78d1eaSNicolas Frattaroli } else if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
388*cc78d1eaSNicolas Frattaroli playback = true;
389*cc78d1eaSNicolas Frattaroli capture = false;
390*cc78d1eaSNicolas Frattaroli } else {
391*cc78d1eaSNicolas Frattaroli playback = true;
392*cc78d1eaSNicolas Frattaroli capture = false;
393*cc78d1eaSNicolas Frattaroli }
394*cc78d1eaSNicolas Frattaroli
395*cc78d1eaSNicolas Frattaroli if (playback) {
396*cc78d1eaSNicolas Frattaroli msk |= SAI_XFER_TXS_MASK;
397*cc78d1eaSNicolas Frattaroli val |= SAI_XFER_TXS_DIS;
398*cc78d1eaSNicolas Frattaroli clr |= SAI_CLR_TXC;
399*cc78d1eaSNicolas Frattaroli }
400*cc78d1eaSNicolas Frattaroli if (capture) {
401*cc78d1eaSNicolas Frattaroli msk |= SAI_XFER_RXS_MASK;
402*cc78d1eaSNicolas Frattaroli val |= SAI_XFER_RXS_DIS;
403*cc78d1eaSNicolas Frattaroli clr |= SAI_CLR_RXC;
404*cc78d1eaSNicolas Frattaroli }
405*cc78d1eaSNicolas Frattaroli
406*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_XFER, msk, val);
407*cc78d1eaSNicolas Frattaroli rockchip_sai_poll_stream_idle(sai, playback, capture);
408*cc78d1eaSNicolas Frattaroli
409*cc78d1eaSNicolas Frattaroli rockchip_sai_clear(sai, clr);
410*cc78d1eaSNicolas Frattaroli }
411*cc78d1eaSNicolas Frattaroli
rockchip_sai_start(struct rk_sai_dev * sai,int stream)412*cc78d1eaSNicolas Frattaroli static void rockchip_sai_start(struct rk_sai_dev *sai, int stream)
413*cc78d1eaSNicolas Frattaroli {
414*cc78d1eaSNicolas Frattaroli rockchip_sai_dma_ctrl(sai, stream, 1);
415*cc78d1eaSNicolas Frattaroli rockchip_sai_xfer_start(sai, stream);
416*cc78d1eaSNicolas Frattaroli }
417*cc78d1eaSNicolas Frattaroli
rockchip_sai_stop(struct rk_sai_dev * sai,int stream)418*cc78d1eaSNicolas Frattaroli static void rockchip_sai_stop(struct rk_sai_dev *sai, int stream)
419*cc78d1eaSNicolas Frattaroli {
420*cc78d1eaSNicolas Frattaroli rockchip_sai_dma_ctrl(sai, stream, 0);
421*cc78d1eaSNicolas Frattaroli rockchip_sai_xfer_stop(sai, stream);
422*cc78d1eaSNicolas Frattaroli }
423*cc78d1eaSNicolas Frattaroli
rockchip_sai_fmt_create(struct rk_sai_dev * sai,unsigned int fmt)424*cc78d1eaSNicolas Frattaroli static void rockchip_sai_fmt_create(struct rk_sai_dev *sai, unsigned int fmt)
425*cc78d1eaSNicolas Frattaroli {
426*cc78d1eaSNicolas Frattaroli unsigned int xcr_mask = 0, xcr_val = 0, xsft_mask = 0, xsft_val = 0;
427*cc78d1eaSNicolas Frattaroli unsigned int fscr_mask = 0, fscr_val = 0;
428*cc78d1eaSNicolas Frattaroli
429*cc78d1eaSNicolas Frattaroli assert_spin_locked(&sai->xfer_lock);
430*cc78d1eaSNicolas Frattaroli
431*cc78d1eaSNicolas Frattaroli switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
432*cc78d1eaSNicolas Frattaroli case SND_SOC_DAIFMT_RIGHT_J:
433*cc78d1eaSNicolas Frattaroli xcr_mask = SAI_XCR_VDJ_MASK | SAI_XCR_EDGE_SHIFT_MASK;
434*cc78d1eaSNicolas Frattaroli xcr_val = SAI_XCR_VDJ_R | SAI_XCR_EDGE_SHIFT_0;
435*cc78d1eaSNicolas Frattaroli xsft_mask = SAI_XSHIFT_RIGHT_MASK;
436*cc78d1eaSNicolas Frattaroli xsft_val = SAI_XSHIFT_RIGHT(0);
437*cc78d1eaSNicolas Frattaroli fscr_mask = SAI_FSCR_EDGE_MASK;
438*cc78d1eaSNicolas Frattaroli fscr_val = SAI_FSCR_EDGE_DUAL;
439*cc78d1eaSNicolas Frattaroli sai->fpw = FPW_HALF_FRAME_WIDTH;
440*cc78d1eaSNicolas Frattaroli break;
441*cc78d1eaSNicolas Frattaroli case SND_SOC_DAIFMT_LEFT_J:
442*cc78d1eaSNicolas Frattaroli xcr_mask = SAI_XCR_VDJ_MASK | SAI_XCR_EDGE_SHIFT_MASK;
443*cc78d1eaSNicolas Frattaroli xcr_val = SAI_XCR_VDJ_L | SAI_XCR_EDGE_SHIFT_0;
444*cc78d1eaSNicolas Frattaroli xsft_mask = SAI_XSHIFT_RIGHT_MASK;
445*cc78d1eaSNicolas Frattaroli xsft_val = SAI_XSHIFT_RIGHT(0);
446*cc78d1eaSNicolas Frattaroli fscr_mask = SAI_FSCR_EDGE_MASK;
447*cc78d1eaSNicolas Frattaroli fscr_val = SAI_FSCR_EDGE_DUAL;
448*cc78d1eaSNicolas Frattaroli sai->fpw = FPW_HALF_FRAME_WIDTH;
449*cc78d1eaSNicolas Frattaroli break;
450*cc78d1eaSNicolas Frattaroli case SND_SOC_DAIFMT_I2S:
451*cc78d1eaSNicolas Frattaroli xcr_mask = SAI_XCR_VDJ_MASK | SAI_XCR_EDGE_SHIFT_MASK;
452*cc78d1eaSNicolas Frattaroli xcr_val = SAI_XCR_VDJ_L | SAI_XCR_EDGE_SHIFT_1;
453*cc78d1eaSNicolas Frattaroli xsft_mask = SAI_XSHIFT_RIGHT_MASK;
454*cc78d1eaSNicolas Frattaroli if (sai->is_tdm)
455*cc78d1eaSNicolas Frattaroli xsft_val = SAI_XSHIFT_RIGHT(1);
456*cc78d1eaSNicolas Frattaroli else
457*cc78d1eaSNicolas Frattaroli xsft_val = SAI_XSHIFT_RIGHT(2);
458*cc78d1eaSNicolas Frattaroli fscr_mask = SAI_FSCR_EDGE_MASK;
459*cc78d1eaSNicolas Frattaroli fscr_val = SAI_FSCR_EDGE_DUAL;
460*cc78d1eaSNicolas Frattaroli sai->fpw = FPW_HALF_FRAME_WIDTH;
461*cc78d1eaSNicolas Frattaroli break;
462*cc78d1eaSNicolas Frattaroli case SND_SOC_DAIFMT_DSP_A:
463*cc78d1eaSNicolas Frattaroli xcr_mask = SAI_XCR_VDJ_MASK | SAI_XCR_EDGE_SHIFT_MASK;
464*cc78d1eaSNicolas Frattaroli xcr_val = SAI_XCR_VDJ_L | SAI_XCR_EDGE_SHIFT_0;
465*cc78d1eaSNicolas Frattaroli xsft_mask = SAI_XSHIFT_RIGHT_MASK;
466*cc78d1eaSNicolas Frattaroli xsft_val = SAI_XSHIFT_RIGHT(2);
467*cc78d1eaSNicolas Frattaroli fscr_mask = SAI_FSCR_EDGE_MASK;
468*cc78d1eaSNicolas Frattaroli fscr_val = SAI_FSCR_EDGE_RISING;
469*cc78d1eaSNicolas Frattaroli sai->fpw = FPW_ONE_BCLK_WIDTH;
470*cc78d1eaSNicolas Frattaroli break;
471*cc78d1eaSNicolas Frattaroli case SND_SOC_DAIFMT_DSP_B:
472*cc78d1eaSNicolas Frattaroli xcr_mask = SAI_XCR_VDJ_MASK | SAI_XCR_EDGE_SHIFT_MASK;
473*cc78d1eaSNicolas Frattaroli xcr_val = SAI_XCR_VDJ_L | SAI_XCR_EDGE_SHIFT_0;
474*cc78d1eaSNicolas Frattaroli xsft_mask = SAI_XSHIFT_RIGHT_MASK;
475*cc78d1eaSNicolas Frattaroli xsft_val = SAI_XSHIFT_RIGHT(0);
476*cc78d1eaSNicolas Frattaroli fscr_mask = SAI_FSCR_EDGE_MASK;
477*cc78d1eaSNicolas Frattaroli fscr_val = SAI_FSCR_EDGE_RISING;
478*cc78d1eaSNicolas Frattaroli sai->fpw = FPW_ONE_BCLK_WIDTH;
479*cc78d1eaSNicolas Frattaroli break;
480*cc78d1eaSNicolas Frattaroli default:
481*cc78d1eaSNicolas Frattaroli dev_err(sai->dev, "Unsupported fmt %u\n", fmt);
482*cc78d1eaSNicolas Frattaroli break;
483*cc78d1eaSNicolas Frattaroli }
484*cc78d1eaSNicolas Frattaroli
485*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_TXCR, xcr_mask, xcr_val);
486*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_RXCR, xcr_mask, xcr_val);
487*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_TX_SHIFT, xsft_mask, xsft_val);
488*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_RX_SHIFT, xsft_mask, xsft_val);
489*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_FSCR, fscr_mask, fscr_val);
490*cc78d1eaSNicolas Frattaroli }
491*cc78d1eaSNicolas Frattaroli
rockchip_sai_set_fmt(struct snd_soc_dai * dai,unsigned int fmt)492*cc78d1eaSNicolas Frattaroli static int rockchip_sai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
493*cc78d1eaSNicolas Frattaroli {
494*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_dai_get_drvdata(dai);
495*cc78d1eaSNicolas Frattaroli unsigned int mask = 0, val = 0;
496*cc78d1eaSNicolas Frattaroli unsigned int clk_gates;
497*cc78d1eaSNicolas Frattaroli unsigned long flags;
498*cc78d1eaSNicolas Frattaroli int ret = 0;
499*cc78d1eaSNicolas Frattaroli
500*cc78d1eaSNicolas Frattaroli pm_runtime_get_sync(dai->dev);
501*cc78d1eaSNicolas Frattaroli
502*cc78d1eaSNicolas Frattaroli mask = SAI_CKR_MSS_MASK;
503*cc78d1eaSNicolas Frattaroli switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
504*cc78d1eaSNicolas Frattaroli case SND_SOC_DAIFMT_BP_FP:
505*cc78d1eaSNicolas Frattaroli val = SAI_CKR_MSS_MASTER;
506*cc78d1eaSNicolas Frattaroli sai->is_master_mode = true;
507*cc78d1eaSNicolas Frattaroli break;
508*cc78d1eaSNicolas Frattaroli case SND_SOC_DAIFMT_BC_FC:
509*cc78d1eaSNicolas Frattaroli val = SAI_CKR_MSS_SLAVE;
510*cc78d1eaSNicolas Frattaroli sai->is_master_mode = false;
511*cc78d1eaSNicolas Frattaroli break;
512*cc78d1eaSNicolas Frattaroli default:
513*cc78d1eaSNicolas Frattaroli ret = -EINVAL;
514*cc78d1eaSNicolas Frattaroli goto err_pm_put;
515*cc78d1eaSNicolas Frattaroli }
516*cc78d1eaSNicolas Frattaroli
517*cc78d1eaSNicolas Frattaroli spin_lock_irqsave(&sai->xfer_lock, flags);
518*cc78d1eaSNicolas Frattaroli rockchip_sai_xfer_clk_stop_and_wait(sai, &clk_gates);
519*cc78d1eaSNicolas Frattaroli if (sai->initialized) {
520*cc78d1eaSNicolas Frattaroli if (sai->has_capture && sai->has_playback)
521*cc78d1eaSNicolas Frattaroli rockchip_sai_xfer_stop(sai, -1);
522*cc78d1eaSNicolas Frattaroli else if (sai->has_capture)
523*cc78d1eaSNicolas Frattaroli rockchip_sai_xfer_stop(sai, SNDRV_PCM_STREAM_CAPTURE);
524*cc78d1eaSNicolas Frattaroli else
525*cc78d1eaSNicolas Frattaroli rockchip_sai_xfer_stop(sai, SNDRV_PCM_STREAM_PLAYBACK);
526*cc78d1eaSNicolas Frattaroli } else {
527*cc78d1eaSNicolas Frattaroli rockchip_sai_clear(sai, 0);
528*cc78d1eaSNicolas Frattaroli sai->initialized = true;
529*cc78d1eaSNicolas Frattaroli }
530*cc78d1eaSNicolas Frattaroli
531*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_CKR, mask, val);
532*cc78d1eaSNicolas Frattaroli
533*cc78d1eaSNicolas Frattaroli mask = SAI_CKR_CKP_MASK | SAI_CKR_FSP_MASK;
534*cc78d1eaSNicolas Frattaroli switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
535*cc78d1eaSNicolas Frattaroli case SND_SOC_DAIFMT_NB_NF:
536*cc78d1eaSNicolas Frattaroli val = SAI_CKR_CKP_NORMAL | SAI_CKR_FSP_NORMAL;
537*cc78d1eaSNicolas Frattaroli break;
538*cc78d1eaSNicolas Frattaroli case SND_SOC_DAIFMT_NB_IF:
539*cc78d1eaSNicolas Frattaroli val = SAI_CKR_CKP_NORMAL | SAI_CKR_FSP_INVERTED;
540*cc78d1eaSNicolas Frattaroli break;
541*cc78d1eaSNicolas Frattaroli case SND_SOC_DAIFMT_IB_NF:
542*cc78d1eaSNicolas Frattaroli val = SAI_CKR_CKP_INVERTED | SAI_CKR_FSP_NORMAL;
543*cc78d1eaSNicolas Frattaroli break;
544*cc78d1eaSNicolas Frattaroli case SND_SOC_DAIFMT_IB_IF:
545*cc78d1eaSNicolas Frattaroli val = SAI_CKR_CKP_INVERTED | SAI_CKR_FSP_INVERTED;
546*cc78d1eaSNicolas Frattaroli break;
547*cc78d1eaSNicolas Frattaroli default:
548*cc78d1eaSNicolas Frattaroli ret = -EINVAL;
549*cc78d1eaSNicolas Frattaroli goto err_xfer_unlock;
550*cc78d1eaSNicolas Frattaroli }
551*cc78d1eaSNicolas Frattaroli
552*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_CKR, mask, val);
553*cc78d1eaSNicolas Frattaroli
554*cc78d1eaSNicolas Frattaroli rockchip_sai_fmt_create(sai, fmt);
555*cc78d1eaSNicolas Frattaroli
556*cc78d1eaSNicolas Frattaroli err_xfer_unlock:
557*cc78d1eaSNicolas Frattaroli if (clk_gates)
558*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_XFER,
559*cc78d1eaSNicolas Frattaroli SAI_XFER_CLK_MASK | SAI_XFER_FSS_MASK,
560*cc78d1eaSNicolas Frattaroli clk_gates);
561*cc78d1eaSNicolas Frattaroli spin_unlock_irqrestore(&sai->xfer_lock, flags);
562*cc78d1eaSNicolas Frattaroli err_pm_put:
563*cc78d1eaSNicolas Frattaroli pm_runtime_put(dai->dev);
564*cc78d1eaSNicolas Frattaroli
565*cc78d1eaSNicolas Frattaroli return ret;
566*cc78d1eaSNicolas Frattaroli }
567*cc78d1eaSNicolas Frattaroli
rockchip_sai_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)568*cc78d1eaSNicolas Frattaroli static int rockchip_sai_hw_params(struct snd_pcm_substream *substream,
569*cc78d1eaSNicolas Frattaroli struct snd_pcm_hw_params *params,
570*cc78d1eaSNicolas Frattaroli struct snd_soc_dai *dai)
571*cc78d1eaSNicolas Frattaroli {
572*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_dai_get_drvdata(dai);
573*cc78d1eaSNicolas Frattaroli struct snd_dmaengine_dai_dma_data *dma_data;
574*cc78d1eaSNicolas Frattaroli unsigned int mclk_rate, mclk_req_rate, bclk_rate, div_bclk;
575*cc78d1eaSNicolas Frattaroli unsigned int ch_per_lane, slot_width;
576*cc78d1eaSNicolas Frattaroli unsigned int val, fscr, reg;
577*cc78d1eaSNicolas Frattaroli unsigned int lanes, req_lanes;
578*cc78d1eaSNicolas Frattaroli unsigned long flags;
579*cc78d1eaSNicolas Frattaroli int ret = 0;
580*cc78d1eaSNicolas Frattaroli
581*cc78d1eaSNicolas Frattaroli if (!rockchip_sai_stream_valid(substream, dai))
582*cc78d1eaSNicolas Frattaroli return 0;
583*cc78d1eaSNicolas Frattaroli
584*cc78d1eaSNicolas Frattaroli dma_data = snd_soc_dai_get_dma_data(dai, substream);
585*cc78d1eaSNicolas Frattaroli dma_data->maxburst = MAXBURST_PER_FIFO * params_channels(params) / 2;
586*cc78d1eaSNicolas Frattaroli
587*cc78d1eaSNicolas Frattaroli pm_runtime_get_sync(sai->dev);
588*cc78d1eaSNicolas Frattaroli
589*cc78d1eaSNicolas Frattaroli regmap_read(sai->regmap, SAI_DMACR, &val);
590*cc78d1eaSNicolas Frattaroli
591*cc78d1eaSNicolas Frattaroli if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
592*cc78d1eaSNicolas Frattaroli reg = SAI_TXCR;
593*cc78d1eaSNicolas Frattaroli lanes = sai->tx_lanes;
594*cc78d1eaSNicolas Frattaroli } else {
595*cc78d1eaSNicolas Frattaroli reg = SAI_RXCR;
596*cc78d1eaSNicolas Frattaroli lanes = sai->rx_lanes;
597*cc78d1eaSNicolas Frattaroli }
598*cc78d1eaSNicolas Frattaroli
599*cc78d1eaSNicolas Frattaroli if (!sai->is_tdm) {
600*cc78d1eaSNicolas Frattaroli req_lanes = DIV_ROUND_UP(params_channels(params), 2);
601*cc78d1eaSNicolas Frattaroli if (lanes < req_lanes) {
602*cc78d1eaSNicolas Frattaroli dev_err(sai->dev, "not enough lanes (%d) for requested number of %s channels (%d)\n",
603*cc78d1eaSNicolas Frattaroli lanes, reg == SAI_TXCR ? "playback" : "capture",
604*cc78d1eaSNicolas Frattaroli params_channels(params));
605*cc78d1eaSNicolas Frattaroli ret = -EINVAL;
606*cc78d1eaSNicolas Frattaroli goto err_pm_put;
607*cc78d1eaSNicolas Frattaroli } else {
608*cc78d1eaSNicolas Frattaroli lanes = req_lanes;
609*cc78d1eaSNicolas Frattaroli }
610*cc78d1eaSNicolas Frattaroli }
611*cc78d1eaSNicolas Frattaroli
612*cc78d1eaSNicolas Frattaroli dev_dbg(sai->dev, "using %d lanes totalling %d%s channels for %s\n",
613*cc78d1eaSNicolas Frattaroli lanes, params_channels(params), sai->is_tdm ? " (TDM)" : "",
614*cc78d1eaSNicolas Frattaroli reg == SAI_TXCR ? "playback" : "capture");
615*cc78d1eaSNicolas Frattaroli
616*cc78d1eaSNicolas Frattaroli switch (params_format(params)) {
617*cc78d1eaSNicolas Frattaroli case SNDRV_PCM_FORMAT_S8:
618*cc78d1eaSNicolas Frattaroli case SNDRV_PCM_FORMAT_U8:
619*cc78d1eaSNicolas Frattaroli val = SAI_XCR_VDW(8);
620*cc78d1eaSNicolas Frattaroli break;
621*cc78d1eaSNicolas Frattaroli case SNDRV_PCM_FORMAT_S16_LE:
622*cc78d1eaSNicolas Frattaroli val = SAI_XCR_VDW(16);
623*cc78d1eaSNicolas Frattaroli break;
624*cc78d1eaSNicolas Frattaroli case SNDRV_PCM_FORMAT_S24_LE:
625*cc78d1eaSNicolas Frattaroli val = SAI_XCR_VDW(24);
626*cc78d1eaSNicolas Frattaroli break;
627*cc78d1eaSNicolas Frattaroli case SNDRV_PCM_FORMAT_S32_LE:
628*cc78d1eaSNicolas Frattaroli case SNDRV_PCM_FORMAT_IEC958_SUBFRAME_LE:
629*cc78d1eaSNicolas Frattaroli val = SAI_XCR_VDW(32);
630*cc78d1eaSNicolas Frattaroli break;
631*cc78d1eaSNicolas Frattaroli default:
632*cc78d1eaSNicolas Frattaroli ret = -EINVAL;
633*cc78d1eaSNicolas Frattaroli goto err_pm_put;
634*cc78d1eaSNicolas Frattaroli }
635*cc78d1eaSNicolas Frattaroli
636*cc78d1eaSNicolas Frattaroli val |= SAI_XCR_CSR(lanes);
637*cc78d1eaSNicolas Frattaroli
638*cc78d1eaSNicolas Frattaroli spin_lock_irqsave(&sai->xfer_lock, flags);
639*cc78d1eaSNicolas Frattaroli
640*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, reg, SAI_XCR_VDW_MASK | SAI_XCR_CSR_MASK, val);
641*cc78d1eaSNicolas Frattaroli
642*cc78d1eaSNicolas Frattaroli regmap_read(sai->regmap, reg, &val);
643*cc78d1eaSNicolas Frattaroli
644*cc78d1eaSNicolas Frattaroli slot_width = SAI_XCR_SBW_V(val);
645*cc78d1eaSNicolas Frattaroli ch_per_lane = params_channels(params) / lanes;
646*cc78d1eaSNicolas Frattaroli
647*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, reg, SAI_XCR_SNB_MASK,
648*cc78d1eaSNicolas Frattaroli SAI_XCR_SNB(ch_per_lane));
649*cc78d1eaSNicolas Frattaroli
650*cc78d1eaSNicolas Frattaroli fscr = SAI_FSCR_FW(sai->fw_ratio * slot_width * ch_per_lane);
651*cc78d1eaSNicolas Frattaroli
652*cc78d1eaSNicolas Frattaroli switch (sai->fpw) {
653*cc78d1eaSNicolas Frattaroli case FPW_ONE_BCLK_WIDTH:
654*cc78d1eaSNicolas Frattaroli fscr |= SAI_FSCR_FPW(1);
655*cc78d1eaSNicolas Frattaroli break;
656*cc78d1eaSNicolas Frattaroli case FPW_ONE_SLOT_WIDTH:
657*cc78d1eaSNicolas Frattaroli fscr |= SAI_FSCR_FPW(slot_width);
658*cc78d1eaSNicolas Frattaroli break;
659*cc78d1eaSNicolas Frattaroli case FPW_HALF_FRAME_WIDTH:
660*cc78d1eaSNicolas Frattaroli fscr |= SAI_FSCR_FPW(sai->fw_ratio * slot_width * ch_per_lane / 2);
661*cc78d1eaSNicolas Frattaroli break;
662*cc78d1eaSNicolas Frattaroli default:
663*cc78d1eaSNicolas Frattaroli dev_err(sai->dev, "Invalid Frame Pulse Width %d\n", sai->fpw);
664*cc78d1eaSNicolas Frattaroli ret = -EINVAL;
665*cc78d1eaSNicolas Frattaroli goto err_xfer_unlock;
666*cc78d1eaSNicolas Frattaroli }
667*cc78d1eaSNicolas Frattaroli
668*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_FSCR,
669*cc78d1eaSNicolas Frattaroli SAI_FSCR_FW_MASK | SAI_FSCR_FPW_MASK, fscr);
670*cc78d1eaSNicolas Frattaroli
671*cc78d1eaSNicolas Frattaroli if (sai->is_master_mode) {
672*cc78d1eaSNicolas Frattaroli bclk_rate = sai->fw_ratio * slot_width * ch_per_lane * params_rate(params);
673*cc78d1eaSNicolas Frattaroli ret = clk_set_rate(sai->mclk, sai->mclk_rate);
674*cc78d1eaSNicolas Frattaroli if (ret) {
675*cc78d1eaSNicolas Frattaroli dev_err(sai->dev, "Failed to set mclk to %u: %pe\n",
676*cc78d1eaSNicolas Frattaroli sai->mclk_rate, ERR_PTR(ret));
677*cc78d1eaSNicolas Frattaroli goto err_xfer_unlock;
678*cc78d1eaSNicolas Frattaroli }
679*cc78d1eaSNicolas Frattaroli
680*cc78d1eaSNicolas Frattaroli mclk_rate = clk_get_rate(sai->mclk);
681*cc78d1eaSNicolas Frattaroli if (mclk_rate < bclk_rate) {
682*cc78d1eaSNicolas Frattaroli dev_err(sai->dev, "Mismatch mclk: %u, at least %u\n",
683*cc78d1eaSNicolas Frattaroli mclk_rate, bclk_rate);
684*cc78d1eaSNicolas Frattaroli ret = -EINVAL;
685*cc78d1eaSNicolas Frattaroli goto err_xfer_unlock;
686*cc78d1eaSNicolas Frattaroli }
687*cc78d1eaSNicolas Frattaroli
688*cc78d1eaSNicolas Frattaroli div_bclk = DIV_ROUND_CLOSEST(mclk_rate, bclk_rate);
689*cc78d1eaSNicolas Frattaroli mclk_req_rate = bclk_rate * div_bclk;
690*cc78d1eaSNicolas Frattaroli
691*cc78d1eaSNicolas Frattaroli if (mclk_rate < mclk_req_rate - CLK_SHIFT_RATE_HZ_MAX ||
692*cc78d1eaSNicolas Frattaroli mclk_rate > mclk_req_rate + CLK_SHIFT_RATE_HZ_MAX) {
693*cc78d1eaSNicolas Frattaroli dev_err(sai->dev, "Mismatch mclk: %u, expected %u (+/- %dHz)\n",
694*cc78d1eaSNicolas Frattaroli mclk_rate, mclk_req_rate, CLK_SHIFT_RATE_HZ_MAX);
695*cc78d1eaSNicolas Frattaroli ret = -EINVAL;
696*cc78d1eaSNicolas Frattaroli goto err_xfer_unlock;
697*cc78d1eaSNicolas Frattaroli }
698*cc78d1eaSNicolas Frattaroli
699*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_CKR, SAI_CKR_MDIV_MASK,
700*cc78d1eaSNicolas Frattaroli SAI_CKR_MDIV(div_bclk));
701*cc78d1eaSNicolas Frattaroli }
702*cc78d1eaSNicolas Frattaroli
703*cc78d1eaSNicolas Frattaroli err_xfer_unlock:
704*cc78d1eaSNicolas Frattaroli spin_unlock_irqrestore(&sai->xfer_lock, flags);
705*cc78d1eaSNicolas Frattaroli err_pm_put:
706*cc78d1eaSNicolas Frattaroli pm_runtime_put(sai->dev);
707*cc78d1eaSNicolas Frattaroli
708*cc78d1eaSNicolas Frattaroli return ret;
709*cc78d1eaSNicolas Frattaroli }
710*cc78d1eaSNicolas Frattaroli
rockchip_sai_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)711*cc78d1eaSNicolas Frattaroli static int rockchip_sai_prepare(struct snd_pcm_substream *substream,
712*cc78d1eaSNicolas Frattaroli struct snd_soc_dai *dai)
713*cc78d1eaSNicolas Frattaroli {
714*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_dai_get_drvdata(dai);
715*cc78d1eaSNicolas Frattaroli unsigned long flags;
716*cc78d1eaSNicolas Frattaroli
717*cc78d1eaSNicolas Frattaroli if (!rockchip_sai_stream_valid(substream, dai))
718*cc78d1eaSNicolas Frattaroli return 0;
719*cc78d1eaSNicolas Frattaroli
720*cc78d1eaSNicolas Frattaroli if (sai->is_master_mode) {
721*cc78d1eaSNicolas Frattaroli /*
722*cc78d1eaSNicolas Frattaroli * We should wait for the first BCLK pulse to have definitely
723*cc78d1eaSNicolas Frattaroli * occurred after any DIV settings have potentially been
724*cc78d1eaSNicolas Frattaroli * changed in order to guarantee a clean clock signal once we
725*cc78d1eaSNicolas Frattaroli * ungate the clock.
726*cc78d1eaSNicolas Frattaroli *
727*cc78d1eaSNicolas Frattaroli * Ideally, this would be done depending on the samplerate, but
728*cc78d1eaSNicolas Frattaroli * for the sake of simplicity, we'll just delay for the maximum
729*cc78d1eaSNicolas Frattaroli * possible clock offset time, which is quite a small value.
730*cc78d1eaSNicolas Frattaroli *
731*cc78d1eaSNicolas Frattaroli * The maximum BCLK offset is 15.6us @ 8K-8Bit (64kHz BCLK). We
732*cc78d1eaSNicolas Frattaroli * wait for 20us in order to give us a safety margin in case
733*cc78d1eaSNicolas Frattaroli * udelay falls short.
734*cc78d1eaSNicolas Frattaroli */
735*cc78d1eaSNicolas Frattaroli udelay(20);
736*cc78d1eaSNicolas Frattaroli spin_lock_irqsave(&sai->xfer_lock, flags);
737*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_XFER,
738*cc78d1eaSNicolas Frattaroli SAI_XFER_CLK_MASK |
739*cc78d1eaSNicolas Frattaroli SAI_XFER_FSS_MASK,
740*cc78d1eaSNicolas Frattaroli SAI_XFER_CLK_EN |
741*cc78d1eaSNicolas Frattaroli SAI_XFER_FSS_EN);
742*cc78d1eaSNicolas Frattaroli spin_unlock_irqrestore(&sai->xfer_lock, flags);
743*cc78d1eaSNicolas Frattaroli }
744*cc78d1eaSNicolas Frattaroli
745*cc78d1eaSNicolas Frattaroli rockchip_sai_fsync_lost_detect(sai, 1);
746*cc78d1eaSNicolas Frattaroli rockchip_sai_fsync_err_detect(sai, 1);
747*cc78d1eaSNicolas Frattaroli
748*cc78d1eaSNicolas Frattaroli return 0;
749*cc78d1eaSNicolas Frattaroli }
750*cc78d1eaSNicolas Frattaroli
rockchip_sai_path_config(struct rk_sai_dev * sai,int num,bool is_rx)751*cc78d1eaSNicolas Frattaroli static void rockchip_sai_path_config(struct rk_sai_dev *sai,
752*cc78d1eaSNicolas Frattaroli int num, bool is_rx)
753*cc78d1eaSNicolas Frattaroli {
754*cc78d1eaSNicolas Frattaroli int i;
755*cc78d1eaSNicolas Frattaroli
756*cc78d1eaSNicolas Frattaroli if (is_rx)
757*cc78d1eaSNicolas Frattaroli for (i = 0; i < num; i++)
758*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_PATH_SEL,
759*cc78d1eaSNicolas Frattaroli SAI_RX_PATH_MASK(i),
760*cc78d1eaSNicolas Frattaroli SAI_RX_PATH(i, sai->sdi[i]));
761*cc78d1eaSNicolas Frattaroli else
762*cc78d1eaSNicolas Frattaroli for (i = 0; i < num; i++)
763*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_PATH_SEL,
764*cc78d1eaSNicolas Frattaroli SAI_TX_PATH_MASK(i),
765*cc78d1eaSNicolas Frattaroli SAI_TX_PATH(i, sai->sdo[i]));
766*cc78d1eaSNicolas Frattaroli }
767*cc78d1eaSNicolas Frattaroli
rockchip_sai_path_prepare(struct rk_sai_dev * sai,struct device_node * np,bool is_rx)768*cc78d1eaSNicolas Frattaroli static int rockchip_sai_path_prepare(struct rk_sai_dev *sai,
769*cc78d1eaSNicolas Frattaroli struct device_node *np,
770*cc78d1eaSNicolas Frattaroli bool is_rx)
771*cc78d1eaSNicolas Frattaroli {
772*cc78d1eaSNicolas Frattaroli const char *path_prop;
773*cc78d1eaSNicolas Frattaroli unsigned int *data;
774*cc78d1eaSNicolas Frattaroli unsigned int *lanes;
775*cc78d1eaSNicolas Frattaroli int i, num, ret;
776*cc78d1eaSNicolas Frattaroli
777*cc78d1eaSNicolas Frattaroli if (is_rx) {
778*cc78d1eaSNicolas Frattaroli path_prop = "rockchip,sai-rx-route";
779*cc78d1eaSNicolas Frattaroli data = sai->sdi;
780*cc78d1eaSNicolas Frattaroli lanes = &sai->rx_lanes;
781*cc78d1eaSNicolas Frattaroli } else {
782*cc78d1eaSNicolas Frattaroli path_prop = "rockchip,sai-tx-route";
783*cc78d1eaSNicolas Frattaroli data = sai->sdo;
784*cc78d1eaSNicolas Frattaroli lanes = &sai->tx_lanes;
785*cc78d1eaSNicolas Frattaroli }
786*cc78d1eaSNicolas Frattaroli
787*cc78d1eaSNicolas Frattaroli num = of_count_phandle_with_args(np, path_prop, NULL);
788*cc78d1eaSNicolas Frattaroli if (num == -ENOENT) {
789*cc78d1eaSNicolas Frattaroli return 0;
790*cc78d1eaSNicolas Frattaroli } else if (num > MAX_LANES || num == 0) {
791*cc78d1eaSNicolas Frattaroli dev_err(sai->dev, "found %d entries in %s, outside of range 1 to %d\n",
792*cc78d1eaSNicolas Frattaroli num, path_prop, MAX_LANES);
793*cc78d1eaSNicolas Frattaroli return -EINVAL;
794*cc78d1eaSNicolas Frattaroli } else if (num < 0) {
795*cc78d1eaSNicolas Frattaroli dev_err(sai->dev, "error in %s property: %pe\n", path_prop,
796*cc78d1eaSNicolas Frattaroli ERR_PTR(num));
797*cc78d1eaSNicolas Frattaroli return num;
798*cc78d1eaSNicolas Frattaroli }
799*cc78d1eaSNicolas Frattaroli
800*cc78d1eaSNicolas Frattaroli *lanes = num;
801*cc78d1eaSNicolas Frattaroli ret = device_property_read_u32_array(sai->dev, path_prop, data, num);
802*cc78d1eaSNicolas Frattaroli if (ret < 0) {
803*cc78d1eaSNicolas Frattaroli dev_err(sai->dev, "failed to read property '%s': %pe\n",
804*cc78d1eaSNicolas Frattaroli path_prop, ERR_PTR(ret));
805*cc78d1eaSNicolas Frattaroli return ret;
806*cc78d1eaSNicolas Frattaroli }
807*cc78d1eaSNicolas Frattaroli
808*cc78d1eaSNicolas Frattaroli for (i = 0; i < num; i++) {
809*cc78d1eaSNicolas Frattaroli if (data[i] >= MAX_LANES) {
810*cc78d1eaSNicolas Frattaroli dev_err(sai->dev, "%s[%d] is %d, should be less than %d\n",
811*cc78d1eaSNicolas Frattaroli path_prop, i, data[i], MAX_LANES);
812*cc78d1eaSNicolas Frattaroli return -EINVAL;
813*cc78d1eaSNicolas Frattaroli }
814*cc78d1eaSNicolas Frattaroli }
815*cc78d1eaSNicolas Frattaroli
816*cc78d1eaSNicolas Frattaroli rockchip_sai_path_config(sai, num, is_rx);
817*cc78d1eaSNicolas Frattaroli
818*cc78d1eaSNicolas Frattaroli return 0;
819*cc78d1eaSNicolas Frattaroli }
820*cc78d1eaSNicolas Frattaroli
rockchip_sai_parse_paths(struct rk_sai_dev * sai,struct device_node * np)821*cc78d1eaSNicolas Frattaroli static int rockchip_sai_parse_paths(struct rk_sai_dev *sai,
822*cc78d1eaSNicolas Frattaroli struct device_node *np)
823*cc78d1eaSNicolas Frattaroli {
824*cc78d1eaSNicolas Frattaroli int ret;
825*cc78d1eaSNicolas Frattaroli
826*cc78d1eaSNicolas Frattaroli if (sai->has_playback) {
827*cc78d1eaSNicolas Frattaroli sai->tx_lanes = 1;
828*cc78d1eaSNicolas Frattaroli ret = rockchip_sai_path_prepare(sai, np, false);
829*cc78d1eaSNicolas Frattaroli if (ret < 0) {
830*cc78d1eaSNicolas Frattaroli dev_err(sai->dev, "Failed to prepare TX path: %pe\n",
831*cc78d1eaSNicolas Frattaroli ERR_PTR(ret));
832*cc78d1eaSNicolas Frattaroli return ret;
833*cc78d1eaSNicolas Frattaroli }
834*cc78d1eaSNicolas Frattaroli }
835*cc78d1eaSNicolas Frattaroli
836*cc78d1eaSNicolas Frattaroli if (sai->has_capture) {
837*cc78d1eaSNicolas Frattaroli sai->rx_lanes = 1;
838*cc78d1eaSNicolas Frattaroli ret = rockchip_sai_path_prepare(sai, np, true);
839*cc78d1eaSNicolas Frattaroli if (ret < 0) {
840*cc78d1eaSNicolas Frattaroli dev_err(sai->dev, "Failed to prepare RX path: %pe\n",
841*cc78d1eaSNicolas Frattaroli ERR_PTR(ret));
842*cc78d1eaSNicolas Frattaroli return ret;
843*cc78d1eaSNicolas Frattaroli }
844*cc78d1eaSNicolas Frattaroli }
845*cc78d1eaSNicolas Frattaroli
846*cc78d1eaSNicolas Frattaroli return 0;
847*cc78d1eaSNicolas Frattaroli }
848*cc78d1eaSNicolas Frattaroli
rockchip_sai_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)849*cc78d1eaSNicolas Frattaroli static int rockchip_sai_trigger(struct snd_pcm_substream *substream,
850*cc78d1eaSNicolas Frattaroli int cmd, struct snd_soc_dai *dai)
851*cc78d1eaSNicolas Frattaroli {
852*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_dai_get_drvdata(dai);
853*cc78d1eaSNicolas Frattaroli int ret = 0;
854*cc78d1eaSNicolas Frattaroli
855*cc78d1eaSNicolas Frattaroli if (!rockchip_sai_stream_valid(substream, dai))
856*cc78d1eaSNicolas Frattaroli return 0;
857*cc78d1eaSNicolas Frattaroli
858*cc78d1eaSNicolas Frattaroli switch (cmd) {
859*cc78d1eaSNicolas Frattaroli case SNDRV_PCM_TRIGGER_START:
860*cc78d1eaSNicolas Frattaroli case SNDRV_PCM_TRIGGER_RESUME:
861*cc78d1eaSNicolas Frattaroli case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
862*cc78d1eaSNicolas Frattaroli rockchip_sai_start(sai, substream->stream);
863*cc78d1eaSNicolas Frattaroli break;
864*cc78d1eaSNicolas Frattaroli case SNDRV_PCM_TRIGGER_SUSPEND:
865*cc78d1eaSNicolas Frattaroli case SNDRV_PCM_TRIGGER_STOP:
866*cc78d1eaSNicolas Frattaroli case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
867*cc78d1eaSNicolas Frattaroli rockchip_sai_stop(sai, substream->stream);
868*cc78d1eaSNicolas Frattaroli break;
869*cc78d1eaSNicolas Frattaroli default:
870*cc78d1eaSNicolas Frattaroli ret = -EINVAL;
871*cc78d1eaSNicolas Frattaroli break;
872*cc78d1eaSNicolas Frattaroli }
873*cc78d1eaSNicolas Frattaroli
874*cc78d1eaSNicolas Frattaroli return ret;
875*cc78d1eaSNicolas Frattaroli }
876*cc78d1eaSNicolas Frattaroli
877*cc78d1eaSNicolas Frattaroli
rockchip_sai_dai_probe(struct snd_soc_dai * dai)878*cc78d1eaSNicolas Frattaroli static int rockchip_sai_dai_probe(struct snd_soc_dai *dai)
879*cc78d1eaSNicolas Frattaroli {
880*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_dai_get_drvdata(dai);
881*cc78d1eaSNicolas Frattaroli
882*cc78d1eaSNicolas Frattaroli snd_soc_dai_init_dma_data(dai,
883*cc78d1eaSNicolas Frattaroli sai->has_playback ? &sai->playback_dma_data : NULL,
884*cc78d1eaSNicolas Frattaroli sai->has_capture ? &sai->capture_dma_data : NULL);
885*cc78d1eaSNicolas Frattaroli
886*cc78d1eaSNicolas Frattaroli return 0;
887*cc78d1eaSNicolas Frattaroli }
888*cc78d1eaSNicolas Frattaroli
rockchip_sai_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)889*cc78d1eaSNicolas Frattaroli static int rockchip_sai_startup(struct snd_pcm_substream *substream,
890*cc78d1eaSNicolas Frattaroli struct snd_soc_dai *dai)
891*cc78d1eaSNicolas Frattaroli {
892*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_dai_get_drvdata(dai);
893*cc78d1eaSNicolas Frattaroli int stream = substream->stream;
894*cc78d1eaSNicolas Frattaroli
895*cc78d1eaSNicolas Frattaroli if (!rockchip_sai_stream_valid(substream, dai))
896*cc78d1eaSNicolas Frattaroli return 0;
897*cc78d1eaSNicolas Frattaroli
898*cc78d1eaSNicolas Frattaroli if (sai->substreams[stream])
899*cc78d1eaSNicolas Frattaroli return -EBUSY;
900*cc78d1eaSNicolas Frattaroli
901*cc78d1eaSNicolas Frattaroli if (sai->wait_time[stream])
902*cc78d1eaSNicolas Frattaroli substream->wait_time = sai->wait_time[stream];
903*cc78d1eaSNicolas Frattaroli
904*cc78d1eaSNicolas Frattaroli sai->substreams[stream] = substream;
905*cc78d1eaSNicolas Frattaroli
906*cc78d1eaSNicolas Frattaroli return 0;
907*cc78d1eaSNicolas Frattaroli }
908*cc78d1eaSNicolas Frattaroli
rockchip_sai_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)909*cc78d1eaSNicolas Frattaroli static void rockchip_sai_shutdown(struct snd_pcm_substream *substream,
910*cc78d1eaSNicolas Frattaroli struct snd_soc_dai *dai)
911*cc78d1eaSNicolas Frattaroli {
912*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_dai_get_drvdata(dai);
913*cc78d1eaSNicolas Frattaroli
914*cc78d1eaSNicolas Frattaroli if (!rockchip_sai_stream_valid(substream, dai))
915*cc78d1eaSNicolas Frattaroli return;
916*cc78d1eaSNicolas Frattaroli
917*cc78d1eaSNicolas Frattaroli sai->substreams[substream->stream] = NULL;
918*cc78d1eaSNicolas Frattaroli }
919*cc78d1eaSNicolas Frattaroli
rockchip_sai_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)920*cc78d1eaSNicolas Frattaroli static int rockchip_sai_set_tdm_slot(struct snd_soc_dai *dai,
921*cc78d1eaSNicolas Frattaroli unsigned int tx_mask, unsigned int rx_mask,
922*cc78d1eaSNicolas Frattaroli int slots, int slot_width)
923*cc78d1eaSNicolas Frattaroli {
924*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_dai_get_drvdata(dai);
925*cc78d1eaSNicolas Frattaroli unsigned long flags;
926*cc78d1eaSNicolas Frattaroli unsigned int clk_gates;
927*cc78d1eaSNicolas Frattaroli int sw = slot_width;
928*cc78d1eaSNicolas Frattaroli
929*cc78d1eaSNicolas Frattaroli if (!slots) {
930*cc78d1eaSNicolas Frattaroli /* Disabling TDM, set slot width back to 32 bits */
931*cc78d1eaSNicolas Frattaroli sai->is_tdm = false;
932*cc78d1eaSNicolas Frattaroli sw = 32;
933*cc78d1eaSNicolas Frattaroli } else {
934*cc78d1eaSNicolas Frattaroli sai->is_tdm = true;
935*cc78d1eaSNicolas Frattaroli }
936*cc78d1eaSNicolas Frattaroli
937*cc78d1eaSNicolas Frattaroli if (sw < 16 || sw > 32)
938*cc78d1eaSNicolas Frattaroli return -EINVAL;
939*cc78d1eaSNicolas Frattaroli
940*cc78d1eaSNicolas Frattaroli pm_runtime_get_sync(dai->dev);
941*cc78d1eaSNicolas Frattaroli spin_lock_irqsave(&sai->xfer_lock, flags);
942*cc78d1eaSNicolas Frattaroli rockchip_sai_xfer_clk_stop_and_wait(sai, &clk_gates);
943*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_TXCR, SAI_XCR_SBW_MASK,
944*cc78d1eaSNicolas Frattaroli SAI_XCR_SBW(sw));
945*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_RXCR, SAI_XCR_SBW_MASK,
946*cc78d1eaSNicolas Frattaroli SAI_XCR_SBW(sw));
947*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_XFER,
948*cc78d1eaSNicolas Frattaroli SAI_XFER_CLK_MASK | SAI_XFER_FSS_MASK,
949*cc78d1eaSNicolas Frattaroli clk_gates);
950*cc78d1eaSNicolas Frattaroli spin_unlock_irqrestore(&sai->xfer_lock, flags);
951*cc78d1eaSNicolas Frattaroli pm_runtime_put(dai->dev);
952*cc78d1eaSNicolas Frattaroli
953*cc78d1eaSNicolas Frattaroli return 0;
954*cc78d1eaSNicolas Frattaroli }
955*cc78d1eaSNicolas Frattaroli
rockchip_sai_set_sysclk(struct snd_soc_dai * dai,int stream,unsigned int freq,int dir)956*cc78d1eaSNicolas Frattaroli static int rockchip_sai_set_sysclk(struct snd_soc_dai *dai, int stream,
957*cc78d1eaSNicolas Frattaroli unsigned int freq, int dir)
958*cc78d1eaSNicolas Frattaroli {
959*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_dai_get_drvdata(dai);
960*cc78d1eaSNicolas Frattaroli
961*cc78d1eaSNicolas Frattaroli sai->mclk_rate = freq;
962*cc78d1eaSNicolas Frattaroli
963*cc78d1eaSNicolas Frattaroli return 0;
964*cc78d1eaSNicolas Frattaroli }
965*cc78d1eaSNicolas Frattaroli
966*cc78d1eaSNicolas Frattaroli static const struct snd_soc_dai_ops rockchip_sai_dai_ops = {
967*cc78d1eaSNicolas Frattaroli .probe = rockchip_sai_dai_probe,
968*cc78d1eaSNicolas Frattaroli .startup = rockchip_sai_startup,
969*cc78d1eaSNicolas Frattaroli .shutdown = rockchip_sai_shutdown,
970*cc78d1eaSNicolas Frattaroli .hw_params = rockchip_sai_hw_params,
971*cc78d1eaSNicolas Frattaroli .set_fmt = rockchip_sai_set_fmt,
972*cc78d1eaSNicolas Frattaroli .set_sysclk = rockchip_sai_set_sysclk,
973*cc78d1eaSNicolas Frattaroli .prepare = rockchip_sai_prepare,
974*cc78d1eaSNicolas Frattaroli .trigger = rockchip_sai_trigger,
975*cc78d1eaSNicolas Frattaroli .set_tdm_slot = rockchip_sai_set_tdm_slot,
976*cc78d1eaSNicolas Frattaroli };
977*cc78d1eaSNicolas Frattaroli
978*cc78d1eaSNicolas Frattaroli static const struct snd_soc_dai_driver rockchip_sai_dai = {
979*cc78d1eaSNicolas Frattaroli .ops = &rockchip_sai_dai_ops,
980*cc78d1eaSNicolas Frattaroli .symmetric_rate = 1,
981*cc78d1eaSNicolas Frattaroli };
982*cc78d1eaSNicolas Frattaroli
rockchip_sai_wr_reg(struct device * dev,unsigned int reg)983*cc78d1eaSNicolas Frattaroli static bool rockchip_sai_wr_reg(struct device *dev, unsigned int reg)
984*cc78d1eaSNicolas Frattaroli {
985*cc78d1eaSNicolas Frattaroli switch (reg) {
986*cc78d1eaSNicolas Frattaroli case SAI_TXCR:
987*cc78d1eaSNicolas Frattaroli case SAI_FSCR:
988*cc78d1eaSNicolas Frattaroli case SAI_RXCR:
989*cc78d1eaSNicolas Frattaroli case SAI_MONO_CR:
990*cc78d1eaSNicolas Frattaroli case SAI_XFER:
991*cc78d1eaSNicolas Frattaroli case SAI_CLR:
992*cc78d1eaSNicolas Frattaroli case SAI_CKR:
993*cc78d1eaSNicolas Frattaroli case SAI_DMACR:
994*cc78d1eaSNicolas Frattaroli case SAI_INTCR:
995*cc78d1eaSNicolas Frattaroli case SAI_TXDR:
996*cc78d1eaSNicolas Frattaroli case SAI_PATH_SEL:
997*cc78d1eaSNicolas Frattaroli case SAI_TX_SLOT_MASK0:
998*cc78d1eaSNicolas Frattaroli case SAI_TX_SLOT_MASK1:
999*cc78d1eaSNicolas Frattaroli case SAI_TX_SLOT_MASK2:
1000*cc78d1eaSNicolas Frattaroli case SAI_TX_SLOT_MASK3:
1001*cc78d1eaSNicolas Frattaroli case SAI_RX_SLOT_MASK0:
1002*cc78d1eaSNicolas Frattaroli case SAI_RX_SLOT_MASK1:
1003*cc78d1eaSNicolas Frattaroli case SAI_RX_SLOT_MASK2:
1004*cc78d1eaSNicolas Frattaroli case SAI_RX_SLOT_MASK3:
1005*cc78d1eaSNicolas Frattaroli case SAI_TX_SHIFT:
1006*cc78d1eaSNicolas Frattaroli case SAI_RX_SHIFT:
1007*cc78d1eaSNicolas Frattaroli case SAI_FSXN:
1008*cc78d1eaSNicolas Frattaroli case SAI_FS_TIMEOUT:
1009*cc78d1eaSNicolas Frattaroli case SAI_LOOPBACK_LR:
1010*cc78d1eaSNicolas Frattaroli return true;
1011*cc78d1eaSNicolas Frattaroli default:
1012*cc78d1eaSNicolas Frattaroli return false;
1013*cc78d1eaSNicolas Frattaroli }
1014*cc78d1eaSNicolas Frattaroli }
1015*cc78d1eaSNicolas Frattaroli
rockchip_sai_rd_reg(struct device * dev,unsigned int reg)1016*cc78d1eaSNicolas Frattaroli static bool rockchip_sai_rd_reg(struct device *dev, unsigned int reg)
1017*cc78d1eaSNicolas Frattaroli {
1018*cc78d1eaSNicolas Frattaroli switch (reg) {
1019*cc78d1eaSNicolas Frattaroli case SAI_TXCR:
1020*cc78d1eaSNicolas Frattaroli case SAI_FSCR:
1021*cc78d1eaSNicolas Frattaroli case SAI_RXCR:
1022*cc78d1eaSNicolas Frattaroli case SAI_MONO_CR:
1023*cc78d1eaSNicolas Frattaroli case SAI_XFER:
1024*cc78d1eaSNicolas Frattaroli case SAI_CLR:
1025*cc78d1eaSNicolas Frattaroli case SAI_CKR:
1026*cc78d1eaSNicolas Frattaroli case SAI_TXFIFOLR:
1027*cc78d1eaSNicolas Frattaroli case SAI_RXFIFOLR:
1028*cc78d1eaSNicolas Frattaroli case SAI_DMACR:
1029*cc78d1eaSNicolas Frattaroli case SAI_INTCR:
1030*cc78d1eaSNicolas Frattaroli case SAI_INTSR:
1031*cc78d1eaSNicolas Frattaroli case SAI_TXDR:
1032*cc78d1eaSNicolas Frattaroli case SAI_RXDR:
1033*cc78d1eaSNicolas Frattaroli case SAI_PATH_SEL:
1034*cc78d1eaSNicolas Frattaroli case SAI_TX_SLOT_MASK0:
1035*cc78d1eaSNicolas Frattaroli case SAI_TX_SLOT_MASK1:
1036*cc78d1eaSNicolas Frattaroli case SAI_TX_SLOT_MASK2:
1037*cc78d1eaSNicolas Frattaroli case SAI_TX_SLOT_MASK3:
1038*cc78d1eaSNicolas Frattaroli case SAI_RX_SLOT_MASK0:
1039*cc78d1eaSNicolas Frattaroli case SAI_RX_SLOT_MASK1:
1040*cc78d1eaSNicolas Frattaroli case SAI_RX_SLOT_MASK2:
1041*cc78d1eaSNicolas Frattaroli case SAI_RX_SLOT_MASK3:
1042*cc78d1eaSNicolas Frattaroli case SAI_TX_DATA_CNT:
1043*cc78d1eaSNicolas Frattaroli case SAI_RX_DATA_CNT:
1044*cc78d1eaSNicolas Frattaroli case SAI_TX_SHIFT:
1045*cc78d1eaSNicolas Frattaroli case SAI_RX_SHIFT:
1046*cc78d1eaSNicolas Frattaroli case SAI_STATUS:
1047*cc78d1eaSNicolas Frattaroli case SAI_VERSION:
1048*cc78d1eaSNicolas Frattaroli case SAI_FSXN:
1049*cc78d1eaSNicolas Frattaroli case SAI_FS_TIMEOUT:
1050*cc78d1eaSNicolas Frattaroli case SAI_LOOPBACK_LR:
1051*cc78d1eaSNicolas Frattaroli return true;
1052*cc78d1eaSNicolas Frattaroli default:
1053*cc78d1eaSNicolas Frattaroli return false;
1054*cc78d1eaSNicolas Frattaroli }
1055*cc78d1eaSNicolas Frattaroli }
1056*cc78d1eaSNicolas Frattaroli
rockchip_sai_volatile_reg(struct device * dev,unsigned int reg)1057*cc78d1eaSNicolas Frattaroli static bool rockchip_sai_volatile_reg(struct device *dev, unsigned int reg)
1058*cc78d1eaSNicolas Frattaroli {
1059*cc78d1eaSNicolas Frattaroli switch (reg) {
1060*cc78d1eaSNicolas Frattaroli case SAI_XFER:
1061*cc78d1eaSNicolas Frattaroli case SAI_INTCR:
1062*cc78d1eaSNicolas Frattaroli case SAI_INTSR:
1063*cc78d1eaSNicolas Frattaroli case SAI_CLR:
1064*cc78d1eaSNicolas Frattaroli case SAI_TXFIFOLR:
1065*cc78d1eaSNicolas Frattaroli case SAI_RXFIFOLR:
1066*cc78d1eaSNicolas Frattaroli case SAI_TXDR:
1067*cc78d1eaSNicolas Frattaroli case SAI_RXDR:
1068*cc78d1eaSNicolas Frattaroli case SAI_TX_DATA_CNT:
1069*cc78d1eaSNicolas Frattaroli case SAI_RX_DATA_CNT:
1070*cc78d1eaSNicolas Frattaroli case SAI_STATUS:
1071*cc78d1eaSNicolas Frattaroli case SAI_VERSION:
1072*cc78d1eaSNicolas Frattaroli return true;
1073*cc78d1eaSNicolas Frattaroli default:
1074*cc78d1eaSNicolas Frattaroli return false;
1075*cc78d1eaSNicolas Frattaroli }
1076*cc78d1eaSNicolas Frattaroli }
1077*cc78d1eaSNicolas Frattaroli
rockchip_sai_precious_reg(struct device * dev,unsigned int reg)1078*cc78d1eaSNicolas Frattaroli static bool rockchip_sai_precious_reg(struct device *dev, unsigned int reg)
1079*cc78d1eaSNicolas Frattaroli {
1080*cc78d1eaSNicolas Frattaroli switch (reg) {
1081*cc78d1eaSNicolas Frattaroli case SAI_RXDR:
1082*cc78d1eaSNicolas Frattaroli return true;
1083*cc78d1eaSNicolas Frattaroli default:
1084*cc78d1eaSNicolas Frattaroli return false;
1085*cc78d1eaSNicolas Frattaroli }
1086*cc78d1eaSNicolas Frattaroli }
1087*cc78d1eaSNicolas Frattaroli
1088*cc78d1eaSNicolas Frattaroli static const struct reg_default rockchip_sai_reg_defaults[] = {
1089*cc78d1eaSNicolas Frattaroli { SAI_TXCR, 0x00000bff },
1090*cc78d1eaSNicolas Frattaroli { SAI_FSCR, 0x0001f03f },
1091*cc78d1eaSNicolas Frattaroli { SAI_RXCR, 0x00000bff },
1092*cc78d1eaSNicolas Frattaroli { SAI_PATH_SEL, 0x0000e4e4 },
1093*cc78d1eaSNicolas Frattaroli };
1094*cc78d1eaSNicolas Frattaroli
1095*cc78d1eaSNicolas Frattaroli static const struct regmap_config rockchip_sai_regmap_config = {
1096*cc78d1eaSNicolas Frattaroli .reg_bits = 32,
1097*cc78d1eaSNicolas Frattaroli .reg_stride = 4,
1098*cc78d1eaSNicolas Frattaroli .val_bits = 32,
1099*cc78d1eaSNicolas Frattaroli .max_register = SAI_LOOPBACK_LR,
1100*cc78d1eaSNicolas Frattaroli .reg_defaults = rockchip_sai_reg_defaults,
1101*cc78d1eaSNicolas Frattaroli .num_reg_defaults = ARRAY_SIZE(rockchip_sai_reg_defaults),
1102*cc78d1eaSNicolas Frattaroli .writeable_reg = rockchip_sai_wr_reg,
1103*cc78d1eaSNicolas Frattaroli .readable_reg = rockchip_sai_rd_reg,
1104*cc78d1eaSNicolas Frattaroli .volatile_reg = rockchip_sai_volatile_reg,
1105*cc78d1eaSNicolas Frattaroli .precious_reg = rockchip_sai_precious_reg,
1106*cc78d1eaSNicolas Frattaroli .cache_type = REGCACHE_FLAT,
1107*cc78d1eaSNicolas Frattaroli };
1108*cc78d1eaSNicolas Frattaroli
rockchip_sai_init_dai(struct rk_sai_dev * sai,struct resource * res,struct snd_soc_dai_driver ** dp)1109*cc78d1eaSNicolas Frattaroli static int rockchip_sai_init_dai(struct rk_sai_dev *sai, struct resource *res,
1110*cc78d1eaSNicolas Frattaroli struct snd_soc_dai_driver **dp)
1111*cc78d1eaSNicolas Frattaroli {
1112*cc78d1eaSNicolas Frattaroli struct device_node *node = sai->dev->of_node;
1113*cc78d1eaSNicolas Frattaroli struct snd_soc_dai_driver *dai;
1114*cc78d1eaSNicolas Frattaroli struct property *dma_names;
1115*cc78d1eaSNicolas Frattaroli const char *dma_name;
1116*cc78d1eaSNicolas Frattaroli
1117*cc78d1eaSNicolas Frattaroli of_property_for_each_string(node, "dma-names", dma_names, dma_name) {
1118*cc78d1eaSNicolas Frattaroli if (!strcmp(dma_name, "tx"))
1119*cc78d1eaSNicolas Frattaroli sai->has_playback = true;
1120*cc78d1eaSNicolas Frattaroli if (!strcmp(dma_name, "rx"))
1121*cc78d1eaSNicolas Frattaroli sai->has_capture = true;
1122*cc78d1eaSNicolas Frattaroli }
1123*cc78d1eaSNicolas Frattaroli
1124*cc78d1eaSNicolas Frattaroli dai = devm_kmemdup(sai->dev, &rockchip_sai_dai,
1125*cc78d1eaSNicolas Frattaroli sizeof(*dai), GFP_KERNEL);
1126*cc78d1eaSNicolas Frattaroli if (!dai)
1127*cc78d1eaSNicolas Frattaroli return -ENOMEM;
1128*cc78d1eaSNicolas Frattaroli
1129*cc78d1eaSNicolas Frattaroli if (sai->has_playback) {
1130*cc78d1eaSNicolas Frattaroli dai->playback.stream_name = "Playback";
1131*cc78d1eaSNicolas Frattaroli dai->playback.channels_min = 1;
1132*cc78d1eaSNicolas Frattaroli dai->playback.channels_max = 512;
1133*cc78d1eaSNicolas Frattaroli dai->playback.rates = SNDRV_PCM_RATE_8000_384000;
1134*cc78d1eaSNicolas Frattaroli dai->playback.formats = SNDRV_PCM_FMTBIT_S8 |
1135*cc78d1eaSNicolas Frattaroli SNDRV_PCM_FMTBIT_S16_LE |
1136*cc78d1eaSNicolas Frattaroli SNDRV_PCM_FMTBIT_S24_LE |
1137*cc78d1eaSNicolas Frattaroli SNDRV_PCM_FMTBIT_S32_LE |
1138*cc78d1eaSNicolas Frattaroli SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE;
1139*cc78d1eaSNicolas Frattaroli
1140*cc78d1eaSNicolas Frattaroli sai->playback_dma_data.addr = res->start + SAI_TXDR;
1141*cc78d1eaSNicolas Frattaroli sai->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1142*cc78d1eaSNicolas Frattaroli sai->playback_dma_data.maxburst = MAXBURST_PER_FIFO;
1143*cc78d1eaSNicolas Frattaroli }
1144*cc78d1eaSNicolas Frattaroli
1145*cc78d1eaSNicolas Frattaroli if (sai->has_capture) {
1146*cc78d1eaSNicolas Frattaroli dai->capture.stream_name = "Capture";
1147*cc78d1eaSNicolas Frattaroli dai->capture.channels_min = 1;
1148*cc78d1eaSNicolas Frattaroli dai->capture.channels_max = 512;
1149*cc78d1eaSNicolas Frattaroli dai->capture.rates = SNDRV_PCM_RATE_8000_384000;
1150*cc78d1eaSNicolas Frattaroli dai->capture.formats = SNDRV_PCM_FMTBIT_S8 |
1151*cc78d1eaSNicolas Frattaroli SNDRV_PCM_FMTBIT_S16_LE |
1152*cc78d1eaSNicolas Frattaroli SNDRV_PCM_FMTBIT_S24_LE |
1153*cc78d1eaSNicolas Frattaroli SNDRV_PCM_FMTBIT_S32_LE |
1154*cc78d1eaSNicolas Frattaroli SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE;
1155*cc78d1eaSNicolas Frattaroli
1156*cc78d1eaSNicolas Frattaroli sai->capture_dma_data.addr = res->start + SAI_RXDR;
1157*cc78d1eaSNicolas Frattaroli sai->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1158*cc78d1eaSNicolas Frattaroli sai->capture_dma_data.maxburst = MAXBURST_PER_FIFO;
1159*cc78d1eaSNicolas Frattaroli }
1160*cc78d1eaSNicolas Frattaroli
1161*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_DMACR, SAI_DMACR_TDL_MASK,
1162*cc78d1eaSNicolas Frattaroli SAI_DMACR_TDL(16));
1163*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_DMACR, SAI_DMACR_RDL_MASK,
1164*cc78d1eaSNicolas Frattaroli SAI_DMACR_RDL(16));
1165*cc78d1eaSNicolas Frattaroli
1166*cc78d1eaSNicolas Frattaroli if (dp)
1167*cc78d1eaSNicolas Frattaroli *dp = dai;
1168*cc78d1eaSNicolas Frattaroli
1169*cc78d1eaSNicolas Frattaroli return 0;
1170*cc78d1eaSNicolas Frattaroli }
1171*cc78d1eaSNicolas Frattaroli
1172*cc78d1eaSNicolas Frattaroli static const char * const mono_text[] = { "Disable", "Enable" };
1173*cc78d1eaSNicolas Frattaroli
1174*cc78d1eaSNicolas Frattaroli static DECLARE_TLV_DB_SCALE(rmss_tlv, 0, 128, 0);
1175*cc78d1eaSNicolas Frattaroli
1176*cc78d1eaSNicolas Frattaroli static const char * const lplrc_text[] = { "L:MIC R:LP", "L:LP R:MIC" };
1177*cc78d1eaSNicolas Frattaroli static const char * const lplr_text[] = { "Disable", "Enable" };
1178*cc78d1eaSNicolas Frattaroli
1179*cc78d1eaSNicolas Frattaroli static const char * const lpx_text[] = {
1180*cc78d1eaSNicolas Frattaroli "From SDO0", "From SDO1", "From SDO2", "From SDO3" };
1181*cc78d1eaSNicolas Frattaroli
1182*cc78d1eaSNicolas Frattaroli static const char * const lps_text[] = { "Disable", "Enable" };
1183*cc78d1eaSNicolas Frattaroli static const char * const sync_out_text[] = { "From CRU", "From IO" };
1184*cc78d1eaSNicolas Frattaroli static const char * const sync_in_text[] = { "From IO", "From Sync Port" };
1185*cc78d1eaSNicolas Frattaroli
1186*cc78d1eaSNicolas Frattaroli static const char * const rpaths_text[] = {
1187*cc78d1eaSNicolas Frattaroli "From SDI0", "From SDI1", "From SDI2", "From SDI3" };
1188*cc78d1eaSNicolas Frattaroli
1189*cc78d1eaSNicolas Frattaroli static const char * const tpaths_text[] = {
1190*cc78d1eaSNicolas Frattaroli "From PATH0", "From PATH1", "From PATH2", "From PATH3" };
1191*cc78d1eaSNicolas Frattaroli
1192*cc78d1eaSNicolas Frattaroli /* MONO_CR */
1193*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(rmono_switch, SAI_MONO_CR, 1, mono_text);
1194*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(tmono_switch, SAI_MONO_CR, 0, mono_text);
1195*cc78d1eaSNicolas Frattaroli
1196*cc78d1eaSNicolas Frattaroli /* PATH_SEL */
1197*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp3_enum, SAI_PATH_SEL, 28, lpx_text);
1198*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp2_enum, SAI_PATH_SEL, 26, lpx_text);
1199*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp1_enum, SAI_PATH_SEL, 24, lpx_text);
1200*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp0_enum, SAI_PATH_SEL, 22, lpx_text);
1201*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp3_switch, SAI_PATH_SEL, 21, lps_text);
1202*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp2_switch, SAI_PATH_SEL, 20, lps_text);
1203*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp1_switch, SAI_PATH_SEL, 19, lps_text);
1204*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp0_switch, SAI_PATH_SEL, 18, lps_text);
1205*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(sync_out_switch, SAI_PATH_SEL, 17, sync_out_text);
1206*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(sync_in_switch, SAI_PATH_SEL, 16, sync_in_text);
1207*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(rpath3_enum, SAI_PATH_SEL, 14, rpaths_text);
1208*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(rpath2_enum, SAI_PATH_SEL, 12, rpaths_text);
1209*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(rpath1_enum, SAI_PATH_SEL, 10, rpaths_text);
1210*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(rpath0_enum, SAI_PATH_SEL, 8, rpaths_text);
1211*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(tpath3_enum, SAI_PATH_SEL, 6, tpaths_text);
1212*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(tpath2_enum, SAI_PATH_SEL, 4, tpaths_text);
1213*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(tpath1_enum, SAI_PATH_SEL, 2, tpaths_text);
1214*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(tpath0_enum, SAI_PATH_SEL, 0, tpaths_text);
1215*cc78d1eaSNicolas Frattaroli
1216*cc78d1eaSNicolas Frattaroli /* LOOPBACK_LR */
1217*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp3lrc_enum, SAI_LOOPBACK_LR, 7, lplrc_text);
1218*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp2lrc_enum, SAI_LOOPBACK_LR, 6, lplrc_text);
1219*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp1lrc_enum, SAI_LOOPBACK_LR, 5, lplrc_text);
1220*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp0lrc_enum, SAI_LOOPBACK_LR, 4, lplrc_text);
1221*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp3lr_switch, SAI_LOOPBACK_LR, 3, lplr_text);
1222*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp2lr_switch, SAI_LOOPBACK_LR, 2, lplr_text);
1223*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp1lr_switch, SAI_LOOPBACK_LR, 1, lplr_text);
1224*cc78d1eaSNicolas Frattaroli static SOC_ENUM_SINGLE_DECL(lp0lr_switch, SAI_LOOPBACK_LR, 0, lplr_text);
1225*cc78d1eaSNicolas Frattaroli
rockchip_sai_wait_time_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)1226*cc78d1eaSNicolas Frattaroli static int rockchip_sai_wait_time_info(struct snd_kcontrol *kcontrol,
1227*cc78d1eaSNicolas Frattaroli struct snd_ctl_elem_info *uinfo)
1228*cc78d1eaSNicolas Frattaroli {
1229*cc78d1eaSNicolas Frattaroli uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1230*cc78d1eaSNicolas Frattaroli uinfo->count = 1;
1231*cc78d1eaSNicolas Frattaroli uinfo->value.integer.min = 0;
1232*cc78d1eaSNicolas Frattaroli uinfo->value.integer.max = WAIT_TIME_MS_MAX;
1233*cc78d1eaSNicolas Frattaroli uinfo->value.integer.step = 1;
1234*cc78d1eaSNicolas Frattaroli
1235*cc78d1eaSNicolas Frattaroli return 0;
1236*cc78d1eaSNicolas Frattaroli }
1237*cc78d1eaSNicolas Frattaroli
rockchip_sai_rd_wait_time_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1238*cc78d1eaSNicolas Frattaroli static int rockchip_sai_rd_wait_time_get(struct snd_kcontrol *kcontrol,
1239*cc78d1eaSNicolas Frattaroli struct snd_ctl_elem_value *ucontrol)
1240*cc78d1eaSNicolas Frattaroli {
1241*cc78d1eaSNicolas Frattaroli struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1242*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_component_get_drvdata(component);
1243*cc78d1eaSNicolas Frattaroli
1244*cc78d1eaSNicolas Frattaroli ucontrol->value.integer.value[0] = sai->wait_time[SNDRV_PCM_STREAM_CAPTURE];
1245*cc78d1eaSNicolas Frattaroli
1246*cc78d1eaSNicolas Frattaroli return 0;
1247*cc78d1eaSNicolas Frattaroli }
1248*cc78d1eaSNicolas Frattaroli
rockchip_sai_rd_wait_time_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1249*cc78d1eaSNicolas Frattaroli static int rockchip_sai_rd_wait_time_put(struct snd_kcontrol *kcontrol,
1250*cc78d1eaSNicolas Frattaroli struct snd_ctl_elem_value *ucontrol)
1251*cc78d1eaSNicolas Frattaroli {
1252*cc78d1eaSNicolas Frattaroli struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1253*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_component_get_drvdata(component);
1254*cc78d1eaSNicolas Frattaroli
1255*cc78d1eaSNicolas Frattaroli if (ucontrol->value.integer.value[0] > WAIT_TIME_MS_MAX)
1256*cc78d1eaSNicolas Frattaroli return -EINVAL;
1257*cc78d1eaSNicolas Frattaroli
1258*cc78d1eaSNicolas Frattaroli sai->wait_time[SNDRV_PCM_STREAM_CAPTURE] = ucontrol->value.integer.value[0];
1259*cc78d1eaSNicolas Frattaroli
1260*cc78d1eaSNicolas Frattaroli return 1;
1261*cc78d1eaSNicolas Frattaroli }
1262*cc78d1eaSNicolas Frattaroli
rockchip_sai_wr_wait_time_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1263*cc78d1eaSNicolas Frattaroli static int rockchip_sai_wr_wait_time_get(struct snd_kcontrol *kcontrol,
1264*cc78d1eaSNicolas Frattaroli struct snd_ctl_elem_value *ucontrol)
1265*cc78d1eaSNicolas Frattaroli {
1266*cc78d1eaSNicolas Frattaroli struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1267*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_component_get_drvdata(component);
1268*cc78d1eaSNicolas Frattaroli
1269*cc78d1eaSNicolas Frattaroli ucontrol->value.integer.value[0] = sai->wait_time[SNDRV_PCM_STREAM_PLAYBACK];
1270*cc78d1eaSNicolas Frattaroli
1271*cc78d1eaSNicolas Frattaroli return 0;
1272*cc78d1eaSNicolas Frattaroli }
1273*cc78d1eaSNicolas Frattaroli
rockchip_sai_wr_wait_time_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1274*cc78d1eaSNicolas Frattaroli static int rockchip_sai_wr_wait_time_put(struct snd_kcontrol *kcontrol,
1275*cc78d1eaSNicolas Frattaroli struct snd_ctl_elem_value *ucontrol)
1276*cc78d1eaSNicolas Frattaroli {
1277*cc78d1eaSNicolas Frattaroli struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1278*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = snd_soc_component_get_drvdata(component);
1279*cc78d1eaSNicolas Frattaroli
1280*cc78d1eaSNicolas Frattaroli if (ucontrol->value.integer.value[0] > WAIT_TIME_MS_MAX)
1281*cc78d1eaSNicolas Frattaroli return -EINVAL;
1282*cc78d1eaSNicolas Frattaroli
1283*cc78d1eaSNicolas Frattaroli sai->wait_time[SNDRV_PCM_STREAM_PLAYBACK] = ucontrol->value.integer.value[0];
1284*cc78d1eaSNicolas Frattaroli
1285*cc78d1eaSNicolas Frattaroli return 1;
1286*cc78d1eaSNicolas Frattaroli }
1287*cc78d1eaSNicolas Frattaroli
1288*cc78d1eaSNicolas Frattaroli #define SAI_PCM_WAIT_TIME(xname, xhandler_get, xhandler_put) \
1289*cc78d1eaSNicolas Frattaroli { .iface = SNDRV_CTL_ELEM_IFACE_PCM, .name = xname, \
1290*cc78d1eaSNicolas Frattaroli .info = rockchip_sai_wait_time_info, \
1291*cc78d1eaSNicolas Frattaroli .get = xhandler_get, .put = xhandler_put }
1292*cc78d1eaSNicolas Frattaroli
1293*cc78d1eaSNicolas Frattaroli static const struct snd_kcontrol_new rockchip_sai_controls[] = {
1294*cc78d1eaSNicolas Frattaroli SOC_SINGLE_TLV("Receive Mono Slot Select", SAI_MONO_CR,
1295*cc78d1eaSNicolas Frattaroli 2, 128, 0, rmss_tlv),
1296*cc78d1eaSNicolas Frattaroli SOC_ENUM("Receive Mono Switch", rmono_switch),
1297*cc78d1eaSNicolas Frattaroli SOC_ENUM("Transmit Mono Switch", tmono_switch),
1298*cc78d1eaSNicolas Frattaroli
1299*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI3 Loopback I2S LR Channel Sel", lp3lrc_enum),
1300*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI2 Loopback I2S LR Channel Sel", lp2lrc_enum),
1301*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI1 Loopback I2S LR Channel Sel", lp1lrc_enum),
1302*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI0 Loopback I2S LR Channel Sel", lp0lrc_enum),
1303*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI3 Loopback I2S LR Switch", lp3lr_switch),
1304*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI2 Loopback I2S LR Switch", lp2lr_switch),
1305*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI1 Loopback I2S LR Switch", lp1lr_switch),
1306*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI0 Loopback I2S LR Switch", lp0lr_switch),
1307*cc78d1eaSNicolas Frattaroli
1308*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI3 Loopback Src Select", lp3_enum),
1309*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI2 Loopback Src Select", lp2_enum),
1310*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI1 Loopback Src Select", lp1_enum),
1311*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI0 Loopback Src Select", lp0_enum),
1312*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI3 Loopback Switch", lp3_switch),
1313*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI2 Loopback Switch", lp2_switch),
1314*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI1 Loopback Switch", lp1_switch),
1315*cc78d1eaSNicolas Frattaroli SOC_ENUM("SDI0 Loopback Switch", lp0_switch),
1316*cc78d1eaSNicolas Frattaroli SOC_ENUM("Sync Out Switch", sync_out_switch),
1317*cc78d1eaSNicolas Frattaroli SOC_ENUM("Sync In Switch", sync_in_switch),
1318*cc78d1eaSNicolas Frattaroli SOC_ENUM("Receive PATH3 Source Select", rpath3_enum),
1319*cc78d1eaSNicolas Frattaroli SOC_ENUM("Receive PATH2 Source Select", rpath2_enum),
1320*cc78d1eaSNicolas Frattaroli SOC_ENUM("Receive PATH1 Source Select", rpath1_enum),
1321*cc78d1eaSNicolas Frattaroli SOC_ENUM("Receive PATH0 Source Select", rpath0_enum),
1322*cc78d1eaSNicolas Frattaroli SOC_ENUM("Transmit SDO3 Source Select", tpath3_enum),
1323*cc78d1eaSNicolas Frattaroli SOC_ENUM("Transmit SDO2 Source Select", tpath2_enum),
1324*cc78d1eaSNicolas Frattaroli SOC_ENUM("Transmit SDO1 Source Select", tpath1_enum),
1325*cc78d1eaSNicolas Frattaroli SOC_ENUM("Transmit SDO0 Source Select", tpath0_enum),
1326*cc78d1eaSNicolas Frattaroli
1327*cc78d1eaSNicolas Frattaroli SAI_PCM_WAIT_TIME("PCM Read Wait Time MS",
1328*cc78d1eaSNicolas Frattaroli rockchip_sai_rd_wait_time_get,
1329*cc78d1eaSNicolas Frattaroli rockchip_sai_rd_wait_time_put),
1330*cc78d1eaSNicolas Frattaroli SAI_PCM_WAIT_TIME("PCM Write Wait Time MS",
1331*cc78d1eaSNicolas Frattaroli rockchip_sai_wr_wait_time_get,
1332*cc78d1eaSNicolas Frattaroli rockchip_sai_wr_wait_time_put),
1333*cc78d1eaSNicolas Frattaroli };
1334*cc78d1eaSNicolas Frattaroli
1335*cc78d1eaSNicolas Frattaroli static const struct snd_soc_component_driver rockchip_sai_component = {
1336*cc78d1eaSNicolas Frattaroli .name = DRV_NAME,
1337*cc78d1eaSNicolas Frattaroli .controls = rockchip_sai_controls,
1338*cc78d1eaSNicolas Frattaroli .num_controls = ARRAY_SIZE(rockchip_sai_controls),
1339*cc78d1eaSNicolas Frattaroli .legacy_dai_naming = 1,
1340*cc78d1eaSNicolas Frattaroli };
1341*cc78d1eaSNicolas Frattaroli
rockchip_sai_isr(int irq,void * devid)1342*cc78d1eaSNicolas Frattaroli static irqreturn_t rockchip_sai_isr(int irq, void *devid)
1343*cc78d1eaSNicolas Frattaroli {
1344*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai = (struct rk_sai_dev *)devid;
1345*cc78d1eaSNicolas Frattaroli struct snd_pcm_substream *substream;
1346*cc78d1eaSNicolas Frattaroli u32 val;
1347*cc78d1eaSNicolas Frattaroli
1348*cc78d1eaSNicolas Frattaroli regmap_read(sai->regmap, SAI_INTSR, &val);
1349*cc78d1eaSNicolas Frattaroli if (val & SAI_INTSR_TXUI_ACT) {
1350*cc78d1eaSNicolas Frattaroli dev_warn_ratelimited(sai->dev, "TX FIFO Underrun\n");
1351*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
1352*cc78d1eaSNicolas Frattaroli SAI_INTCR_TXUIC, SAI_INTCR_TXUIC);
1353*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
1354*cc78d1eaSNicolas Frattaroli SAI_INTCR_TXUIE_MASK,
1355*cc78d1eaSNicolas Frattaroli SAI_INTCR_TXUIE(0));
1356*cc78d1eaSNicolas Frattaroli substream = sai->substreams[SNDRV_PCM_STREAM_PLAYBACK];
1357*cc78d1eaSNicolas Frattaroli if (substream)
1358*cc78d1eaSNicolas Frattaroli snd_pcm_stop_xrun(substream);
1359*cc78d1eaSNicolas Frattaroli }
1360*cc78d1eaSNicolas Frattaroli
1361*cc78d1eaSNicolas Frattaroli if (val & SAI_INTSR_RXOI_ACT) {
1362*cc78d1eaSNicolas Frattaroli dev_warn_ratelimited(sai->dev, "RX FIFO Overrun\n");
1363*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
1364*cc78d1eaSNicolas Frattaroli SAI_INTCR_RXOIC, SAI_INTCR_RXOIC);
1365*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
1366*cc78d1eaSNicolas Frattaroli SAI_INTCR_RXOIE_MASK,
1367*cc78d1eaSNicolas Frattaroli SAI_INTCR_RXOIE(0));
1368*cc78d1eaSNicolas Frattaroli substream = sai->substreams[SNDRV_PCM_STREAM_CAPTURE];
1369*cc78d1eaSNicolas Frattaroli if (substream)
1370*cc78d1eaSNicolas Frattaroli snd_pcm_stop_xrun(substream);
1371*cc78d1eaSNicolas Frattaroli }
1372*cc78d1eaSNicolas Frattaroli
1373*cc78d1eaSNicolas Frattaroli if (val & SAI_INTSR_FSERRI_ACT) {
1374*cc78d1eaSNicolas Frattaroli dev_warn_ratelimited(sai->dev, "Frame Sync Error\n");
1375*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
1376*cc78d1eaSNicolas Frattaroli SAI_INTCR_FSERRC, SAI_INTCR_FSERRC);
1377*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
1378*cc78d1eaSNicolas Frattaroli SAI_INTCR_FSERR_MASK,
1379*cc78d1eaSNicolas Frattaroli SAI_INTCR_FSERR(0));
1380*cc78d1eaSNicolas Frattaroli }
1381*cc78d1eaSNicolas Frattaroli
1382*cc78d1eaSNicolas Frattaroli if (val & SAI_INTSR_FSLOSTI_ACT) {
1383*cc78d1eaSNicolas Frattaroli dev_warn_ratelimited(sai->dev, "Frame Sync Lost\n");
1384*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
1385*cc78d1eaSNicolas Frattaroli SAI_INTCR_FSLOSTC, SAI_INTCR_FSLOSTC);
1386*cc78d1eaSNicolas Frattaroli regmap_update_bits(sai->regmap, SAI_INTCR,
1387*cc78d1eaSNicolas Frattaroli SAI_INTCR_FSLOST_MASK,
1388*cc78d1eaSNicolas Frattaroli SAI_INTCR_FSLOST(0));
1389*cc78d1eaSNicolas Frattaroli }
1390*cc78d1eaSNicolas Frattaroli
1391*cc78d1eaSNicolas Frattaroli return IRQ_HANDLED;
1392*cc78d1eaSNicolas Frattaroli }
1393*cc78d1eaSNicolas Frattaroli
rockchip_sai_probe(struct platform_device * pdev)1394*cc78d1eaSNicolas Frattaroli static int rockchip_sai_probe(struct platform_device *pdev)
1395*cc78d1eaSNicolas Frattaroli {
1396*cc78d1eaSNicolas Frattaroli struct device_node *node = pdev->dev.of_node;
1397*cc78d1eaSNicolas Frattaroli struct rk_sai_dev *sai;
1398*cc78d1eaSNicolas Frattaroli struct snd_soc_dai_driver *dai;
1399*cc78d1eaSNicolas Frattaroli struct resource *res;
1400*cc78d1eaSNicolas Frattaroli void __iomem *regs;
1401*cc78d1eaSNicolas Frattaroli int ret, irq;
1402*cc78d1eaSNicolas Frattaroli
1403*cc78d1eaSNicolas Frattaroli sai = devm_kzalloc(&pdev->dev, sizeof(*sai), GFP_KERNEL);
1404*cc78d1eaSNicolas Frattaroli if (!sai)
1405*cc78d1eaSNicolas Frattaroli return -ENOMEM;
1406*cc78d1eaSNicolas Frattaroli
1407*cc78d1eaSNicolas Frattaroli sai->dev = &pdev->dev;
1408*cc78d1eaSNicolas Frattaroli sai->fw_ratio = 1;
1409*cc78d1eaSNicolas Frattaroli /* match to register default */
1410*cc78d1eaSNicolas Frattaroli sai->is_master_mode = true;
1411*cc78d1eaSNicolas Frattaroli dev_set_drvdata(&pdev->dev, sai);
1412*cc78d1eaSNicolas Frattaroli
1413*cc78d1eaSNicolas Frattaroli spin_lock_init(&sai->xfer_lock);
1414*cc78d1eaSNicolas Frattaroli
1415*cc78d1eaSNicolas Frattaroli sai->rst_h = devm_reset_control_get_optional_exclusive(&pdev->dev, "h");
1416*cc78d1eaSNicolas Frattaroli if (IS_ERR(sai->rst_h))
1417*cc78d1eaSNicolas Frattaroli return dev_err_probe(&pdev->dev, PTR_ERR(sai->rst_h),
1418*cc78d1eaSNicolas Frattaroli "Error in 'h' reset control\n");
1419*cc78d1eaSNicolas Frattaroli
1420*cc78d1eaSNicolas Frattaroli sai->rst_m = devm_reset_control_get_optional_exclusive(&pdev->dev, "m");
1421*cc78d1eaSNicolas Frattaroli if (IS_ERR(sai->rst_m))
1422*cc78d1eaSNicolas Frattaroli return dev_err_probe(&pdev->dev, PTR_ERR(sai->rst_m),
1423*cc78d1eaSNicolas Frattaroli "Error in 'm' reset control\n");
1424*cc78d1eaSNicolas Frattaroli
1425*cc78d1eaSNicolas Frattaroli regs = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
1426*cc78d1eaSNicolas Frattaroli if (IS_ERR(regs))
1427*cc78d1eaSNicolas Frattaroli return dev_err_probe(&pdev->dev, PTR_ERR(regs),
1428*cc78d1eaSNicolas Frattaroli "Failed to get and ioremap resource\n");
1429*cc78d1eaSNicolas Frattaroli
1430*cc78d1eaSNicolas Frattaroli sai->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
1431*cc78d1eaSNicolas Frattaroli &rockchip_sai_regmap_config);
1432*cc78d1eaSNicolas Frattaroli if (IS_ERR(sai->regmap))
1433*cc78d1eaSNicolas Frattaroli return dev_err_probe(&pdev->dev, PTR_ERR(sai->regmap),
1434*cc78d1eaSNicolas Frattaroli "Failed to initialize regmap\n");
1435*cc78d1eaSNicolas Frattaroli
1436*cc78d1eaSNicolas Frattaroli irq = platform_get_irq_optional(pdev, 0);
1437*cc78d1eaSNicolas Frattaroli if (irq > 0) {
1438*cc78d1eaSNicolas Frattaroli ret = devm_request_irq(&pdev->dev, irq, rockchip_sai_isr,
1439*cc78d1eaSNicolas Frattaroli IRQF_SHARED, node->name, sai);
1440*cc78d1eaSNicolas Frattaroli if (ret) {
1441*cc78d1eaSNicolas Frattaroli return dev_err_probe(&pdev->dev, ret,
1442*cc78d1eaSNicolas Frattaroli "Failed to request irq %d\n", irq);
1443*cc78d1eaSNicolas Frattaroli }
1444*cc78d1eaSNicolas Frattaroli } else {
1445*cc78d1eaSNicolas Frattaroli dev_dbg(&pdev->dev, "Asked for an IRQ but got %d\n", irq);
1446*cc78d1eaSNicolas Frattaroli }
1447*cc78d1eaSNicolas Frattaroli
1448*cc78d1eaSNicolas Frattaroli sai->mclk = devm_clk_get(&pdev->dev, "mclk");
1449*cc78d1eaSNicolas Frattaroli if (IS_ERR(sai->mclk)) {
1450*cc78d1eaSNicolas Frattaroli return dev_err_probe(&pdev->dev, PTR_ERR(sai->mclk),
1451*cc78d1eaSNicolas Frattaroli "Failed to get mclk\n");
1452*cc78d1eaSNicolas Frattaroli }
1453*cc78d1eaSNicolas Frattaroli
1454*cc78d1eaSNicolas Frattaroli sai->hclk = devm_clk_get(&pdev->dev, "hclk");
1455*cc78d1eaSNicolas Frattaroli if (IS_ERR(sai->hclk)) {
1456*cc78d1eaSNicolas Frattaroli return dev_err_probe(&pdev->dev, PTR_ERR(sai->hclk),
1457*cc78d1eaSNicolas Frattaroli "Failed to get hclk\n");
1458*cc78d1eaSNicolas Frattaroli }
1459*cc78d1eaSNicolas Frattaroli
1460*cc78d1eaSNicolas Frattaroli ret = clk_prepare_enable(sai->hclk);
1461*cc78d1eaSNicolas Frattaroli if (ret)
1462*cc78d1eaSNicolas Frattaroli return dev_err_probe(&pdev->dev, ret, "Failed to enable hclk\n");
1463*cc78d1eaSNicolas Frattaroli
1464*cc78d1eaSNicolas Frattaroli regmap_read(sai->regmap, SAI_VERSION, &sai->version);
1465*cc78d1eaSNicolas Frattaroli
1466*cc78d1eaSNicolas Frattaroli ret = rockchip_sai_init_dai(sai, res, &dai);
1467*cc78d1eaSNicolas Frattaroli if (ret) {
1468*cc78d1eaSNicolas Frattaroli dev_err(&pdev->dev, "Failed to initialize DAI: %d\n", ret);
1469*cc78d1eaSNicolas Frattaroli goto err_disable_hclk;
1470*cc78d1eaSNicolas Frattaroli }
1471*cc78d1eaSNicolas Frattaroli
1472*cc78d1eaSNicolas Frattaroli ret = rockchip_sai_parse_paths(sai, node);
1473*cc78d1eaSNicolas Frattaroli if (ret) {
1474*cc78d1eaSNicolas Frattaroli dev_err(&pdev->dev, "Failed to parse paths: %d\n", ret);
1475*cc78d1eaSNicolas Frattaroli goto err_disable_hclk;
1476*cc78d1eaSNicolas Frattaroli }
1477*cc78d1eaSNicolas Frattaroli
1478*cc78d1eaSNicolas Frattaroli /*
1479*cc78d1eaSNicolas Frattaroli * From here on, all register accesses need to be wrapped in
1480*cc78d1eaSNicolas Frattaroli * pm_runtime_get_sync/pm_runtime_put calls
1481*cc78d1eaSNicolas Frattaroli *
1482*cc78d1eaSNicolas Frattaroli * NB: we don't rely on _resume_and_get in case of !CONFIG_PM
1483*cc78d1eaSNicolas Frattaroli */
1484*cc78d1eaSNicolas Frattaroli devm_pm_runtime_enable(&pdev->dev);
1485*cc78d1eaSNicolas Frattaroli pm_runtime_get_noresume(&pdev->dev);
1486*cc78d1eaSNicolas Frattaroli ret = rockchip_sai_runtime_resume(&pdev->dev);
1487*cc78d1eaSNicolas Frattaroli if (ret) {
1488*cc78d1eaSNicolas Frattaroli dev_err(&pdev->dev, "Failed to resume device: %pe\n", ERR_PTR(ret));
1489*cc78d1eaSNicolas Frattaroli goto err_disable_hclk;
1490*cc78d1eaSNicolas Frattaroli }
1491*cc78d1eaSNicolas Frattaroli
1492*cc78d1eaSNicolas Frattaroli ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
1493*cc78d1eaSNicolas Frattaroli if (ret) {
1494*cc78d1eaSNicolas Frattaroli dev_err(&pdev->dev, "Failed to register PCM: %d\n", ret);
1495*cc78d1eaSNicolas Frattaroli goto err_runtime_suspend;
1496*cc78d1eaSNicolas Frattaroli }
1497*cc78d1eaSNicolas Frattaroli
1498*cc78d1eaSNicolas Frattaroli ret = devm_snd_soc_register_component(&pdev->dev,
1499*cc78d1eaSNicolas Frattaroli &rockchip_sai_component,
1500*cc78d1eaSNicolas Frattaroli dai, 1);
1501*cc78d1eaSNicolas Frattaroli if (ret) {
1502*cc78d1eaSNicolas Frattaroli dev_err(&pdev->dev, "Failed to register component: %d\n", ret);
1503*cc78d1eaSNicolas Frattaroli goto err_runtime_suspend;
1504*cc78d1eaSNicolas Frattaroli }
1505*cc78d1eaSNicolas Frattaroli
1506*cc78d1eaSNicolas Frattaroli pm_runtime_use_autosuspend(&pdev->dev);
1507*cc78d1eaSNicolas Frattaroli pm_runtime_put(&pdev->dev);
1508*cc78d1eaSNicolas Frattaroli
1509*cc78d1eaSNicolas Frattaroli clk_disable_unprepare(sai->hclk);
1510*cc78d1eaSNicolas Frattaroli
1511*cc78d1eaSNicolas Frattaroli return 0;
1512*cc78d1eaSNicolas Frattaroli
1513*cc78d1eaSNicolas Frattaroli err_runtime_suspend:
1514*cc78d1eaSNicolas Frattaroli /* If we're !CONFIG_PM, we get -ENOSYS and disable manually */
1515*cc78d1eaSNicolas Frattaroli if (pm_runtime_put(&pdev->dev))
1516*cc78d1eaSNicolas Frattaroli rockchip_sai_runtime_suspend(&pdev->dev);
1517*cc78d1eaSNicolas Frattaroli err_disable_hclk:
1518*cc78d1eaSNicolas Frattaroli clk_disable_unprepare(sai->hclk);
1519*cc78d1eaSNicolas Frattaroli
1520*cc78d1eaSNicolas Frattaroli return ret;
1521*cc78d1eaSNicolas Frattaroli }
1522*cc78d1eaSNicolas Frattaroli
rockchip_sai_remove(struct platform_device * pdev)1523*cc78d1eaSNicolas Frattaroli static void rockchip_sai_remove(struct platform_device *pdev)
1524*cc78d1eaSNicolas Frattaroli {
1525*cc78d1eaSNicolas Frattaroli #ifndef CONFIG_PM
1526*cc78d1eaSNicolas Frattaroli rockchip_sai_runtime_suspend(&pdev->dev);
1527*cc78d1eaSNicolas Frattaroli #endif
1528*cc78d1eaSNicolas Frattaroli }
1529*cc78d1eaSNicolas Frattaroli
1530*cc78d1eaSNicolas Frattaroli static const struct dev_pm_ops rockchip_sai_pm_ops = {
1531*cc78d1eaSNicolas Frattaroli SET_RUNTIME_PM_OPS(rockchip_sai_runtime_suspend, rockchip_sai_runtime_resume, NULL)
1532*cc78d1eaSNicolas Frattaroli SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, pm_runtime_force_resume)
1533*cc78d1eaSNicolas Frattaroli };
1534*cc78d1eaSNicolas Frattaroli
1535*cc78d1eaSNicolas Frattaroli static const struct of_device_id rockchip_sai_match[] = {
1536*cc78d1eaSNicolas Frattaroli { .compatible = "rockchip,rk3576-sai", },
1537*cc78d1eaSNicolas Frattaroli {},
1538*cc78d1eaSNicolas Frattaroli };
1539*cc78d1eaSNicolas Frattaroli MODULE_DEVICE_TABLE(of, rockchip_sai_match);
1540*cc78d1eaSNicolas Frattaroli
1541*cc78d1eaSNicolas Frattaroli static struct platform_driver rockchip_sai_driver = {
1542*cc78d1eaSNicolas Frattaroli .probe = rockchip_sai_probe,
1543*cc78d1eaSNicolas Frattaroli .remove = rockchip_sai_remove,
1544*cc78d1eaSNicolas Frattaroli .driver = {
1545*cc78d1eaSNicolas Frattaroli .name = DRV_NAME,
1546*cc78d1eaSNicolas Frattaroli .of_match_table = rockchip_sai_match,
1547*cc78d1eaSNicolas Frattaroli .pm = &rockchip_sai_pm_ops,
1548*cc78d1eaSNicolas Frattaroli },
1549*cc78d1eaSNicolas Frattaroli };
1550*cc78d1eaSNicolas Frattaroli module_platform_driver(rockchip_sai_driver);
1551*cc78d1eaSNicolas Frattaroli
1552*cc78d1eaSNicolas Frattaroli MODULE_DESCRIPTION("Rockchip SAI ASoC Interface");
1553*cc78d1eaSNicolas Frattaroli MODULE_AUTHOR("Sugar Zhang <sugar.zhang@rock-chips.com>");
1554*cc78d1eaSNicolas Frattaroli MODULE_AUTHOR("Nicolas Frattaroli <nicolas.frattaroli@collabora.com>");
1555*cc78d1eaSNicolas Frattaroli MODULE_LICENSE("GPL");
1556