xref: /linux/sound/soc/renesas/fsi.c (revision c771600c6af14749609b49565ffb4cac2959710d)
1*c087a94bSLad Prabhakar // SPDX-License-Identifier: GPL-2.0
2*c087a94bSLad Prabhakar //
3*c087a94bSLad Prabhakar // Fifo-attached Serial Interface (FSI) support for SH7724
4*c087a94bSLad Prabhakar //
5*c087a94bSLad Prabhakar // Copyright (C) 2009 Renesas Solutions Corp.
6*c087a94bSLad Prabhakar // Kuninori Morimoto <morimoto.kuninori@renesas.com>
7*c087a94bSLad Prabhakar //
8*c087a94bSLad Prabhakar // Based on ssi.c
9*c087a94bSLad Prabhakar // Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
10*c087a94bSLad Prabhakar 
11*c087a94bSLad Prabhakar #include <linux/delay.h>
12*c087a94bSLad Prabhakar #include <linux/dma-mapping.h>
13*c087a94bSLad Prabhakar #include <linux/pm_runtime.h>
14*c087a94bSLad Prabhakar #include <linux/io.h>
15*c087a94bSLad Prabhakar #include <linux/of.h>
16*c087a94bSLad Prabhakar #include <linux/scatterlist.h>
17*c087a94bSLad Prabhakar #include <linux/sh_dma.h>
18*c087a94bSLad Prabhakar #include <linux/slab.h>
19*c087a94bSLad Prabhakar #include <linux/module.h>
20*c087a94bSLad Prabhakar #include <linux/workqueue.h>
21*c087a94bSLad Prabhakar #include <sound/soc.h>
22*c087a94bSLad Prabhakar #include <sound/pcm_params.h>
23*c087a94bSLad Prabhakar #include <sound/sh_fsi.h>
24*c087a94bSLad Prabhakar 
25*c087a94bSLad Prabhakar /* PortA/PortB register */
26*c087a94bSLad Prabhakar #define REG_DO_FMT	0x0000
27*c087a94bSLad Prabhakar #define REG_DOFF_CTL	0x0004
28*c087a94bSLad Prabhakar #define REG_DOFF_ST	0x0008
29*c087a94bSLad Prabhakar #define REG_DI_FMT	0x000C
30*c087a94bSLad Prabhakar #define REG_DIFF_CTL	0x0010
31*c087a94bSLad Prabhakar #define REG_DIFF_ST	0x0014
32*c087a94bSLad Prabhakar #define REG_CKG1	0x0018
33*c087a94bSLad Prabhakar #define REG_CKG2	0x001C
34*c087a94bSLad Prabhakar #define REG_DIDT	0x0020
35*c087a94bSLad Prabhakar #define REG_DODT	0x0024
36*c087a94bSLad Prabhakar #define REG_MUTE_ST	0x0028
37*c087a94bSLad Prabhakar #define REG_OUT_DMAC	0x002C
38*c087a94bSLad Prabhakar #define REG_OUT_SEL	0x0030
39*c087a94bSLad Prabhakar #define REG_IN_DMAC	0x0038
40*c087a94bSLad Prabhakar 
41*c087a94bSLad Prabhakar /* master register */
42*c087a94bSLad Prabhakar #define MST_CLK_RST	0x0210
43*c087a94bSLad Prabhakar #define MST_SOFT_RST	0x0214
44*c087a94bSLad Prabhakar #define MST_FIFO_SZ	0x0218
45*c087a94bSLad Prabhakar 
46*c087a94bSLad Prabhakar /* core register (depend on FSI version) */
47*c087a94bSLad Prabhakar #define A_MST_CTLR	0x0180
48*c087a94bSLad Prabhakar #define B_MST_CTLR	0x01A0
49*c087a94bSLad Prabhakar #define CPU_INT_ST	0x01F4
50*c087a94bSLad Prabhakar #define CPU_IEMSK	0x01F8
51*c087a94bSLad Prabhakar #define CPU_IMSK	0x01FC
52*c087a94bSLad Prabhakar #define INT_ST		0x0200
53*c087a94bSLad Prabhakar #define IEMSK		0x0204
54*c087a94bSLad Prabhakar #define IMSK		0x0208
55*c087a94bSLad Prabhakar 
56*c087a94bSLad Prabhakar /* DO_FMT */
57*c087a94bSLad Prabhakar /* DI_FMT */
58*c087a94bSLad Prabhakar #define CR_BWS_MASK	(0x3 << 20) /* FSI2 */
59*c087a94bSLad Prabhakar #define CR_BWS_24	(0x0 << 20) /* FSI2 */
60*c087a94bSLad Prabhakar #define CR_BWS_16	(0x1 << 20) /* FSI2 */
61*c087a94bSLad Prabhakar #define CR_BWS_20	(0x2 << 20) /* FSI2 */
62*c087a94bSLad Prabhakar 
63*c087a94bSLad Prabhakar #define CR_DTMD_PCM		(0x0 << 8) /* FSI2 */
64*c087a94bSLad Prabhakar #define CR_DTMD_SPDIF_PCM	(0x1 << 8) /* FSI2 */
65*c087a94bSLad Prabhakar #define CR_DTMD_SPDIF_STREAM	(0x2 << 8) /* FSI2 */
66*c087a94bSLad Prabhakar 
67*c087a94bSLad Prabhakar #define CR_MONO		(0x0 << 4)
68*c087a94bSLad Prabhakar #define CR_MONO_D	(0x1 << 4)
69*c087a94bSLad Prabhakar #define CR_PCM		(0x2 << 4)
70*c087a94bSLad Prabhakar #define CR_I2S		(0x3 << 4)
71*c087a94bSLad Prabhakar #define CR_TDM		(0x4 << 4)
72*c087a94bSLad Prabhakar #define CR_TDM_D	(0x5 << 4)
73*c087a94bSLad Prabhakar 
74*c087a94bSLad Prabhakar /* OUT_DMAC */
75*c087a94bSLad Prabhakar /* IN_DMAC */
76*c087a94bSLad Prabhakar #define VDMD_MASK	(0x3 << 4)
77*c087a94bSLad Prabhakar #define VDMD_FRONT	(0x0 << 4) /* Package in front */
78*c087a94bSLad Prabhakar #define VDMD_BACK	(0x1 << 4) /* Package in back */
79*c087a94bSLad Prabhakar #define VDMD_STREAM	(0x2 << 4) /* Stream mode(16bit * 2) */
80*c087a94bSLad Prabhakar 
81*c087a94bSLad Prabhakar #define DMA_ON		(0x1 << 0)
82*c087a94bSLad Prabhakar 
83*c087a94bSLad Prabhakar /* DOFF_CTL */
84*c087a94bSLad Prabhakar /* DIFF_CTL */
85*c087a94bSLad Prabhakar #define IRQ_HALF	0x00100000
86*c087a94bSLad Prabhakar #define FIFO_CLR	0x00000001
87*c087a94bSLad Prabhakar 
88*c087a94bSLad Prabhakar /* DOFF_ST */
89*c087a94bSLad Prabhakar #define ERR_OVER	0x00000010
90*c087a94bSLad Prabhakar #define ERR_UNDER	0x00000001
91*c087a94bSLad Prabhakar #define ST_ERR		(ERR_OVER | ERR_UNDER)
92*c087a94bSLad Prabhakar 
93*c087a94bSLad Prabhakar /* CKG1 */
94*c087a94bSLad Prabhakar #define ACKMD_MASK	0x00007000
95*c087a94bSLad Prabhakar #define BPFMD_MASK	0x00000700
96*c087a94bSLad Prabhakar #define DIMD		(1 << 4)
97*c087a94bSLad Prabhakar #define DOMD		(1 << 0)
98*c087a94bSLad Prabhakar 
99*c087a94bSLad Prabhakar /* A/B MST_CTLR */
100*c087a94bSLad Prabhakar #define BP	(1 << 4)	/* Fix the signal of Biphase output */
101*c087a94bSLad Prabhakar #define SE	(1 << 0)	/* Fix the master clock */
102*c087a94bSLad Prabhakar 
103*c087a94bSLad Prabhakar /* CLK_RST */
104*c087a94bSLad Prabhakar #define CRB	(1 << 4)
105*c087a94bSLad Prabhakar #define CRA	(1 << 0)
106*c087a94bSLad Prabhakar 
107*c087a94bSLad Prabhakar /* IO SHIFT / MACRO */
108*c087a94bSLad Prabhakar #define BI_SHIFT	12
109*c087a94bSLad Prabhakar #define BO_SHIFT	8
110*c087a94bSLad Prabhakar #define AI_SHIFT	4
111*c087a94bSLad Prabhakar #define AO_SHIFT	0
112*c087a94bSLad Prabhakar #define AB_IO(param, shift)	(param << shift)
113*c087a94bSLad Prabhakar 
114*c087a94bSLad Prabhakar /* SOFT_RST */
115*c087a94bSLad Prabhakar #define PBSR		(1 << 12) /* Port B Software Reset */
116*c087a94bSLad Prabhakar #define PASR		(1 <<  8) /* Port A Software Reset */
117*c087a94bSLad Prabhakar #define IR		(1 <<  4) /* Interrupt Reset */
118*c087a94bSLad Prabhakar #define FSISR		(1 <<  0) /* Software Reset */
119*c087a94bSLad Prabhakar 
120*c087a94bSLad Prabhakar /* OUT_SEL (FSI2) */
121*c087a94bSLad Prabhakar #define DMMD		(1 << 4) /* SPDIF output timing 0: Biphase only */
122*c087a94bSLad Prabhakar 				 /*			1: Biphase and serial */
123*c087a94bSLad Prabhakar 
124*c087a94bSLad Prabhakar /* FIFO_SZ */
125*c087a94bSLad Prabhakar #define FIFO_SZ_MASK	0x7
126*c087a94bSLad Prabhakar 
127*c087a94bSLad Prabhakar #define FSI_RATES SNDRV_PCM_RATE_8000_96000
128*c087a94bSLad Prabhakar 
129*c087a94bSLad Prabhakar #define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)
130*c087a94bSLad Prabhakar 
131*c087a94bSLad Prabhakar /*
132*c087a94bSLad Prabhakar  * bus options
133*c087a94bSLad Prabhakar  *
134*c087a94bSLad Prabhakar  * 0x000000BA
135*c087a94bSLad Prabhakar  *
136*c087a94bSLad Prabhakar  * A : sample widtht 16bit setting
137*c087a94bSLad Prabhakar  * B : sample widtht 24bit setting
138*c087a94bSLad Prabhakar  */
139*c087a94bSLad Prabhakar 
140*c087a94bSLad Prabhakar #define SHIFT_16DATA		0
141*c087a94bSLad Prabhakar #define SHIFT_24DATA		4
142*c087a94bSLad Prabhakar 
143*c087a94bSLad Prabhakar #define PACKAGE_24BITBUS_BACK		0
144*c087a94bSLad Prabhakar #define PACKAGE_24BITBUS_FRONT		1
145*c087a94bSLad Prabhakar #define PACKAGE_16BITBUS_STREAM		2
146*c087a94bSLad Prabhakar 
147*c087a94bSLad Prabhakar #define BUSOP_SET(s, a)	((a) << SHIFT_ ## s ## DATA)
148*c087a94bSLad Prabhakar #define BUSOP_GET(s, a)	(((a) >> SHIFT_ ## s ## DATA) & 0xF)
149*c087a94bSLad Prabhakar 
150*c087a94bSLad Prabhakar /*
151*c087a94bSLad Prabhakar  * FSI driver use below type name for variable
152*c087a94bSLad Prabhakar  *
153*c087a94bSLad Prabhakar  * xxx_num	: number of data
154*c087a94bSLad Prabhakar  * xxx_pos	: position of data
155*c087a94bSLad Prabhakar  * xxx_capa	: capacity of data
156*c087a94bSLad Prabhakar  */
157*c087a94bSLad Prabhakar 
158*c087a94bSLad Prabhakar /*
159*c087a94bSLad Prabhakar  *	period/frame/sample image
160*c087a94bSLad Prabhakar  *
161*c087a94bSLad Prabhakar  * ex) PCM (2ch)
162*c087a94bSLad Prabhakar  *
163*c087a94bSLad Prabhakar  * period pos					   period pos
164*c087a94bSLad Prabhakar  *   [n]					     [n + 1]
165*c087a94bSLad Prabhakar  *   |<-------------------- period--------------------->|
166*c087a94bSLad Prabhakar  * ==|============================================ ... =|==
167*c087a94bSLad Prabhakar  *   |							|
168*c087a94bSLad Prabhakar  *   ||<-----  frame ----->|<------ frame ----->|  ...	|
169*c087a94bSLad Prabhakar  *   |+--------------------+--------------------+- ...	|
170*c087a94bSLad Prabhakar  *   ||[ sample ][ sample ]|[ sample ][ sample ]|  ...	|
171*c087a94bSLad Prabhakar  *   |+--------------------+--------------------+- ...	|
172*c087a94bSLad Prabhakar  * ==|============================================ ... =|==
173*c087a94bSLad Prabhakar  */
174*c087a94bSLad Prabhakar 
175*c087a94bSLad Prabhakar /*
176*c087a94bSLad Prabhakar  *	FSI FIFO image
177*c087a94bSLad Prabhakar  *
178*c087a94bSLad Prabhakar  *	|	     |
179*c087a94bSLad Prabhakar  *	|	     |
180*c087a94bSLad Prabhakar  *	| [ sample ] |
181*c087a94bSLad Prabhakar  *	| [ sample ] |
182*c087a94bSLad Prabhakar  *	| [ sample ] |
183*c087a94bSLad Prabhakar  *	| [ sample ] |
184*c087a94bSLad Prabhakar  *		--> go to codecs
185*c087a94bSLad Prabhakar  */
186*c087a94bSLad Prabhakar 
187*c087a94bSLad Prabhakar /*
188*c087a94bSLad Prabhakar  *	FSI clock
189*c087a94bSLad Prabhakar  *
190*c087a94bSLad Prabhakar  * FSIxCLK [CPG] (ick) ------->	|
191*c087a94bSLad Prabhakar  *				|-> FSI_DIV (div)-> FSI2
192*c087a94bSLad Prabhakar  * FSIxCK [external] (xck) --->	|
193*c087a94bSLad Prabhakar  */
194*c087a94bSLad Prabhakar 
195*c087a94bSLad Prabhakar /*
196*c087a94bSLad Prabhakar  *		struct
197*c087a94bSLad Prabhakar  */
198*c087a94bSLad Prabhakar 
199*c087a94bSLad Prabhakar struct fsi_stream_handler;
200*c087a94bSLad Prabhakar struct fsi_stream {
201*c087a94bSLad Prabhakar 
202*c087a94bSLad Prabhakar 	/*
203*c087a94bSLad Prabhakar 	 * these are initialized by fsi_stream_init()
204*c087a94bSLad Prabhakar 	 */
205*c087a94bSLad Prabhakar 	struct snd_pcm_substream *substream;
206*c087a94bSLad Prabhakar 	int fifo_sample_capa;	/* sample capacity of FSI FIFO */
207*c087a94bSLad Prabhakar 	int buff_sample_capa;	/* sample capacity of ALSA buffer */
208*c087a94bSLad Prabhakar 	int buff_sample_pos;	/* sample position of ALSA buffer */
209*c087a94bSLad Prabhakar 	int period_samples;	/* sample number / 1 period */
210*c087a94bSLad Prabhakar 	int period_pos;		/* current period position */
211*c087a94bSLad Prabhakar 	int sample_width;	/* sample width */
212*c087a94bSLad Prabhakar 	int uerr_num;
213*c087a94bSLad Prabhakar 	int oerr_num;
214*c087a94bSLad Prabhakar 
215*c087a94bSLad Prabhakar 	/*
216*c087a94bSLad Prabhakar 	 * bus options
217*c087a94bSLad Prabhakar 	 */
218*c087a94bSLad Prabhakar 	u32 bus_option;
219*c087a94bSLad Prabhakar 
220*c087a94bSLad Prabhakar 	/*
221*c087a94bSLad Prabhakar 	 * these are initialized by fsi_handler_init()
222*c087a94bSLad Prabhakar 	 */
223*c087a94bSLad Prabhakar 	struct fsi_stream_handler *handler;
224*c087a94bSLad Prabhakar 	struct fsi_priv		*priv;
225*c087a94bSLad Prabhakar 
226*c087a94bSLad Prabhakar 	/*
227*c087a94bSLad Prabhakar 	 * these are for DMAEngine
228*c087a94bSLad Prabhakar 	 */
229*c087a94bSLad Prabhakar 	struct dma_chan		*chan;
230*c087a94bSLad Prabhakar 	int			dma_id;
231*c087a94bSLad Prabhakar };
232*c087a94bSLad Prabhakar 
233*c087a94bSLad Prabhakar struct fsi_clk {
234*c087a94bSLad Prabhakar 	/* see [FSI clock] */
235*c087a94bSLad Prabhakar 	struct clk *own;
236*c087a94bSLad Prabhakar 	struct clk *xck;
237*c087a94bSLad Prabhakar 	struct clk *ick;
238*c087a94bSLad Prabhakar 	struct clk *div;
239*c087a94bSLad Prabhakar 	int (*set_rate)(struct device *dev,
240*c087a94bSLad Prabhakar 			struct fsi_priv *fsi);
241*c087a94bSLad Prabhakar 
242*c087a94bSLad Prabhakar 	unsigned long rate;
243*c087a94bSLad Prabhakar 	unsigned int count;
244*c087a94bSLad Prabhakar };
245*c087a94bSLad Prabhakar 
246*c087a94bSLad Prabhakar struct fsi_priv {
247*c087a94bSLad Prabhakar 	void __iomem *base;
248*c087a94bSLad Prabhakar 	phys_addr_t phys;
249*c087a94bSLad Prabhakar 	struct fsi_master *master;
250*c087a94bSLad Prabhakar 
251*c087a94bSLad Prabhakar 	struct fsi_stream playback;
252*c087a94bSLad Prabhakar 	struct fsi_stream capture;
253*c087a94bSLad Prabhakar 
254*c087a94bSLad Prabhakar 	struct fsi_clk clock;
255*c087a94bSLad Prabhakar 
256*c087a94bSLad Prabhakar 	u32 fmt;
257*c087a94bSLad Prabhakar 
258*c087a94bSLad Prabhakar 	int chan_num:16;
259*c087a94bSLad Prabhakar 	unsigned int clk_master:1;
260*c087a94bSLad Prabhakar 	unsigned int clk_cpg:1;
261*c087a94bSLad Prabhakar 	unsigned int spdif:1;
262*c087a94bSLad Prabhakar 	unsigned int enable_stream:1;
263*c087a94bSLad Prabhakar 	unsigned int bit_clk_inv:1;
264*c087a94bSLad Prabhakar 	unsigned int lr_clk_inv:1;
265*c087a94bSLad Prabhakar };
266*c087a94bSLad Prabhakar 
267*c087a94bSLad Prabhakar struct fsi_stream_handler {
268*c087a94bSLad Prabhakar 	int (*init)(struct fsi_priv *fsi, struct fsi_stream *io);
269*c087a94bSLad Prabhakar 	int (*quit)(struct fsi_priv *fsi, struct fsi_stream *io);
270*c087a94bSLad Prabhakar 	int (*probe)(struct fsi_priv *fsi, struct fsi_stream *io, struct device *dev);
271*c087a94bSLad Prabhakar 	int (*transfer)(struct fsi_priv *fsi, struct fsi_stream *io);
272*c087a94bSLad Prabhakar 	int (*remove)(struct fsi_priv *fsi, struct fsi_stream *io);
273*c087a94bSLad Prabhakar 	int (*start_stop)(struct fsi_priv *fsi, struct fsi_stream *io,
274*c087a94bSLad Prabhakar 			   int enable);
275*c087a94bSLad Prabhakar };
276*c087a94bSLad Prabhakar #define fsi_stream_handler_call(io, func, args...)	\
277*c087a94bSLad Prabhakar 	(!(io) ? -ENODEV :				\
278*c087a94bSLad Prabhakar 	 !((io)->handler->func) ? 0 :			\
279*c087a94bSLad Prabhakar 	 (io)->handler->func(args))
280*c087a94bSLad Prabhakar 
281*c087a94bSLad Prabhakar struct fsi_core {
282*c087a94bSLad Prabhakar 	int ver;
283*c087a94bSLad Prabhakar 
284*c087a94bSLad Prabhakar 	u32 int_st;
285*c087a94bSLad Prabhakar 	u32 iemsk;
286*c087a94bSLad Prabhakar 	u32 imsk;
287*c087a94bSLad Prabhakar 	u32 a_mclk;
288*c087a94bSLad Prabhakar 	u32 b_mclk;
289*c087a94bSLad Prabhakar };
290*c087a94bSLad Prabhakar 
291*c087a94bSLad Prabhakar struct fsi_master {
292*c087a94bSLad Prabhakar 	void __iomem *base;
293*c087a94bSLad Prabhakar 	struct fsi_priv fsia;
294*c087a94bSLad Prabhakar 	struct fsi_priv fsib;
295*c087a94bSLad Prabhakar 	const struct fsi_core *core;
296*c087a94bSLad Prabhakar 	spinlock_t lock;
297*c087a94bSLad Prabhakar };
298*c087a94bSLad Prabhakar 
299*c087a94bSLad Prabhakar static inline int fsi_stream_is_play(struct fsi_priv *fsi,
300*c087a94bSLad Prabhakar 				     struct fsi_stream *io)
301*c087a94bSLad Prabhakar {
302*c087a94bSLad Prabhakar 	return &fsi->playback == io;
303*c087a94bSLad Prabhakar }
304*c087a94bSLad Prabhakar 
305*c087a94bSLad Prabhakar 
306*c087a94bSLad Prabhakar /*
307*c087a94bSLad Prabhakar  *		basic read write function
308*c087a94bSLad Prabhakar  */
309*c087a94bSLad Prabhakar 
310*c087a94bSLad Prabhakar static void __fsi_reg_write(u32 __iomem *reg, u32 data)
311*c087a94bSLad Prabhakar {
312*c087a94bSLad Prabhakar 	/* valid data area is 24bit */
313*c087a94bSLad Prabhakar 	data &= 0x00ffffff;
314*c087a94bSLad Prabhakar 
315*c087a94bSLad Prabhakar 	__raw_writel(data, reg);
316*c087a94bSLad Prabhakar }
317*c087a94bSLad Prabhakar 
318*c087a94bSLad Prabhakar static u32 __fsi_reg_read(u32 __iomem *reg)
319*c087a94bSLad Prabhakar {
320*c087a94bSLad Prabhakar 	return __raw_readl(reg);
321*c087a94bSLad Prabhakar }
322*c087a94bSLad Prabhakar 
323*c087a94bSLad Prabhakar static void __fsi_reg_mask_set(u32 __iomem *reg, u32 mask, u32 data)
324*c087a94bSLad Prabhakar {
325*c087a94bSLad Prabhakar 	u32 val = __fsi_reg_read(reg);
326*c087a94bSLad Prabhakar 
327*c087a94bSLad Prabhakar 	val &= ~mask;
328*c087a94bSLad Prabhakar 	val |= data & mask;
329*c087a94bSLad Prabhakar 
330*c087a94bSLad Prabhakar 	__fsi_reg_write(reg, val);
331*c087a94bSLad Prabhakar }
332*c087a94bSLad Prabhakar 
333*c087a94bSLad Prabhakar #define fsi_reg_write(p, r, d)\
334*c087a94bSLad Prabhakar 	__fsi_reg_write((p->base + REG_##r), d)
335*c087a94bSLad Prabhakar 
336*c087a94bSLad Prabhakar #define fsi_reg_read(p, r)\
337*c087a94bSLad Prabhakar 	__fsi_reg_read((p->base + REG_##r))
338*c087a94bSLad Prabhakar 
339*c087a94bSLad Prabhakar #define fsi_reg_mask_set(p, r, m, d)\
340*c087a94bSLad Prabhakar 	__fsi_reg_mask_set((p->base + REG_##r), m, d)
341*c087a94bSLad Prabhakar 
342*c087a94bSLad Prabhakar #define fsi_master_read(p, r) _fsi_master_read(p, MST_##r)
343*c087a94bSLad Prabhakar #define fsi_core_read(p, r)   _fsi_master_read(p, p->core->r)
344*c087a94bSLad Prabhakar static u32 _fsi_master_read(struct fsi_master *master, u32 reg)
345*c087a94bSLad Prabhakar {
346*c087a94bSLad Prabhakar 	u32 ret;
347*c087a94bSLad Prabhakar 	unsigned long flags;
348*c087a94bSLad Prabhakar 
349*c087a94bSLad Prabhakar 	spin_lock_irqsave(&master->lock, flags);
350*c087a94bSLad Prabhakar 	ret = __fsi_reg_read(master->base + reg);
351*c087a94bSLad Prabhakar 	spin_unlock_irqrestore(&master->lock, flags);
352*c087a94bSLad Prabhakar 
353*c087a94bSLad Prabhakar 	return ret;
354*c087a94bSLad Prabhakar }
355*c087a94bSLad Prabhakar 
356*c087a94bSLad Prabhakar #define fsi_master_mask_set(p, r, m, d) _fsi_master_mask_set(p, MST_##r, m, d)
357*c087a94bSLad Prabhakar #define fsi_core_mask_set(p, r, m, d)  _fsi_master_mask_set(p, p->core->r, m, d)
358*c087a94bSLad Prabhakar static void _fsi_master_mask_set(struct fsi_master *master,
359*c087a94bSLad Prabhakar 			       u32 reg, u32 mask, u32 data)
360*c087a94bSLad Prabhakar {
361*c087a94bSLad Prabhakar 	unsigned long flags;
362*c087a94bSLad Prabhakar 
363*c087a94bSLad Prabhakar 	spin_lock_irqsave(&master->lock, flags);
364*c087a94bSLad Prabhakar 	__fsi_reg_mask_set(master->base + reg, mask, data);
365*c087a94bSLad Prabhakar 	spin_unlock_irqrestore(&master->lock, flags);
366*c087a94bSLad Prabhakar }
367*c087a94bSLad Prabhakar 
368*c087a94bSLad Prabhakar /*
369*c087a94bSLad Prabhakar  *		basic function
370*c087a94bSLad Prabhakar  */
371*c087a94bSLad Prabhakar static int fsi_version(struct fsi_master *master)
372*c087a94bSLad Prabhakar {
373*c087a94bSLad Prabhakar 	return master->core->ver;
374*c087a94bSLad Prabhakar }
375*c087a94bSLad Prabhakar 
376*c087a94bSLad Prabhakar static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
377*c087a94bSLad Prabhakar {
378*c087a94bSLad Prabhakar 	return fsi->master;
379*c087a94bSLad Prabhakar }
380*c087a94bSLad Prabhakar 
381*c087a94bSLad Prabhakar static int fsi_is_clk_master(struct fsi_priv *fsi)
382*c087a94bSLad Prabhakar {
383*c087a94bSLad Prabhakar 	return fsi->clk_master;
384*c087a94bSLad Prabhakar }
385*c087a94bSLad Prabhakar 
386*c087a94bSLad Prabhakar static int fsi_is_port_a(struct fsi_priv *fsi)
387*c087a94bSLad Prabhakar {
388*c087a94bSLad Prabhakar 	return fsi->master->base == fsi->base;
389*c087a94bSLad Prabhakar }
390*c087a94bSLad Prabhakar 
391*c087a94bSLad Prabhakar static int fsi_is_spdif(struct fsi_priv *fsi)
392*c087a94bSLad Prabhakar {
393*c087a94bSLad Prabhakar 	return fsi->spdif;
394*c087a94bSLad Prabhakar }
395*c087a94bSLad Prabhakar 
396*c087a94bSLad Prabhakar static int fsi_is_enable_stream(struct fsi_priv *fsi)
397*c087a94bSLad Prabhakar {
398*c087a94bSLad Prabhakar 	return fsi->enable_stream;
399*c087a94bSLad Prabhakar }
400*c087a94bSLad Prabhakar 
401*c087a94bSLad Prabhakar static int fsi_is_play(struct snd_pcm_substream *substream)
402*c087a94bSLad Prabhakar {
403*c087a94bSLad Prabhakar 	return substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
404*c087a94bSLad Prabhakar }
405*c087a94bSLad Prabhakar 
406*c087a94bSLad Prabhakar static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
407*c087a94bSLad Prabhakar {
408*c087a94bSLad Prabhakar 	struct snd_soc_pcm_runtime *rtd = snd_soc_substream_to_rtd(substream);
409*c087a94bSLad Prabhakar 
410*c087a94bSLad Prabhakar 	return  snd_soc_rtd_to_cpu(rtd, 0);
411*c087a94bSLad Prabhakar }
412*c087a94bSLad Prabhakar 
413*c087a94bSLad Prabhakar static struct fsi_priv *fsi_get_priv_frm_dai(struct snd_soc_dai *dai)
414*c087a94bSLad Prabhakar {
415*c087a94bSLad Prabhakar 	struct fsi_master *master = snd_soc_dai_get_drvdata(dai);
416*c087a94bSLad Prabhakar 
417*c087a94bSLad Prabhakar 	if (dai->id == 0)
418*c087a94bSLad Prabhakar 		return &master->fsia;
419*c087a94bSLad Prabhakar 	else
420*c087a94bSLad Prabhakar 		return &master->fsib;
421*c087a94bSLad Prabhakar }
422*c087a94bSLad Prabhakar 
423*c087a94bSLad Prabhakar static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
424*c087a94bSLad Prabhakar {
425*c087a94bSLad Prabhakar 	return fsi_get_priv_frm_dai(fsi_get_dai(substream));
426*c087a94bSLad Prabhakar }
427*c087a94bSLad Prabhakar 
428*c087a94bSLad Prabhakar static u32 fsi_get_port_shift(struct fsi_priv *fsi, struct fsi_stream *io)
429*c087a94bSLad Prabhakar {
430*c087a94bSLad Prabhakar 	int is_play = fsi_stream_is_play(fsi, io);
431*c087a94bSLad Prabhakar 	int is_porta = fsi_is_port_a(fsi);
432*c087a94bSLad Prabhakar 	u32 shift;
433*c087a94bSLad Prabhakar 
434*c087a94bSLad Prabhakar 	if (is_porta)
435*c087a94bSLad Prabhakar 		shift = is_play ? AO_SHIFT : AI_SHIFT;
436*c087a94bSLad Prabhakar 	else
437*c087a94bSLad Prabhakar 		shift = is_play ? BO_SHIFT : BI_SHIFT;
438*c087a94bSLad Prabhakar 
439*c087a94bSLad Prabhakar 	return shift;
440*c087a94bSLad Prabhakar }
441*c087a94bSLad Prabhakar 
442*c087a94bSLad Prabhakar static int fsi_frame2sample(struct fsi_priv *fsi, int frames)
443*c087a94bSLad Prabhakar {
444*c087a94bSLad Prabhakar 	return frames * fsi->chan_num;
445*c087a94bSLad Prabhakar }
446*c087a94bSLad Prabhakar 
447*c087a94bSLad Prabhakar static int fsi_sample2frame(struct fsi_priv *fsi, int samples)
448*c087a94bSLad Prabhakar {
449*c087a94bSLad Prabhakar 	return samples / fsi->chan_num;
450*c087a94bSLad Prabhakar }
451*c087a94bSLad Prabhakar 
452*c087a94bSLad Prabhakar static int fsi_get_current_fifo_samples(struct fsi_priv *fsi,
453*c087a94bSLad Prabhakar 					struct fsi_stream *io)
454*c087a94bSLad Prabhakar {
455*c087a94bSLad Prabhakar 	int is_play = fsi_stream_is_play(fsi, io);
456*c087a94bSLad Prabhakar 	u32 status;
457*c087a94bSLad Prabhakar 	int frames;
458*c087a94bSLad Prabhakar 
459*c087a94bSLad Prabhakar 	status = is_play ?
460*c087a94bSLad Prabhakar 		fsi_reg_read(fsi, DOFF_ST) :
461*c087a94bSLad Prabhakar 		fsi_reg_read(fsi, DIFF_ST);
462*c087a94bSLad Prabhakar 
463*c087a94bSLad Prabhakar 	frames = 0x1ff & (status >> 8);
464*c087a94bSLad Prabhakar 
465*c087a94bSLad Prabhakar 	return fsi_frame2sample(fsi, frames);
466*c087a94bSLad Prabhakar }
467*c087a94bSLad Prabhakar 
468*c087a94bSLad Prabhakar static void fsi_count_fifo_err(struct fsi_priv *fsi)
469*c087a94bSLad Prabhakar {
470*c087a94bSLad Prabhakar 	u32 ostatus = fsi_reg_read(fsi, DOFF_ST);
471*c087a94bSLad Prabhakar 	u32 istatus = fsi_reg_read(fsi, DIFF_ST);
472*c087a94bSLad Prabhakar 
473*c087a94bSLad Prabhakar 	if (ostatus & ERR_OVER)
474*c087a94bSLad Prabhakar 		fsi->playback.oerr_num++;
475*c087a94bSLad Prabhakar 
476*c087a94bSLad Prabhakar 	if (ostatus & ERR_UNDER)
477*c087a94bSLad Prabhakar 		fsi->playback.uerr_num++;
478*c087a94bSLad Prabhakar 
479*c087a94bSLad Prabhakar 	if (istatus & ERR_OVER)
480*c087a94bSLad Prabhakar 		fsi->capture.oerr_num++;
481*c087a94bSLad Prabhakar 
482*c087a94bSLad Prabhakar 	if (istatus & ERR_UNDER)
483*c087a94bSLad Prabhakar 		fsi->capture.uerr_num++;
484*c087a94bSLad Prabhakar 
485*c087a94bSLad Prabhakar 	fsi_reg_write(fsi, DOFF_ST, 0);
486*c087a94bSLad Prabhakar 	fsi_reg_write(fsi, DIFF_ST, 0);
487*c087a94bSLad Prabhakar }
488*c087a94bSLad Prabhakar 
489*c087a94bSLad Prabhakar /*
490*c087a94bSLad Prabhakar  *		fsi_stream_xx() function
491*c087a94bSLad Prabhakar  */
492*c087a94bSLad Prabhakar static inline struct fsi_stream *fsi_stream_get(struct fsi_priv *fsi,
493*c087a94bSLad Prabhakar 					struct snd_pcm_substream *substream)
494*c087a94bSLad Prabhakar {
495*c087a94bSLad Prabhakar 	return fsi_is_play(substream) ? &fsi->playback : &fsi->capture;
496*c087a94bSLad Prabhakar }
497*c087a94bSLad Prabhakar 
498*c087a94bSLad Prabhakar static int fsi_stream_is_working(struct fsi_priv *fsi,
499*c087a94bSLad Prabhakar 				 struct fsi_stream *io)
500*c087a94bSLad Prabhakar {
501*c087a94bSLad Prabhakar 	struct fsi_master *master = fsi_get_master(fsi);
502*c087a94bSLad Prabhakar 	unsigned long flags;
503*c087a94bSLad Prabhakar 	int ret;
504*c087a94bSLad Prabhakar 
505*c087a94bSLad Prabhakar 	spin_lock_irqsave(&master->lock, flags);
506*c087a94bSLad Prabhakar 	ret = !!(io->substream && io->substream->runtime);
507*c087a94bSLad Prabhakar 	spin_unlock_irqrestore(&master->lock, flags);
508*c087a94bSLad Prabhakar 
509*c087a94bSLad Prabhakar 	return ret;
510*c087a94bSLad Prabhakar }
511*c087a94bSLad Prabhakar 
512*c087a94bSLad Prabhakar static struct fsi_priv *fsi_stream_to_priv(struct fsi_stream *io)
513*c087a94bSLad Prabhakar {
514*c087a94bSLad Prabhakar 	return io->priv;
515*c087a94bSLad Prabhakar }
516*c087a94bSLad Prabhakar 
517*c087a94bSLad Prabhakar static void fsi_stream_init(struct fsi_priv *fsi,
518*c087a94bSLad Prabhakar 			    struct fsi_stream *io,
519*c087a94bSLad Prabhakar 			    struct snd_pcm_substream *substream)
520*c087a94bSLad Prabhakar {
521*c087a94bSLad Prabhakar 	struct snd_pcm_runtime *runtime = substream->runtime;
522*c087a94bSLad Prabhakar 	struct fsi_master *master = fsi_get_master(fsi);
523*c087a94bSLad Prabhakar 	unsigned long flags;
524*c087a94bSLad Prabhakar 
525*c087a94bSLad Prabhakar 	spin_lock_irqsave(&master->lock, flags);
526*c087a94bSLad Prabhakar 	io->substream	= substream;
527*c087a94bSLad Prabhakar 	io->buff_sample_capa	= fsi_frame2sample(fsi, runtime->buffer_size);
528*c087a94bSLad Prabhakar 	io->buff_sample_pos	= 0;
529*c087a94bSLad Prabhakar 	io->period_samples	= fsi_frame2sample(fsi, runtime->period_size);
530*c087a94bSLad Prabhakar 	io->period_pos		= 0;
531*c087a94bSLad Prabhakar 	io->sample_width	= samples_to_bytes(runtime, 1);
532*c087a94bSLad Prabhakar 	io->bus_option		= 0;
533*c087a94bSLad Prabhakar 	io->oerr_num	= -1; /* ignore 1st err */
534*c087a94bSLad Prabhakar 	io->uerr_num	= -1; /* ignore 1st err */
535*c087a94bSLad Prabhakar 	fsi_stream_handler_call(io, init, fsi, io);
536*c087a94bSLad Prabhakar 	spin_unlock_irqrestore(&master->lock, flags);
537*c087a94bSLad Prabhakar }
538*c087a94bSLad Prabhakar 
539*c087a94bSLad Prabhakar static void fsi_stream_quit(struct fsi_priv *fsi, struct fsi_stream *io)
540*c087a94bSLad Prabhakar {
541*c087a94bSLad Prabhakar 	struct snd_soc_dai *dai = fsi_get_dai(io->substream);
542*c087a94bSLad Prabhakar 	struct fsi_master *master = fsi_get_master(fsi);
543*c087a94bSLad Prabhakar 	unsigned long flags;
544*c087a94bSLad Prabhakar 
545*c087a94bSLad Prabhakar 	spin_lock_irqsave(&master->lock, flags);
546*c087a94bSLad Prabhakar 
547*c087a94bSLad Prabhakar 	if (io->oerr_num > 0)
548*c087a94bSLad Prabhakar 		dev_err(dai->dev, "over_run = %d\n", io->oerr_num);
549*c087a94bSLad Prabhakar 
550*c087a94bSLad Prabhakar 	if (io->uerr_num > 0)
551*c087a94bSLad Prabhakar 		dev_err(dai->dev, "under_run = %d\n", io->uerr_num);
552*c087a94bSLad Prabhakar 
553*c087a94bSLad Prabhakar 	fsi_stream_handler_call(io, quit, fsi, io);
554*c087a94bSLad Prabhakar 	io->substream	= NULL;
555*c087a94bSLad Prabhakar 	io->buff_sample_capa	= 0;
556*c087a94bSLad Prabhakar 	io->buff_sample_pos	= 0;
557*c087a94bSLad Prabhakar 	io->period_samples	= 0;
558*c087a94bSLad Prabhakar 	io->period_pos		= 0;
559*c087a94bSLad Prabhakar 	io->sample_width	= 0;
560*c087a94bSLad Prabhakar 	io->bus_option		= 0;
561*c087a94bSLad Prabhakar 	io->oerr_num	= 0;
562*c087a94bSLad Prabhakar 	io->uerr_num	= 0;
563*c087a94bSLad Prabhakar 	spin_unlock_irqrestore(&master->lock, flags);
564*c087a94bSLad Prabhakar }
565*c087a94bSLad Prabhakar 
566*c087a94bSLad Prabhakar static int fsi_stream_transfer(struct fsi_stream *io)
567*c087a94bSLad Prabhakar {
568*c087a94bSLad Prabhakar 	struct fsi_priv *fsi = fsi_stream_to_priv(io);
569*c087a94bSLad Prabhakar 	if (!fsi)
570*c087a94bSLad Prabhakar 		return -EIO;
571*c087a94bSLad Prabhakar 
572*c087a94bSLad Prabhakar 	return fsi_stream_handler_call(io, transfer, fsi, io);
573*c087a94bSLad Prabhakar }
574*c087a94bSLad Prabhakar 
575*c087a94bSLad Prabhakar #define fsi_stream_start(fsi, io)\
576*c087a94bSLad Prabhakar 	fsi_stream_handler_call(io, start_stop, fsi, io, 1)
577*c087a94bSLad Prabhakar 
578*c087a94bSLad Prabhakar #define fsi_stream_stop(fsi, io)\
579*c087a94bSLad Prabhakar 	fsi_stream_handler_call(io, start_stop, fsi, io, 0)
580*c087a94bSLad Prabhakar 
581*c087a94bSLad Prabhakar static int fsi_stream_probe(struct fsi_priv *fsi, struct device *dev)
582*c087a94bSLad Prabhakar {
583*c087a94bSLad Prabhakar 	struct fsi_stream *io;
584*c087a94bSLad Prabhakar 	int ret1, ret2;
585*c087a94bSLad Prabhakar 
586*c087a94bSLad Prabhakar 	io = &fsi->playback;
587*c087a94bSLad Prabhakar 	ret1 = fsi_stream_handler_call(io, probe, fsi, io, dev);
588*c087a94bSLad Prabhakar 
589*c087a94bSLad Prabhakar 	io = &fsi->capture;
590*c087a94bSLad Prabhakar 	ret2 = fsi_stream_handler_call(io, probe, fsi, io, dev);
591*c087a94bSLad Prabhakar 
592*c087a94bSLad Prabhakar 	if (ret1 < 0)
593*c087a94bSLad Prabhakar 		return ret1;
594*c087a94bSLad Prabhakar 	if (ret2 < 0)
595*c087a94bSLad Prabhakar 		return ret2;
596*c087a94bSLad Prabhakar 
597*c087a94bSLad Prabhakar 	return 0;
598*c087a94bSLad Prabhakar }
599*c087a94bSLad Prabhakar 
600*c087a94bSLad Prabhakar static int fsi_stream_remove(struct fsi_priv *fsi)
601*c087a94bSLad Prabhakar {
602*c087a94bSLad Prabhakar 	struct fsi_stream *io;
603*c087a94bSLad Prabhakar 	int ret1, ret2;
604*c087a94bSLad Prabhakar 
605*c087a94bSLad Prabhakar 	io = &fsi->playback;
606*c087a94bSLad Prabhakar 	ret1 = fsi_stream_handler_call(io, remove, fsi, io);
607*c087a94bSLad Prabhakar 
608*c087a94bSLad Prabhakar 	io = &fsi->capture;
609*c087a94bSLad Prabhakar 	ret2 = fsi_stream_handler_call(io, remove, fsi, io);
610*c087a94bSLad Prabhakar 
611*c087a94bSLad Prabhakar 	if (ret1 < 0)
612*c087a94bSLad Prabhakar 		return ret1;
613*c087a94bSLad Prabhakar 	if (ret2 < 0)
614*c087a94bSLad Prabhakar 		return ret2;
615*c087a94bSLad Prabhakar 
616*c087a94bSLad Prabhakar 	return 0;
617*c087a94bSLad Prabhakar }
618*c087a94bSLad Prabhakar 
619*c087a94bSLad Prabhakar /*
620*c087a94bSLad Prabhakar  *	format/bus/dma setting
621*c087a94bSLad Prabhakar  */
622*c087a94bSLad Prabhakar static void fsi_format_bus_setup(struct fsi_priv *fsi, struct fsi_stream *io,
623*c087a94bSLad Prabhakar 				 u32 bus, struct device *dev)
624*c087a94bSLad Prabhakar {
625*c087a94bSLad Prabhakar 	struct fsi_master *master = fsi_get_master(fsi);
626*c087a94bSLad Prabhakar 	int is_play = fsi_stream_is_play(fsi, io);
627*c087a94bSLad Prabhakar 	u32 fmt = fsi->fmt;
628*c087a94bSLad Prabhakar 
629*c087a94bSLad Prabhakar 	if (fsi_version(master) >= 2) {
630*c087a94bSLad Prabhakar 		u32 dma = 0;
631*c087a94bSLad Prabhakar 
632*c087a94bSLad Prabhakar 		/*
633*c087a94bSLad Prabhakar 		 * FSI2 needs DMA/Bus setting
634*c087a94bSLad Prabhakar 		 */
635*c087a94bSLad Prabhakar 		switch (bus) {
636*c087a94bSLad Prabhakar 		case PACKAGE_24BITBUS_FRONT:
637*c087a94bSLad Prabhakar 			fmt |= CR_BWS_24;
638*c087a94bSLad Prabhakar 			dma |= VDMD_FRONT;
639*c087a94bSLad Prabhakar 			dev_dbg(dev, "24bit bus / package in front\n");
640*c087a94bSLad Prabhakar 			break;
641*c087a94bSLad Prabhakar 		case PACKAGE_16BITBUS_STREAM:
642*c087a94bSLad Prabhakar 			fmt |= CR_BWS_16;
643*c087a94bSLad Prabhakar 			dma |= VDMD_STREAM;
644*c087a94bSLad Prabhakar 			dev_dbg(dev, "16bit bus / stream mode\n");
645*c087a94bSLad Prabhakar 			break;
646*c087a94bSLad Prabhakar 		case PACKAGE_24BITBUS_BACK:
647*c087a94bSLad Prabhakar 		default:
648*c087a94bSLad Prabhakar 			fmt |= CR_BWS_24;
649*c087a94bSLad Prabhakar 			dma |= VDMD_BACK;
650*c087a94bSLad Prabhakar 			dev_dbg(dev, "24bit bus / package in back\n");
651*c087a94bSLad Prabhakar 			break;
652*c087a94bSLad Prabhakar 		}
653*c087a94bSLad Prabhakar 
654*c087a94bSLad Prabhakar 		if (is_play)
655*c087a94bSLad Prabhakar 			fsi_reg_write(fsi, OUT_DMAC,	dma);
656*c087a94bSLad Prabhakar 		else
657*c087a94bSLad Prabhakar 			fsi_reg_write(fsi, IN_DMAC,	dma);
658*c087a94bSLad Prabhakar 	}
659*c087a94bSLad Prabhakar 
660*c087a94bSLad Prabhakar 	if (is_play)
661*c087a94bSLad Prabhakar 		fsi_reg_write(fsi, DO_FMT, fmt);
662*c087a94bSLad Prabhakar 	else
663*c087a94bSLad Prabhakar 		fsi_reg_write(fsi, DI_FMT, fmt);
664*c087a94bSLad Prabhakar }
665*c087a94bSLad Prabhakar 
666*c087a94bSLad Prabhakar /*
667*c087a94bSLad Prabhakar  *		irq function
668*c087a94bSLad Prabhakar  */
669*c087a94bSLad Prabhakar 
670*c087a94bSLad Prabhakar static void fsi_irq_enable(struct fsi_priv *fsi, struct fsi_stream *io)
671*c087a94bSLad Prabhakar {
672*c087a94bSLad Prabhakar 	u32 data = AB_IO(1, fsi_get_port_shift(fsi, io));
673*c087a94bSLad Prabhakar 	struct fsi_master *master = fsi_get_master(fsi);
674*c087a94bSLad Prabhakar 
675*c087a94bSLad Prabhakar 	fsi_core_mask_set(master, imsk,  data, data);
676*c087a94bSLad Prabhakar 	fsi_core_mask_set(master, iemsk, data, data);
677*c087a94bSLad Prabhakar }
678*c087a94bSLad Prabhakar 
679*c087a94bSLad Prabhakar static void fsi_irq_disable(struct fsi_priv *fsi, struct fsi_stream *io)
680*c087a94bSLad Prabhakar {
681*c087a94bSLad Prabhakar 	u32 data = AB_IO(1, fsi_get_port_shift(fsi, io));
682*c087a94bSLad Prabhakar 	struct fsi_master *master = fsi_get_master(fsi);
683*c087a94bSLad Prabhakar 
684*c087a94bSLad Prabhakar 	fsi_core_mask_set(master, imsk,  data, 0);
685*c087a94bSLad Prabhakar 	fsi_core_mask_set(master, iemsk, data, 0);
686*c087a94bSLad Prabhakar }
687*c087a94bSLad Prabhakar 
688*c087a94bSLad Prabhakar static u32 fsi_irq_get_status(struct fsi_master *master)
689*c087a94bSLad Prabhakar {
690*c087a94bSLad Prabhakar 	return fsi_core_read(master, int_st);
691*c087a94bSLad Prabhakar }
692*c087a94bSLad Prabhakar 
693*c087a94bSLad Prabhakar static void fsi_irq_clear_status(struct fsi_priv *fsi)
694*c087a94bSLad Prabhakar {
695*c087a94bSLad Prabhakar 	u32 data = 0;
696*c087a94bSLad Prabhakar 	struct fsi_master *master = fsi_get_master(fsi);
697*c087a94bSLad Prabhakar 
698*c087a94bSLad Prabhakar 	data |= AB_IO(1, fsi_get_port_shift(fsi, &fsi->playback));
699*c087a94bSLad Prabhakar 	data |= AB_IO(1, fsi_get_port_shift(fsi, &fsi->capture));
700*c087a94bSLad Prabhakar 
701*c087a94bSLad Prabhakar 	/* clear interrupt factor */
702*c087a94bSLad Prabhakar 	fsi_core_mask_set(master, int_st, data, 0);
703*c087a94bSLad Prabhakar }
704*c087a94bSLad Prabhakar 
705*c087a94bSLad Prabhakar /*
706*c087a94bSLad Prabhakar  *		SPDIF master clock function
707*c087a94bSLad Prabhakar  *
708*c087a94bSLad Prabhakar  * These functions are used later FSI2
709*c087a94bSLad Prabhakar  */
710*c087a94bSLad Prabhakar static void fsi_spdif_clk_ctrl(struct fsi_priv *fsi, int enable)
711*c087a94bSLad Prabhakar {
712*c087a94bSLad Prabhakar 	struct fsi_master *master = fsi_get_master(fsi);
713*c087a94bSLad Prabhakar 	u32 mask, val;
714*c087a94bSLad Prabhakar 
715*c087a94bSLad Prabhakar 	mask = BP | SE;
716*c087a94bSLad Prabhakar 	val = enable ? mask : 0;
717*c087a94bSLad Prabhakar 
718*c087a94bSLad Prabhakar 	fsi_is_port_a(fsi) ?
719*c087a94bSLad Prabhakar 		fsi_core_mask_set(master, a_mclk, mask, val) :
720*c087a94bSLad Prabhakar 		fsi_core_mask_set(master, b_mclk, mask, val);
721*c087a94bSLad Prabhakar }
722*c087a94bSLad Prabhakar 
723*c087a94bSLad Prabhakar /*
724*c087a94bSLad Prabhakar  *		clock function
725*c087a94bSLad Prabhakar  */
726*c087a94bSLad Prabhakar static int fsi_clk_init(struct device *dev,
727*c087a94bSLad Prabhakar 			struct fsi_priv *fsi,
728*c087a94bSLad Prabhakar 			int xck,
729*c087a94bSLad Prabhakar 			int ick,
730*c087a94bSLad Prabhakar 			int div,
731*c087a94bSLad Prabhakar 			int (*set_rate)(struct device *dev,
732*c087a94bSLad Prabhakar 					struct fsi_priv *fsi))
733*c087a94bSLad Prabhakar {
734*c087a94bSLad Prabhakar 	struct fsi_clk *clock = &fsi->clock;
735*c087a94bSLad Prabhakar 	int is_porta = fsi_is_port_a(fsi);
736*c087a94bSLad Prabhakar 
737*c087a94bSLad Prabhakar 	clock->xck	= NULL;
738*c087a94bSLad Prabhakar 	clock->ick	= NULL;
739*c087a94bSLad Prabhakar 	clock->div	= NULL;
740*c087a94bSLad Prabhakar 	clock->rate	= 0;
741*c087a94bSLad Prabhakar 	clock->count	= 0;
742*c087a94bSLad Prabhakar 	clock->set_rate	= set_rate;
743*c087a94bSLad Prabhakar 
744*c087a94bSLad Prabhakar 	clock->own = devm_clk_get(dev, NULL);
745*c087a94bSLad Prabhakar 	if (IS_ERR(clock->own))
746*c087a94bSLad Prabhakar 		return -EINVAL;
747*c087a94bSLad Prabhakar 
748*c087a94bSLad Prabhakar 	/* external clock */
749*c087a94bSLad Prabhakar 	if (xck) {
750*c087a94bSLad Prabhakar 		clock->xck = devm_clk_get(dev, is_porta ? "xcka" : "xckb");
751*c087a94bSLad Prabhakar 		if (IS_ERR(clock->xck)) {
752*c087a94bSLad Prabhakar 			dev_err(dev, "can't get xck clock\n");
753*c087a94bSLad Prabhakar 			return -EINVAL;
754*c087a94bSLad Prabhakar 		}
755*c087a94bSLad Prabhakar 		if (clock->xck == clock->own) {
756*c087a94bSLad Prabhakar 			dev_err(dev, "cpu doesn't support xck clock\n");
757*c087a94bSLad Prabhakar 			return -EINVAL;
758*c087a94bSLad Prabhakar 		}
759*c087a94bSLad Prabhakar 	}
760*c087a94bSLad Prabhakar 
761*c087a94bSLad Prabhakar 	/* FSIACLK/FSIBCLK */
762*c087a94bSLad Prabhakar 	if (ick) {
763*c087a94bSLad Prabhakar 		clock->ick = devm_clk_get(dev,  is_porta ? "icka" : "ickb");
764*c087a94bSLad Prabhakar 		if (IS_ERR(clock->ick)) {
765*c087a94bSLad Prabhakar 			dev_err(dev, "can't get ick clock\n");
766*c087a94bSLad Prabhakar 			return -EINVAL;
767*c087a94bSLad Prabhakar 		}
768*c087a94bSLad Prabhakar 		if (clock->ick == clock->own) {
769*c087a94bSLad Prabhakar 			dev_err(dev, "cpu doesn't support ick clock\n");
770*c087a94bSLad Prabhakar 			return -EINVAL;
771*c087a94bSLad Prabhakar 		}
772*c087a94bSLad Prabhakar 	}
773*c087a94bSLad Prabhakar 
774*c087a94bSLad Prabhakar 	/* FSI-DIV */
775*c087a94bSLad Prabhakar 	if (div) {
776*c087a94bSLad Prabhakar 		clock->div = devm_clk_get(dev,  is_porta ? "diva" : "divb");
777*c087a94bSLad Prabhakar 		if (IS_ERR(clock->div)) {
778*c087a94bSLad Prabhakar 			dev_err(dev, "can't get div clock\n");
779*c087a94bSLad Prabhakar 			return -EINVAL;
780*c087a94bSLad Prabhakar 		}
781*c087a94bSLad Prabhakar 		if (clock->div == clock->own) {
782*c087a94bSLad Prabhakar 			dev_err(dev, "cpu doesn't support div clock\n");
783*c087a94bSLad Prabhakar 			return -EINVAL;
784*c087a94bSLad Prabhakar 		}
785*c087a94bSLad Prabhakar 	}
786*c087a94bSLad Prabhakar 
787*c087a94bSLad Prabhakar 	return 0;
788*c087a94bSLad Prabhakar }
789*c087a94bSLad Prabhakar 
790*c087a94bSLad Prabhakar #define fsi_clk_invalid(fsi) fsi_clk_valid(fsi, 0)
791*c087a94bSLad Prabhakar static void fsi_clk_valid(struct fsi_priv *fsi, unsigned long rate)
792*c087a94bSLad Prabhakar {
793*c087a94bSLad Prabhakar 	fsi->clock.rate = rate;
794*c087a94bSLad Prabhakar }
795*c087a94bSLad Prabhakar 
796*c087a94bSLad Prabhakar static int fsi_clk_is_valid(struct fsi_priv *fsi)
797*c087a94bSLad Prabhakar {
798*c087a94bSLad Prabhakar 	return	fsi->clock.set_rate &&
799*c087a94bSLad Prabhakar 		fsi->clock.rate;
800*c087a94bSLad Prabhakar }
801*c087a94bSLad Prabhakar 
802*c087a94bSLad Prabhakar static int fsi_clk_enable(struct device *dev,
803*c087a94bSLad Prabhakar 			  struct fsi_priv *fsi)
804*c087a94bSLad Prabhakar {
805*c087a94bSLad Prabhakar 	struct fsi_clk *clock = &fsi->clock;
806*c087a94bSLad Prabhakar 	int ret = -EINVAL;
807*c087a94bSLad Prabhakar 
808*c087a94bSLad Prabhakar 	if (!fsi_clk_is_valid(fsi))
809*c087a94bSLad Prabhakar 		return ret;
810*c087a94bSLad Prabhakar 
811*c087a94bSLad Prabhakar 	if (0 == clock->count) {
812*c087a94bSLad Prabhakar 		ret = clock->set_rate(dev, fsi);
813*c087a94bSLad Prabhakar 		if (ret < 0) {
814*c087a94bSLad Prabhakar 			fsi_clk_invalid(fsi);
815*c087a94bSLad Prabhakar 			return ret;
816*c087a94bSLad Prabhakar 		}
817*c087a94bSLad Prabhakar 
818*c087a94bSLad Prabhakar 		ret = clk_enable(clock->xck);
819*c087a94bSLad Prabhakar 		if (ret)
820*c087a94bSLad Prabhakar 			goto err;
821*c087a94bSLad Prabhakar 		ret = clk_enable(clock->ick);
822*c087a94bSLad Prabhakar 		if (ret)
823*c087a94bSLad Prabhakar 			goto disable_xck;
824*c087a94bSLad Prabhakar 		ret = clk_enable(clock->div);
825*c087a94bSLad Prabhakar 		if (ret)
826*c087a94bSLad Prabhakar 			goto disable_ick;
827*c087a94bSLad Prabhakar 
828*c087a94bSLad Prabhakar 		clock->count++;
829*c087a94bSLad Prabhakar 	}
830*c087a94bSLad Prabhakar 
831*c087a94bSLad Prabhakar 	return ret;
832*c087a94bSLad Prabhakar 
833*c087a94bSLad Prabhakar disable_ick:
834*c087a94bSLad Prabhakar 	clk_disable(clock->ick);
835*c087a94bSLad Prabhakar disable_xck:
836*c087a94bSLad Prabhakar 	clk_disable(clock->xck);
837*c087a94bSLad Prabhakar err:
838*c087a94bSLad Prabhakar 	return ret;
839*c087a94bSLad Prabhakar }
840*c087a94bSLad Prabhakar 
841*c087a94bSLad Prabhakar static int fsi_clk_disable(struct device *dev,
842*c087a94bSLad Prabhakar 			    struct fsi_priv *fsi)
843*c087a94bSLad Prabhakar {
844*c087a94bSLad Prabhakar 	struct fsi_clk *clock = &fsi->clock;
845*c087a94bSLad Prabhakar 
846*c087a94bSLad Prabhakar 	if (!fsi_clk_is_valid(fsi))
847*c087a94bSLad Prabhakar 		return -EINVAL;
848*c087a94bSLad Prabhakar 
849*c087a94bSLad Prabhakar 	if (1 == clock->count--) {
850*c087a94bSLad Prabhakar 		clk_disable(clock->xck);
851*c087a94bSLad Prabhakar 		clk_disable(clock->ick);
852*c087a94bSLad Prabhakar 		clk_disable(clock->div);
853*c087a94bSLad Prabhakar 	}
854*c087a94bSLad Prabhakar 
855*c087a94bSLad Prabhakar 	return 0;
856*c087a94bSLad Prabhakar }
857*c087a94bSLad Prabhakar 
858*c087a94bSLad Prabhakar static int fsi_clk_set_ackbpf(struct device *dev,
859*c087a94bSLad Prabhakar 			      struct fsi_priv *fsi,
860*c087a94bSLad Prabhakar 			      int ackmd, int bpfmd)
861*c087a94bSLad Prabhakar {
862*c087a94bSLad Prabhakar 	u32 data = 0;
863*c087a94bSLad Prabhakar 
864*c087a94bSLad Prabhakar 	/* check ackmd/bpfmd relationship */
865*c087a94bSLad Prabhakar 	if (bpfmd > ackmd) {
866*c087a94bSLad Prabhakar 		dev_err(dev, "unsupported rate (%d/%d)\n", ackmd, bpfmd);
867*c087a94bSLad Prabhakar 		return -EINVAL;
868*c087a94bSLad Prabhakar 	}
869*c087a94bSLad Prabhakar 
870*c087a94bSLad Prabhakar 	/*  ACKMD */
871*c087a94bSLad Prabhakar 	switch (ackmd) {
872*c087a94bSLad Prabhakar 	case 512:
873*c087a94bSLad Prabhakar 		data |= (0x0 << 12);
874*c087a94bSLad Prabhakar 		break;
875*c087a94bSLad Prabhakar 	case 256:
876*c087a94bSLad Prabhakar 		data |= (0x1 << 12);
877*c087a94bSLad Prabhakar 		break;
878*c087a94bSLad Prabhakar 	case 128:
879*c087a94bSLad Prabhakar 		data |= (0x2 << 12);
880*c087a94bSLad Prabhakar 		break;
881*c087a94bSLad Prabhakar 	case 64:
882*c087a94bSLad Prabhakar 		data |= (0x3 << 12);
883*c087a94bSLad Prabhakar 		break;
884*c087a94bSLad Prabhakar 	case 32:
885*c087a94bSLad Prabhakar 		data |= (0x4 << 12);
886*c087a94bSLad Prabhakar 		break;
887*c087a94bSLad Prabhakar 	default:
888*c087a94bSLad Prabhakar 		dev_err(dev, "unsupported ackmd (%d)\n", ackmd);
889*c087a94bSLad Prabhakar 		return -EINVAL;
890*c087a94bSLad Prabhakar 	}
891*c087a94bSLad Prabhakar 
892*c087a94bSLad Prabhakar 	/* BPFMD */
893*c087a94bSLad Prabhakar 	switch (bpfmd) {
894*c087a94bSLad Prabhakar 	case 32:
895*c087a94bSLad Prabhakar 		data |= (0x0 << 8);
896*c087a94bSLad Prabhakar 		break;
897*c087a94bSLad Prabhakar 	case 64:
898*c087a94bSLad Prabhakar 		data |= (0x1 << 8);
899*c087a94bSLad Prabhakar 		break;
900*c087a94bSLad Prabhakar 	case 128:
901*c087a94bSLad Prabhakar 		data |= (0x2 << 8);
902*c087a94bSLad Prabhakar 		break;
903*c087a94bSLad Prabhakar 	case 256:
904*c087a94bSLad Prabhakar 		data |= (0x3 << 8);
905*c087a94bSLad Prabhakar 		break;
906*c087a94bSLad Prabhakar 	case 512:
907*c087a94bSLad Prabhakar 		data |= (0x4 << 8);
908*c087a94bSLad Prabhakar 		break;
909*c087a94bSLad Prabhakar 	case 16:
910*c087a94bSLad Prabhakar 		data |= (0x7 << 8);
911*c087a94bSLad Prabhakar 		break;
912*c087a94bSLad Prabhakar 	default:
913*c087a94bSLad Prabhakar 		dev_err(dev, "unsupported bpfmd (%d)\n", bpfmd);
914*c087a94bSLad Prabhakar 		return -EINVAL;
915*c087a94bSLad Prabhakar 	}
916*c087a94bSLad Prabhakar 
917*c087a94bSLad Prabhakar 	dev_dbg(dev, "ACKMD/BPFMD = %d/%d\n", ackmd, bpfmd);
918*c087a94bSLad Prabhakar 
919*c087a94bSLad Prabhakar 	fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
920*c087a94bSLad Prabhakar 	udelay(10);
921*c087a94bSLad Prabhakar 
922*c087a94bSLad Prabhakar 	return 0;
923*c087a94bSLad Prabhakar }
924*c087a94bSLad Prabhakar 
925*c087a94bSLad Prabhakar static int fsi_clk_set_rate_external(struct device *dev,
926*c087a94bSLad Prabhakar 				     struct fsi_priv *fsi)
927*c087a94bSLad Prabhakar {
928*c087a94bSLad Prabhakar 	struct clk *xck = fsi->clock.xck;
929*c087a94bSLad Prabhakar 	struct clk *ick = fsi->clock.ick;
930*c087a94bSLad Prabhakar 	unsigned long rate = fsi->clock.rate;
931*c087a94bSLad Prabhakar 	unsigned long xrate;
932*c087a94bSLad Prabhakar 	int ackmd, bpfmd;
933*c087a94bSLad Prabhakar 	int ret = 0;
934*c087a94bSLad Prabhakar 
935*c087a94bSLad Prabhakar 	/* check clock rate */
936*c087a94bSLad Prabhakar 	xrate = clk_get_rate(xck);
937*c087a94bSLad Prabhakar 	if (xrate % rate) {
938*c087a94bSLad Prabhakar 		dev_err(dev, "unsupported clock rate\n");
939*c087a94bSLad Prabhakar 		return -EINVAL;
940*c087a94bSLad Prabhakar 	}
941*c087a94bSLad Prabhakar 
942*c087a94bSLad Prabhakar 	clk_set_parent(ick, xck);
943*c087a94bSLad Prabhakar 	clk_set_rate(ick, xrate);
944*c087a94bSLad Prabhakar 
945*c087a94bSLad Prabhakar 	bpfmd = fsi->chan_num * 32;
946*c087a94bSLad Prabhakar 	ackmd = xrate / rate;
947*c087a94bSLad Prabhakar 
948*c087a94bSLad Prabhakar 	dev_dbg(dev, "external/rate = %ld/%ld\n", xrate, rate);
949*c087a94bSLad Prabhakar 
950*c087a94bSLad Prabhakar 	ret = fsi_clk_set_ackbpf(dev, fsi, ackmd, bpfmd);
951*c087a94bSLad Prabhakar 	if (ret < 0)
952*c087a94bSLad Prabhakar 		dev_err(dev, "%s failed", __func__);
953*c087a94bSLad Prabhakar 
954*c087a94bSLad Prabhakar 	return ret;
955*c087a94bSLad Prabhakar }
956*c087a94bSLad Prabhakar 
957*c087a94bSLad Prabhakar static int fsi_clk_set_rate_cpg(struct device *dev,
958*c087a94bSLad Prabhakar 				struct fsi_priv *fsi)
959*c087a94bSLad Prabhakar {
960*c087a94bSLad Prabhakar 	struct clk *ick = fsi->clock.ick;
961*c087a94bSLad Prabhakar 	struct clk *div = fsi->clock.div;
962*c087a94bSLad Prabhakar 	unsigned long rate = fsi->clock.rate;
963*c087a94bSLad Prabhakar 	unsigned long target = 0; /* 12288000 or 11289600 */
964*c087a94bSLad Prabhakar 	unsigned long actual, cout;
965*c087a94bSLad Prabhakar 	unsigned long diff, min;
966*c087a94bSLad Prabhakar 	unsigned long best_cout, best_act;
967*c087a94bSLad Prabhakar 	int adj;
968*c087a94bSLad Prabhakar 	int ackmd, bpfmd;
969*c087a94bSLad Prabhakar 	int ret = -EINVAL;
970*c087a94bSLad Prabhakar 
971*c087a94bSLad Prabhakar 	if (!(12288000 % rate))
972*c087a94bSLad Prabhakar 		target = 12288000;
973*c087a94bSLad Prabhakar 	if (!(11289600 % rate))
974*c087a94bSLad Prabhakar 		target = 11289600;
975*c087a94bSLad Prabhakar 	if (!target) {
976*c087a94bSLad Prabhakar 		dev_err(dev, "unsupported rate\n");
977*c087a94bSLad Prabhakar 		return ret;
978*c087a94bSLad Prabhakar 	}
979*c087a94bSLad Prabhakar 
980*c087a94bSLad Prabhakar 	bpfmd = fsi->chan_num * 32;
981*c087a94bSLad Prabhakar 	ackmd = target / rate;
982*c087a94bSLad Prabhakar 	ret = fsi_clk_set_ackbpf(dev, fsi, ackmd, bpfmd);
983*c087a94bSLad Prabhakar 	if (ret < 0) {
984*c087a94bSLad Prabhakar 		dev_err(dev, "%s failed", __func__);
985*c087a94bSLad Prabhakar 		return ret;
986*c087a94bSLad Prabhakar 	}
987*c087a94bSLad Prabhakar 
988*c087a94bSLad Prabhakar 	/*
989*c087a94bSLad Prabhakar 	 * The clock flow is
990*c087a94bSLad Prabhakar 	 *
991*c087a94bSLad Prabhakar 	 * [CPG] = cout => [FSI_DIV] = audio => [FSI] => [codec]
992*c087a94bSLad Prabhakar 	 *
993*c087a94bSLad Prabhakar 	 * But, it needs to find best match of CPG and FSI_DIV
994*c087a94bSLad Prabhakar 	 * combination, since it is difficult to generate correct
995*c087a94bSLad Prabhakar 	 * frequency of audio clock from ick clock only.
996*c087a94bSLad Prabhakar 	 * Because ick is created from its parent clock.
997*c087a94bSLad Prabhakar 	 *
998*c087a94bSLad Prabhakar 	 * target	= rate x [512/256/128/64]fs
999*c087a94bSLad Prabhakar 	 * cout		= round(target x adjustment)
1000*c087a94bSLad Prabhakar 	 * actual	= cout / adjustment (by FSI-DIV) ~= target
1001*c087a94bSLad Prabhakar 	 * audio	= actual
1002*c087a94bSLad Prabhakar 	 */
1003*c087a94bSLad Prabhakar 	min = ~0;
1004*c087a94bSLad Prabhakar 	best_cout = 0;
1005*c087a94bSLad Prabhakar 	best_act = 0;
1006*c087a94bSLad Prabhakar 	for (adj = 1; adj < 0xffff; adj++) {
1007*c087a94bSLad Prabhakar 
1008*c087a94bSLad Prabhakar 		cout = target * adj;
1009*c087a94bSLad Prabhakar 		if (cout > 100000000) /* max clock = 100MHz */
1010*c087a94bSLad Prabhakar 			break;
1011*c087a94bSLad Prabhakar 
1012*c087a94bSLad Prabhakar 		/* cout/actual audio clock */
1013*c087a94bSLad Prabhakar 		cout	= clk_round_rate(ick, cout);
1014*c087a94bSLad Prabhakar 		actual	= cout / adj;
1015*c087a94bSLad Prabhakar 
1016*c087a94bSLad Prabhakar 		/* find best frequency */
1017*c087a94bSLad Prabhakar 		diff = abs(actual - target);
1018*c087a94bSLad Prabhakar 		if (diff < min) {
1019*c087a94bSLad Prabhakar 			min		= diff;
1020*c087a94bSLad Prabhakar 			best_cout	= cout;
1021*c087a94bSLad Prabhakar 			best_act	= actual;
1022*c087a94bSLad Prabhakar 		}
1023*c087a94bSLad Prabhakar 	}
1024*c087a94bSLad Prabhakar 
1025*c087a94bSLad Prabhakar 	ret = clk_set_rate(ick, best_cout);
1026*c087a94bSLad Prabhakar 	if (ret < 0) {
1027*c087a94bSLad Prabhakar 		dev_err(dev, "ick clock failed\n");
1028*c087a94bSLad Prabhakar 		return -EIO;
1029*c087a94bSLad Prabhakar 	}
1030*c087a94bSLad Prabhakar 
1031*c087a94bSLad Prabhakar 	ret = clk_set_rate(div, clk_round_rate(div, best_act));
1032*c087a94bSLad Prabhakar 	if (ret < 0) {
1033*c087a94bSLad Prabhakar 		dev_err(dev, "div clock failed\n");
1034*c087a94bSLad Prabhakar 		return -EIO;
1035*c087a94bSLad Prabhakar 	}
1036*c087a94bSLad Prabhakar 
1037*c087a94bSLad Prabhakar 	dev_dbg(dev, "ick/div = %ld/%ld\n",
1038*c087a94bSLad Prabhakar 		clk_get_rate(ick), clk_get_rate(div));
1039*c087a94bSLad Prabhakar 
1040*c087a94bSLad Prabhakar 	return ret;
1041*c087a94bSLad Prabhakar }
1042*c087a94bSLad Prabhakar 
1043*c087a94bSLad Prabhakar static void fsi_pointer_update(struct fsi_stream *io, int size)
1044*c087a94bSLad Prabhakar {
1045*c087a94bSLad Prabhakar 	io->buff_sample_pos += size;
1046*c087a94bSLad Prabhakar 
1047*c087a94bSLad Prabhakar 	if (io->buff_sample_pos >=
1048*c087a94bSLad Prabhakar 	    io->period_samples * (io->period_pos + 1)) {
1049*c087a94bSLad Prabhakar 		struct snd_pcm_substream *substream = io->substream;
1050*c087a94bSLad Prabhakar 		struct snd_pcm_runtime *runtime = substream->runtime;
1051*c087a94bSLad Prabhakar 
1052*c087a94bSLad Prabhakar 		io->period_pos++;
1053*c087a94bSLad Prabhakar 
1054*c087a94bSLad Prabhakar 		if (io->period_pos >= runtime->periods) {
1055*c087a94bSLad Prabhakar 			io->buff_sample_pos = 0;
1056*c087a94bSLad Prabhakar 			io->period_pos = 0;
1057*c087a94bSLad Prabhakar 		}
1058*c087a94bSLad Prabhakar 
1059*c087a94bSLad Prabhakar 		snd_pcm_period_elapsed(substream);
1060*c087a94bSLad Prabhakar 	}
1061*c087a94bSLad Prabhakar }
1062*c087a94bSLad Prabhakar 
1063*c087a94bSLad Prabhakar /*
1064*c087a94bSLad Prabhakar  *		pio data transfer handler
1065*c087a94bSLad Prabhakar  */
1066*c087a94bSLad Prabhakar static void fsi_pio_push16(struct fsi_priv *fsi, u8 *_buf, int samples)
1067*c087a94bSLad Prabhakar {
1068*c087a94bSLad Prabhakar 	int i;
1069*c087a94bSLad Prabhakar 
1070*c087a94bSLad Prabhakar 	if (fsi_is_enable_stream(fsi)) {
1071*c087a94bSLad Prabhakar 		/*
1072*c087a94bSLad Prabhakar 		 * stream mode
1073*c087a94bSLad Prabhakar 		 * see
1074*c087a94bSLad Prabhakar 		 *	fsi_pio_push_init()
1075*c087a94bSLad Prabhakar 		 */
1076*c087a94bSLad Prabhakar 		u32 *buf = (u32 *)_buf;
1077*c087a94bSLad Prabhakar 
1078*c087a94bSLad Prabhakar 		for (i = 0; i < samples / 2; i++)
1079*c087a94bSLad Prabhakar 			fsi_reg_write(fsi, DODT, buf[i]);
1080*c087a94bSLad Prabhakar 	} else {
1081*c087a94bSLad Prabhakar 		/* normal mode */
1082*c087a94bSLad Prabhakar 		u16 *buf = (u16 *)_buf;
1083*c087a94bSLad Prabhakar 
1084*c087a94bSLad Prabhakar 		for (i = 0; i < samples; i++)
1085*c087a94bSLad Prabhakar 			fsi_reg_write(fsi, DODT, ((u32)*(buf + i) << 8));
1086*c087a94bSLad Prabhakar 	}
1087*c087a94bSLad Prabhakar }
1088*c087a94bSLad Prabhakar 
1089*c087a94bSLad Prabhakar static void fsi_pio_pop16(struct fsi_priv *fsi, u8 *_buf, int samples)
1090*c087a94bSLad Prabhakar {
1091*c087a94bSLad Prabhakar 	u16 *buf = (u16 *)_buf;
1092*c087a94bSLad Prabhakar 	int i;
1093*c087a94bSLad Prabhakar 
1094*c087a94bSLad Prabhakar 	for (i = 0; i < samples; i++)
1095*c087a94bSLad Prabhakar 		*(buf + i) = (u16)(fsi_reg_read(fsi, DIDT) >> 8);
1096*c087a94bSLad Prabhakar }
1097*c087a94bSLad Prabhakar 
1098*c087a94bSLad Prabhakar static void fsi_pio_push32(struct fsi_priv *fsi, u8 *_buf, int samples)
1099*c087a94bSLad Prabhakar {
1100*c087a94bSLad Prabhakar 	u32 *buf = (u32 *)_buf;
1101*c087a94bSLad Prabhakar 	int i;
1102*c087a94bSLad Prabhakar 
1103*c087a94bSLad Prabhakar 	for (i = 0; i < samples; i++)
1104*c087a94bSLad Prabhakar 		fsi_reg_write(fsi, DODT, *(buf + i));
1105*c087a94bSLad Prabhakar }
1106*c087a94bSLad Prabhakar 
1107*c087a94bSLad Prabhakar static void fsi_pio_pop32(struct fsi_priv *fsi, u8 *_buf, int samples)
1108*c087a94bSLad Prabhakar {
1109*c087a94bSLad Prabhakar 	u32 *buf = (u32 *)_buf;
1110*c087a94bSLad Prabhakar 	int i;
1111*c087a94bSLad Prabhakar 
1112*c087a94bSLad Prabhakar 	for (i = 0; i < samples; i++)
1113*c087a94bSLad Prabhakar 		*(buf + i) = fsi_reg_read(fsi, DIDT);
1114*c087a94bSLad Prabhakar }
1115*c087a94bSLad Prabhakar 
1116*c087a94bSLad Prabhakar static u8 *fsi_pio_get_area(struct fsi_priv *fsi, struct fsi_stream *io)
1117*c087a94bSLad Prabhakar {
1118*c087a94bSLad Prabhakar 	struct snd_pcm_runtime *runtime = io->substream->runtime;
1119*c087a94bSLad Prabhakar 
1120*c087a94bSLad Prabhakar 	return runtime->dma_area +
1121*c087a94bSLad Prabhakar 		samples_to_bytes(runtime, io->buff_sample_pos);
1122*c087a94bSLad Prabhakar }
1123*c087a94bSLad Prabhakar 
1124*c087a94bSLad Prabhakar static int fsi_pio_transfer(struct fsi_priv *fsi, struct fsi_stream *io,
1125*c087a94bSLad Prabhakar 		void (*run16)(struct fsi_priv *fsi, u8 *buf, int samples),
1126*c087a94bSLad Prabhakar 		void (*run32)(struct fsi_priv *fsi, u8 *buf, int samples),
1127*c087a94bSLad Prabhakar 		int samples)
1128*c087a94bSLad Prabhakar {
1129*c087a94bSLad Prabhakar 	u8 *buf;
1130*c087a94bSLad Prabhakar 
1131*c087a94bSLad Prabhakar 	if (!fsi_stream_is_working(fsi, io))
1132*c087a94bSLad Prabhakar 		return -EINVAL;
1133*c087a94bSLad Prabhakar 
1134*c087a94bSLad Prabhakar 	buf = fsi_pio_get_area(fsi, io);
1135*c087a94bSLad Prabhakar 
1136*c087a94bSLad Prabhakar 	switch (io->sample_width) {
1137*c087a94bSLad Prabhakar 	case 2:
1138*c087a94bSLad Prabhakar 		run16(fsi, buf, samples);
1139*c087a94bSLad Prabhakar 		break;
1140*c087a94bSLad Prabhakar 	case 4:
1141*c087a94bSLad Prabhakar 		run32(fsi, buf, samples);
1142*c087a94bSLad Prabhakar 		break;
1143*c087a94bSLad Prabhakar 	default:
1144*c087a94bSLad Prabhakar 		return -EINVAL;
1145*c087a94bSLad Prabhakar 	}
1146*c087a94bSLad Prabhakar 
1147*c087a94bSLad Prabhakar 	fsi_pointer_update(io, samples);
1148*c087a94bSLad Prabhakar 
1149*c087a94bSLad Prabhakar 	return 0;
1150*c087a94bSLad Prabhakar }
1151*c087a94bSLad Prabhakar 
1152*c087a94bSLad Prabhakar static int fsi_pio_pop(struct fsi_priv *fsi, struct fsi_stream *io)
1153*c087a94bSLad Prabhakar {
1154*c087a94bSLad Prabhakar 	int sample_residues;	/* samples in FSI fifo */
1155*c087a94bSLad Prabhakar 	int sample_space;	/* ALSA free samples space */
1156*c087a94bSLad Prabhakar 	int samples;
1157*c087a94bSLad Prabhakar 
1158*c087a94bSLad Prabhakar 	sample_residues	= fsi_get_current_fifo_samples(fsi, io);
1159*c087a94bSLad Prabhakar 	sample_space	= io->buff_sample_capa - io->buff_sample_pos;
1160*c087a94bSLad Prabhakar 
1161*c087a94bSLad Prabhakar 	samples = min(sample_residues, sample_space);
1162*c087a94bSLad Prabhakar 
1163*c087a94bSLad Prabhakar 	return fsi_pio_transfer(fsi, io,
1164*c087a94bSLad Prabhakar 				  fsi_pio_pop16,
1165*c087a94bSLad Prabhakar 				  fsi_pio_pop32,
1166*c087a94bSLad Prabhakar 				  samples);
1167*c087a94bSLad Prabhakar }
1168*c087a94bSLad Prabhakar 
1169*c087a94bSLad Prabhakar static int fsi_pio_push(struct fsi_priv *fsi, struct fsi_stream *io)
1170*c087a94bSLad Prabhakar {
1171*c087a94bSLad Prabhakar 	int sample_residues;	/* ALSA residue samples */
1172*c087a94bSLad Prabhakar 	int sample_space;	/* FSI fifo free samples space */
1173*c087a94bSLad Prabhakar 	int samples;
1174*c087a94bSLad Prabhakar 
1175*c087a94bSLad Prabhakar 	sample_residues	= io->buff_sample_capa - io->buff_sample_pos;
1176*c087a94bSLad Prabhakar 	sample_space	= io->fifo_sample_capa -
1177*c087a94bSLad Prabhakar 		fsi_get_current_fifo_samples(fsi, io);
1178*c087a94bSLad Prabhakar 
1179*c087a94bSLad Prabhakar 	samples = min(sample_residues, sample_space);
1180*c087a94bSLad Prabhakar 
1181*c087a94bSLad Prabhakar 	return fsi_pio_transfer(fsi, io,
1182*c087a94bSLad Prabhakar 				  fsi_pio_push16,
1183*c087a94bSLad Prabhakar 				  fsi_pio_push32,
1184*c087a94bSLad Prabhakar 				  samples);
1185*c087a94bSLad Prabhakar }
1186*c087a94bSLad Prabhakar 
1187*c087a94bSLad Prabhakar static int fsi_pio_start_stop(struct fsi_priv *fsi, struct fsi_stream *io,
1188*c087a94bSLad Prabhakar 			       int enable)
1189*c087a94bSLad Prabhakar {
1190*c087a94bSLad Prabhakar 	struct fsi_master *master = fsi_get_master(fsi);
1191*c087a94bSLad Prabhakar 	u32 clk  = fsi_is_port_a(fsi) ? CRA  : CRB;
1192*c087a94bSLad Prabhakar 
1193*c087a94bSLad Prabhakar 	if (enable)
1194*c087a94bSLad Prabhakar 		fsi_irq_enable(fsi, io);
1195*c087a94bSLad Prabhakar 	else
1196*c087a94bSLad Prabhakar 		fsi_irq_disable(fsi, io);
1197*c087a94bSLad Prabhakar 
1198*c087a94bSLad Prabhakar 	if (fsi_is_clk_master(fsi))
1199*c087a94bSLad Prabhakar 		fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
1200*c087a94bSLad Prabhakar 
1201*c087a94bSLad Prabhakar 	return 0;
1202*c087a94bSLad Prabhakar }
1203*c087a94bSLad Prabhakar 
1204*c087a94bSLad Prabhakar static int fsi_pio_push_init(struct fsi_priv *fsi, struct fsi_stream *io)
1205*c087a94bSLad Prabhakar {
1206*c087a94bSLad Prabhakar 	/*
1207*c087a94bSLad Prabhakar 	 * we can use 16bit stream mode
1208*c087a94bSLad Prabhakar 	 * when "playback" and "16bit data"
1209*c087a94bSLad Prabhakar 	 * and platform allows "stream mode"
1210*c087a94bSLad Prabhakar 	 * see
1211*c087a94bSLad Prabhakar 	 *	fsi_pio_push16()
1212*c087a94bSLad Prabhakar 	 */
1213*c087a94bSLad Prabhakar 	if (fsi_is_enable_stream(fsi))
1214*c087a94bSLad Prabhakar 		io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
1215*c087a94bSLad Prabhakar 				 BUSOP_SET(16, PACKAGE_16BITBUS_STREAM);
1216*c087a94bSLad Prabhakar 	else
1217*c087a94bSLad Prabhakar 		io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
1218*c087a94bSLad Prabhakar 				 BUSOP_SET(16, PACKAGE_24BITBUS_BACK);
1219*c087a94bSLad Prabhakar 	return 0;
1220*c087a94bSLad Prabhakar }
1221*c087a94bSLad Prabhakar 
1222*c087a94bSLad Prabhakar static int fsi_pio_pop_init(struct fsi_priv *fsi, struct fsi_stream *io)
1223*c087a94bSLad Prabhakar {
1224*c087a94bSLad Prabhakar 	/*
1225*c087a94bSLad Prabhakar 	 * always 24bit bus, package back when "capture"
1226*c087a94bSLad Prabhakar 	 */
1227*c087a94bSLad Prabhakar 	io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
1228*c087a94bSLad Prabhakar 			 BUSOP_SET(16, PACKAGE_24BITBUS_BACK);
1229*c087a94bSLad Prabhakar 	return 0;
1230*c087a94bSLad Prabhakar }
1231*c087a94bSLad Prabhakar 
1232*c087a94bSLad Prabhakar static struct fsi_stream_handler fsi_pio_push_handler = {
1233*c087a94bSLad Prabhakar 	.init		= fsi_pio_push_init,
1234*c087a94bSLad Prabhakar 	.transfer	= fsi_pio_push,
1235*c087a94bSLad Prabhakar 	.start_stop	= fsi_pio_start_stop,
1236*c087a94bSLad Prabhakar };
1237*c087a94bSLad Prabhakar 
1238*c087a94bSLad Prabhakar static struct fsi_stream_handler fsi_pio_pop_handler = {
1239*c087a94bSLad Prabhakar 	.init		= fsi_pio_pop_init,
1240*c087a94bSLad Prabhakar 	.transfer	= fsi_pio_pop,
1241*c087a94bSLad Prabhakar 	.start_stop	= fsi_pio_start_stop,
1242*c087a94bSLad Prabhakar };
1243*c087a94bSLad Prabhakar 
1244*c087a94bSLad Prabhakar static irqreturn_t fsi_interrupt(int irq, void *data)
1245*c087a94bSLad Prabhakar {
1246*c087a94bSLad Prabhakar 	struct fsi_master *master = data;
1247*c087a94bSLad Prabhakar 	u32 int_st = fsi_irq_get_status(master);
1248*c087a94bSLad Prabhakar 
1249*c087a94bSLad Prabhakar 	/* clear irq status */
1250*c087a94bSLad Prabhakar 	fsi_master_mask_set(master, SOFT_RST, IR, 0);
1251*c087a94bSLad Prabhakar 	fsi_master_mask_set(master, SOFT_RST, IR, IR);
1252*c087a94bSLad Prabhakar 
1253*c087a94bSLad Prabhakar 	if (int_st & AB_IO(1, AO_SHIFT))
1254*c087a94bSLad Prabhakar 		fsi_stream_transfer(&master->fsia.playback);
1255*c087a94bSLad Prabhakar 	if (int_st & AB_IO(1, BO_SHIFT))
1256*c087a94bSLad Prabhakar 		fsi_stream_transfer(&master->fsib.playback);
1257*c087a94bSLad Prabhakar 	if (int_st & AB_IO(1, AI_SHIFT))
1258*c087a94bSLad Prabhakar 		fsi_stream_transfer(&master->fsia.capture);
1259*c087a94bSLad Prabhakar 	if (int_st & AB_IO(1, BI_SHIFT))
1260*c087a94bSLad Prabhakar 		fsi_stream_transfer(&master->fsib.capture);
1261*c087a94bSLad Prabhakar 
1262*c087a94bSLad Prabhakar 	fsi_count_fifo_err(&master->fsia);
1263*c087a94bSLad Prabhakar 	fsi_count_fifo_err(&master->fsib);
1264*c087a94bSLad Prabhakar 
1265*c087a94bSLad Prabhakar 	fsi_irq_clear_status(&master->fsia);
1266*c087a94bSLad Prabhakar 	fsi_irq_clear_status(&master->fsib);
1267*c087a94bSLad Prabhakar 
1268*c087a94bSLad Prabhakar 	return IRQ_HANDLED;
1269*c087a94bSLad Prabhakar }
1270*c087a94bSLad Prabhakar 
1271*c087a94bSLad Prabhakar /*
1272*c087a94bSLad Prabhakar  *		dma data transfer handler
1273*c087a94bSLad Prabhakar  */
1274*c087a94bSLad Prabhakar static int fsi_dma_init(struct fsi_priv *fsi, struct fsi_stream *io)
1275*c087a94bSLad Prabhakar {
1276*c087a94bSLad Prabhakar 	/*
1277*c087a94bSLad Prabhakar 	 * 24bit data : 24bit bus / package in back
1278*c087a94bSLad Prabhakar 	 * 16bit data : 16bit bus / stream mode
1279*c087a94bSLad Prabhakar 	 */
1280*c087a94bSLad Prabhakar 	io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
1281*c087a94bSLad Prabhakar 			 BUSOP_SET(16, PACKAGE_16BITBUS_STREAM);
1282*c087a94bSLad Prabhakar 
1283*c087a94bSLad Prabhakar 	return 0;
1284*c087a94bSLad Prabhakar }
1285*c087a94bSLad Prabhakar 
1286*c087a94bSLad Prabhakar static void fsi_dma_complete(void *data)
1287*c087a94bSLad Prabhakar {
1288*c087a94bSLad Prabhakar 	struct fsi_stream *io = (struct fsi_stream *)data;
1289*c087a94bSLad Prabhakar 	struct fsi_priv *fsi = fsi_stream_to_priv(io);
1290*c087a94bSLad Prabhakar 
1291*c087a94bSLad Prabhakar 	fsi_pointer_update(io, io->period_samples);
1292*c087a94bSLad Prabhakar 
1293*c087a94bSLad Prabhakar 	fsi_count_fifo_err(fsi);
1294*c087a94bSLad Prabhakar }
1295*c087a94bSLad Prabhakar 
1296*c087a94bSLad Prabhakar static int fsi_dma_transfer(struct fsi_priv *fsi, struct fsi_stream *io)
1297*c087a94bSLad Prabhakar {
1298*c087a94bSLad Prabhakar 	struct snd_soc_dai *dai = fsi_get_dai(io->substream);
1299*c087a94bSLad Prabhakar 	struct snd_pcm_substream *substream = io->substream;
1300*c087a94bSLad Prabhakar 	struct dma_async_tx_descriptor *desc;
1301*c087a94bSLad Prabhakar 	int is_play = fsi_stream_is_play(fsi, io);
1302*c087a94bSLad Prabhakar 	enum dma_transfer_direction dir;
1303*c087a94bSLad Prabhakar 	int ret = -EIO;
1304*c087a94bSLad Prabhakar 
1305*c087a94bSLad Prabhakar 	if (is_play)
1306*c087a94bSLad Prabhakar 		dir = DMA_MEM_TO_DEV;
1307*c087a94bSLad Prabhakar 	else
1308*c087a94bSLad Prabhakar 		dir = DMA_DEV_TO_MEM;
1309*c087a94bSLad Prabhakar 
1310*c087a94bSLad Prabhakar 	desc = dmaengine_prep_dma_cyclic(io->chan,
1311*c087a94bSLad Prabhakar 					 substream->runtime->dma_addr,
1312*c087a94bSLad Prabhakar 					 snd_pcm_lib_buffer_bytes(substream),
1313*c087a94bSLad Prabhakar 					 snd_pcm_lib_period_bytes(substream),
1314*c087a94bSLad Prabhakar 					 dir,
1315*c087a94bSLad Prabhakar 					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1316*c087a94bSLad Prabhakar 	if (!desc) {
1317*c087a94bSLad Prabhakar 		dev_err(dai->dev, "dmaengine_prep_dma_cyclic() fail\n");
1318*c087a94bSLad Prabhakar 		goto fsi_dma_transfer_err;
1319*c087a94bSLad Prabhakar 	}
1320*c087a94bSLad Prabhakar 
1321*c087a94bSLad Prabhakar 	desc->callback		= fsi_dma_complete;
1322*c087a94bSLad Prabhakar 	desc->callback_param	= io;
1323*c087a94bSLad Prabhakar 
1324*c087a94bSLad Prabhakar 	if (dmaengine_submit(desc) < 0) {
1325*c087a94bSLad Prabhakar 		dev_err(dai->dev, "tx_submit() fail\n");
1326*c087a94bSLad Prabhakar 		goto fsi_dma_transfer_err;
1327*c087a94bSLad Prabhakar 	}
1328*c087a94bSLad Prabhakar 
1329*c087a94bSLad Prabhakar 	dma_async_issue_pending(io->chan);
1330*c087a94bSLad Prabhakar 
1331*c087a94bSLad Prabhakar 	/*
1332*c087a94bSLad Prabhakar 	 * FIXME
1333*c087a94bSLad Prabhakar 	 *
1334*c087a94bSLad Prabhakar 	 * In DMAEngine case, codec and FSI cannot be started simultaneously
1335*c087a94bSLad Prabhakar 	 * since FSI is using the scheduler work queue.
1336*c087a94bSLad Prabhakar 	 * Therefore, in capture case, probably FSI FIFO will have got
1337*c087a94bSLad Prabhakar 	 * overflow error in this point.
1338*c087a94bSLad Prabhakar 	 * in that case, DMA cannot start transfer until error was cleared.
1339*c087a94bSLad Prabhakar 	 */
1340*c087a94bSLad Prabhakar 	if (!is_play) {
1341*c087a94bSLad Prabhakar 		if (ERR_OVER & fsi_reg_read(fsi, DIFF_ST)) {
1342*c087a94bSLad Prabhakar 			fsi_reg_mask_set(fsi, DIFF_CTL, FIFO_CLR, FIFO_CLR);
1343*c087a94bSLad Prabhakar 			fsi_reg_write(fsi, DIFF_ST, 0);
1344*c087a94bSLad Prabhakar 		}
1345*c087a94bSLad Prabhakar 	}
1346*c087a94bSLad Prabhakar 
1347*c087a94bSLad Prabhakar 	ret = 0;
1348*c087a94bSLad Prabhakar 
1349*c087a94bSLad Prabhakar fsi_dma_transfer_err:
1350*c087a94bSLad Prabhakar 	return ret;
1351*c087a94bSLad Prabhakar }
1352*c087a94bSLad Prabhakar 
1353*c087a94bSLad Prabhakar static int fsi_dma_push_start_stop(struct fsi_priv *fsi, struct fsi_stream *io,
1354*c087a94bSLad Prabhakar 				 int start)
1355*c087a94bSLad Prabhakar {
1356*c087a94bSLad Prabhakar 	struct fsi_master *master = fsi_get_master(fsi);
1357*c087a94bSLad Prabhakar 	u32 clk  = fsi_is_port_a(fsi) ? CRA  : CRB;
1358*c087a94bSLad Prabhakar 	u32 enable = start ? DMA_ON : 0;
1359*c087a94bSLad Prabhakar 
1360*c087a94bSLad Prabhakar 	fsi_reg_mask_set(fsi, OUT_DMAC, DMA_ON, enable);
1361*c087a94bSLad Prabhakar 
1362*c087a94bSLad Prabhakar 	dmaengine_terminate_all(io->chan);
1363*c087a94bSLad Prabhakar 
1364*c087a94bSLad Prabhakar 	if (fsi_is_clk_master(fsi))
1365*c087a94bSLad Prabhakar 		fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
1366*c087a94bSLad Prabhakar 
1367*c087a94bSLad Prabhakar 	return 0;
1368*c087a94bSLad Prabhakar }
1369*c087a94bSLad Prabhakar 
1370*c087a94bSLad Prabhakar static int fsi_dma_probe(struct fsi_priv *fsi, struct fsi_stream *io, struct device *dev)
1371*c087a94bSLad Prabhakar {
1372*c087a94bSLad Prabhakar 	int is_play = fsi_stream_is_play(fsi, io);
1373*c087a94bSLad Prabhakar 
1374*c087a94bSLad Prabhakar #ifdef CONFIG_SUPERH
1375*c087a94bSLad Prabhakar 	dma_cap_mask_t mask;
1376*c087a94bSLad Prabhakar 	dma_cap_zero(mask);
1377*c087a94bSLad Prabhakar 	dma_cap_set(DMA_SLAVE, mask);
1378*c087a94bSLad Prabhakar 
1379*c087a94bSLad Prabhakar 	io->chan = dma_request_channel(mask, shdma_chan_filter,
1380*c087a94bSLad Prabhakar 				       (void *)io->dma_id);
1381*c087a94bSLad Prabhakar #else
1382*c087a94bSLad Prabhakar 	io->chan = dma_request_chan(dev, is_play ? "tx" : "rx");
1383*c087a94bSLad Prabhakar 	if (IS_ERR(io->chan))
1384*c087a94bSLad Prabhakar 		io->chan = NULL;
1385*c087a94bSLad Prabhakar #endif
1386*c087a94bSLad Prabhakar 	if (io->chan) {
1387*c087a94bSLad Prabhakar 		struct dma_slave_config cfg = {};
1388*c087a94bSLad Prabhakar 		int ret;
1389*c087a94bSLad Prabhakar 
1390*c087a94bSLad Prabhakar 		if (is_play) {
1391*c087a94bSLad Prabhakar 			cfg.dst_addr		= fsi->phys + REG_DODT;
1392*c087a94bSLad Prabhakar 			cfg.dst_addr_width	= DMA_SLAVE_BUSWIDTH_4_BYTES;
1393*c087a94bSLad Prabhakar 			cfg.direction		= DMA_MEM_TO_DEV;
1394*c087a94bSLad Prabhakar 		} else {
1395*c087a94bSLad Prabhakar 			cfg.src_addr		= fsi->phys + REG_DIDT;
1396*c087a94bSLad Prabhakar 			cfg.src_addr_width	= DMA_SLAVE_BUSWIDTH_4_BYTES;
1397*c087a94bSLad Prabhakar 			cfg.direction		= DMA_DEV_TO_MEM;
1398*c087a94bSLad Prabhakar 		}
1399*c087a94bSLad Prabhakar 
1400*c087a94bSLad Prabhakar 		ret = dmaengine_slave_config(io->chan, &cfg);
1401*c087a94bSLad Prabhakar 		if (ret < 0) {
1402*c087a94bSLad Prabhakar 			dma_release_channel(io->chan);
1403*c087a94bSLad Prabhakar 			io->chan = NULL;
1404*c087a94bSLad Prabhakar 		}
1405*c087a94bSLad Prabhakar 	}
1406*c087a94bSLad Prabhakar 
1407*c087a94bSLad Prabhakar 	if (!io->chan) {
1408*c087a94bSLad Prabhakar 
1409*c087a94bSLad Prabhakar 		/* switch to PIO handler */
1410*c087a94bSLad Prabhakar 		if (is_play)
1411*c087a94bSLad Prabhakar 			fsi->playback.handler	= &fsi_pio_push_handler;
1412*c087a94bSLad Prabhakar 		else
1413*c087a94bSLad Prabhakar 			fsi->capture.handler	= &fsi_pio_pop_handler;
1414*c087a94bSLad Prabhakar 
1415*c087a94bSLad Prabhakar 		dev_info(dev, "switch handler (dma => pio)\n");
1416*c087a94bSLad Prabhakar 
1417*c087a94bSLad Prabhakar 		/* probe again */
1418*c087a94bSLad Prabhakar 		return fsi_stream_probe(fsi, dev);
1419*c087a94bSLad Prabhakar 	}
1420*c087a94bSLad Prabhakar 
1421*c087a94bSLad Prabhakar 	return 0;
1422*c087a94bSLad Prabhakar }
1423*c087a94bSLad Prabhakar 
1424*c087a94bSLad Prabhakar static int fsi_dma_remove(struct fsi_priv *fsi, struct fsi_stream *io)
1425*c087a94bSLad Prabhakar {
1426*c087a94bSLad Prabhakar 	fsi_stream_stop(fsi, io);
1427*c087a94bSLad Prabhakar 
1428*c087a94bSLad Prabhakar 	if (io->chan)
1429*c087a94bSLad Prabhakar 		dma_release_channel(io->chan);
1430*c087a94bSLad Prabhakar 
1431*c087a94bSLad Prabhakar 	io->chan = NULL;
1432*c087a94bSLad Prabhakar 	return 0;
1433*c087a94bSLad Prabhakar }
1434*c087a94bSLad Prabhakar 
1435*c087a94bSLad Prabhakar static struct fsi_stream_handler fsi_dma_push_handler = {
1436*c087a94bSLad Prabhakar 	.init		= fsi_dma_init,
1437*c087a94bSLad Prabhakar 	.probe		= fsi_dma_probe,
1438*c087a94bSLad Prabhakar 	.transfer	= fsi_dma_transfer,
1439*c087a94bSLad Prabhakar 	.remove		= fsi_dma_remove,
1440*c087a94bSLad Prabhakar 	.start_stop	= fsi_dma_push_start_stop,
1441*c087a94bSLad Prabhakar };
1442*c087a94bSLad Prabhakar 
1443*c087a94bSLad Prabhakar /*
1444*c087a94bSLad Prabhakar  *		dai ops
1445*c087a94bSLad Prabhakar  */
1446*c087a94bSLad Prabhakar static void fsi_fifo_init(struct fsi_priv *fsi,
1447*c087a94bSLad Prabhakar 			  struct fsi_stream *io,
1448*c087a94bSLad Prabhakar 			  struct device *dev)
1449*c087a94bSLad Prabhakar {
1450*c087a94bSLad Prabhakar 	struct fsi_master *master = fsi_get_master(fsi);
1451*c087a94bSLad Prabhakar 	int is_play = fsi_stream_is_play(fsi, io);
1452*c087a94bSLad Prabhakar 	u32 shift, i;
1453*c087a94bSLad Prabhakar 	int frame_capa;
1454*c087a94bSLad Prabhakar 
1455*c087a94bSLad Prabhakar 	/* get on-chip RAM capacity */
1456*c087a94bSLad Prabhakar 	shift = fsi_master_read(master, FIFO_SZ);
1457*c087a94bSLad Prabhakar 	shift >>= fsi_get_port_shift(fsi, io);
1458*c087a94bSLad Prabhakar 	shift &= FIFO_SZ_MASK;
1459*c087a94bSLad Prabhakar 	frame_capa = 256 << shift;
1460*c087a94bSLad Prabhakar 	dev_dbg(dev, "fifo = %d words\n", frame_capa);
1461*c087a94bSLad Prabhakar 
1462*c087a94bSLad Prabhakar 	/*
1463*c087a94bSLad Prabhakar 	 * The maximum number of sample data varies depending
1464*c087a94bSLad Prabhakar 	 * on the number of channels selected for the format.
1465*c087a94bSLad Prabhakar 	 *
1466*c087a94bSLad Prabhakar 	 * FIFOs are used in 4-channel units in 3-channel mode
1467*c087a94bSLad Prabhakar 	 * and in 8-channel units in 5- to 7-channel mode
1468*c087a94bSLad Prabhakar 	 * meaning that more FIFOs than the required size of DPRAM
1469*c087a94bSLad Prabhakar 	 * are used.
1470*c087a94bSLad Prabhakar 	 *
1471*c087a94bSLad Prabhakar 	 * ex) if 256 words of DP-RAM is connected
1472*c087a94bSLad Prabhakar 	 * 1 channel:  256 (256 x 1 = 256)
1473*c087a94bSLad Prabhakar 	 * 2 channels: 128 (128 x 2 = 256)
1474*c087a94bSLad Prabhakar 	 * 3 channels:  64 ( 64 x 3 = 192)
1475*c087a94bSLad Prabhakar 	 * 4 channels:  64 ( 64 x 4 = 256)
1476*c087a94bSLad Prabhakar 	 * 5 channels:  32 ( 32 x 5 = 160)
1477*c087a94bSLad Prabhakar 	 * 6 channels:  32 ( 32 x 6 = 192)
1478*c087a94bSLad Prabhakar 	 * 7 channels:  32 ( 32 x 7 = 224)
1479*c087a94bSLad Prabhakar 	 * 8 channels:  32 ( 32 x 8 = 256)
1480*c087a94bSLad Prabhakar 	 */
1481*c087a94bSLad Prabhakar 	for (i = 1; i < fsi->chan_num; i <<= 1)
1482*c087a94bSLad Prabhakar 		frame_capa >>= 1;
1483*c087a94bSLad Prabhakar 	dev_dbg(dev, "%d channel %d store\n",
1484*c087a94bSLad Prabhakar 		fsi->chan_num, frame_capa);
1485*c087a94bSLad Prabhakar 
1486*c087a94bSLad Prabhakar 	io->fifo_sample_capa = fsi_frame2sample(fsi, frame_capa);
1487*c087a94bSLad Prabhakar 
1488*c087a94bSLad Prabhakar 	/*
1489*c087a94bSLad Prabhakar 	 * set interrupt generation factor
1490*c087a94bSLad Prabhakar 	 * clear FIFO
1491*c087a94bSLad Prabhakar 	 */
1492*c087a94bSLad Prabhakar 	if (is_play) {
1493*c087a94bSLad Prabhakar 		fsi_reg_write(fsi,	DOFF_CTL, IRQ_HALF);
1494*c087a94bSLad Prabhakar 		fsi_reg_mask_set(fsi,	DOFF_CTL, FIFO_CLR, FIFO_CLR);
1495*c087a94bSLad Prabhakar 	} else {
1496*c087a94bSLad Prabhakar 		fsi_reg_write(fsi,	DIFF_CTL, IRQ_HALF);
1497*c087a94bSLad Prabhakar 		fsi_reg_mask_set(fsi,	DIFF_CTL, FIFO_CLR, FIFO_CLR);
1498*c087a94bSLad Prabhakar 	}
1499*c087a94bSLad Prabhakar }
1500*c087a94bSLad Prabhakar 
1501*c087a94bSLad Prabhakar static int fsi_hw_startup(struct fsi_priv *fsi,
1502*c087a94bSLad Prabhakar 			  struct fsi_stream *io,
1503*c087a94bSLad Prabhakar 			  struct device *dev)
1504*c087a94bSLad Prabhakar {
1505*c087a94bSLad Prabhakar 	u32 data = 0;
1506*c087a94bSLad Prabhakar 
1507*c087a94bSLad Prabhakar 	/* clock setting */
1508*c087a94bSLad Prabhakar 	if (fsi_is_clk_master(fsi))
1509*c087a94bSLad Prabhakar 		data = DIMD | DOMD;
1510*c087a94bSLad Prabhakar 
1511*c087a94bSLad Prabhakar 	fsi_reg_mask_set(fsi, CKG1, (DIMD | DOMD), data);
1512*c087a94bSLad Prabhakar 
1513*c087a94bSLad Prabhakar 	/* clock inversion (CKG2) */
1514*c087a94bSLad Prabhakar 	data = 0;
1515*c087a94bSLad Prabhakar 	if (fsi->bit_clk_inv)
1516*c087a94bSLad Prabhakar 		data |= (1 << 0);
1517*c087a94bSLad Prabhakar 	if (fsi->lr_clk_inv)
1518*c087a94bSLad Prabhakar 		data |= (1 << 4);
1519*c087a94bSLad Prabhakar 	if (fsi_is_clk_master(fsi))
1520*c087a94bSLad Prabhakar 		data <<= 8;
1521*c087a94bSLad Prabhakar 	fsi_reg_write(fsi, CKG2, data);
1522*c087a94bSLad Prabhakar 
1523*c087a94bSLad Prabhakar 	/* spdif ? */
1524*c087a94bSLad Prabhakar 	if (fsi_is_spdif(fsi)) {
1525*c087a94bSLad Prabhakar 		fsi_spdif_clk_ctrl(fsi, 1);
1526*c087a94bSLad Prabhakar 		fsi_reg_mask_set(fsi, OUT_SEL, DMMD, DMMD);
1527*c087a94bSLad Prabhakar 	}
1528*c087a94bSLad Prabhakar 
1529*c087a94bSLad Prabhakar 	/*
1530*c087a94bSLad Prabhakar 	 * get bus settings
1531*c087a94bSLad Prabhakar 	 */
1532*c087a94bSLad Prabhakar 	data = 0;
1533*c087a94bSLad Prabhakar 	switch (io->sample_width) {
1534*c087a94bSLad Prabhakar 	case 2:
1535*c087a94bSLad Prabhakar 		data = BUSOP_GET(16, io->bus_option);
1536*c087a94bSLad Prabhakar 		break;
1537*c087a94bSLad Prabhakar 	case 4:
1538*c087a94bSLad Prabhakar 		data = BUSOP_GET(24, io->bus_option);
1539*c087a94bSLad Prabhakar 		break;
1540*c087a94bSLad Prabhakar 	}
1541*c087a94bSLad Prabhakar 	fsi_format_bus_setup(fsi, io, data, dev);
1542*c087a94bSLad Prabhakar 
1543*c087a94bSLad Prabhakar 	/* irq clear */
1544*c087a94bSLad Prabhakar 	fsi_irq_disable(fsi, io);
1545*c087a94bSLad Prabhakar 	fsi_irq_clear_status(fsi);
1546*c087a94bSLad Prabhakar 
1547*c087a94bSLad Prabhakar 	/* fifo init */
1548*c087a94bSLad Prabhakar 	fsi_fifo_init(fsi, io, dev);
1549*c087a94bSLad Prabhakar 
1550*c087a94bSLad Prabhakar 	/* start master clock */
1551*c087a94bSLad Prabhakar 	if (fsi_is_clk_master(fsi))
1552*c087a94bSLad Prabhakar 		return fsi_clk_enable(dev, fsi);
1553*c087a94bSLad Prabhakar 
1554*c087a94bSLad Prabhakar 	return 0;
1555*c087a94bSLad Prabhakar }
1556*c087a94bSLad Prabhakar 
1557*c087a94bSLad Prabhakar static int fsi_hw_shutdown(struct fsi_priv *fsi,
1558*c087a94bSLad Prabhakar 			    struct device *dev)
1559*c087a94bSLad Prabhakar {
1560*c087a94bSLad Prabhakar 	/* stop master clock */
1561*c087a94bSLad Prabhakar 	if (fsi_is_clk_master(fsi))
1562*c087a94bSLad Prabhakar 		return fsi_clk_disable(dev, fsi);
1563*c087a94bSLad Prabhakar 
1564*c087a94bSLad Prabhakar 	return 0;
1565*c087a94bSLad Prabhakar }
1566*c087a94bSLad Prabhakar 
1567*c087a94bSLad Prabhakar static int fsi_dai_startup(struct snd_pcm_substream *substream,
1568*c087a94bSLad Prabhakar 			   struct snd_soc_dai *dai)
1569*c087a94bSLad Prabhakar {
1570*c087a94bSLad Prabhakar 	struct fsi_priv *fsi = fsi_get_priv(substream);
1571*c087a94bSLad Prabhakar 
1572*c087a94bSLad Prabhakar 	fsi_clk_invalid(fsi);
1573*c087a94bSLad Prabhakar 
1574*c087a94bSLad Prabhakar 	return 0;
1575*c087a94bSLad Prabhakar }
1576*c087a94bSLad Prabhakar 
1577*c087a94bSLad Prabhakar static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
1578*c087a94bSLad Prabhakar 			     struct snd_soc_dai *dai)
1579*c087a94bSLad Prabhakar {
1580*c087a94bSLad Prabhakar 	struct fsi_priv *fsi = fsi_get_priv(substream);
1581*c087a94bSLad Prabhakar 
1582*c087a94bSLad Prabhakar 	fsi_clk_invalid(fsi);
1583*c087a94bSLad Prabhakar }
1584*c087a94bSLad Prabhakar 
1585*c087a94bSLad Prabhakar static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
1586*c087a94bSLad Prabhakar 			   struct snd_soc_dai *dai)
1587*c087a94bSLad Prabhakar {
1588*c087a94bSLad Prabhakar 	struct fsi_priv *fsi = fsi_get_priv(substream);
1589*c087a94bSLad Prabhakar 	struct fsi_stream *io = fsi_stream_get(fsi, substream);
1590*c087a94bSLad Prabhakar 	int ret = 0;
1591*c087a94bSLad Prabhakar 
1592*c087a94bSLad Prabhakar 	switch (cmd) {
1593*c087a94bSLad Prabhakar 	case SNDRV_PCM_TRIGGER_START:
1594*c087a94bSLad Prabhakar 		fsi_stream_init(fsi, io, substream);
1595*c087a94bSLad Prabhakar 		if (!ret)
1596*c087a94bSLad Prabhakar 			ret = fsi_hw_startup(fsi, io, dai->dev);
1597*c087a94bSLad Prabhakar 		if (!ret)
1598*c087a94bSLad Prabhakar 			ret = fsi_stream_start(fsi, io);
1599*c087a94bSLad Prabhakar 		if (!ret)
1600*c087a94bSLad Prabhakar 			ret = fsi_stream_transfer(io);
1601*c087a94bSLad Prabhakar 		break;
1602*c087a94bSLad Prabhakar 	case SNDRV_PCM_TRIGGER_STOP:
1603*c087a94bSLad Prabhakar 		if (!ret)
1604*c087a94bSLad Prabhakar 			ret = fsi_hw_shutdown(fsi, dai->dev);
1605*c087a94bSLad Prabhakar 		fsi_stream_stop(fsi, io);
1606*c087a94bSLad Prabhakar 		fsi_stream_quit(fsi, io);
1607*c087a94bSLad Prabhakar 		break;
1608*c087a94bSLad Prabhakar 	}
1609*c087a94bSLad Prabhakar 
1610*c087a94bSLad Prabhakar 	return ret;
1611*c087a94bSLad Prabhakar }
1612*c087a94bSLad Prabhakar 
1613*c087a94bSLad Prabhakar static int fsi_set_fmt_dai(struct fsi_priv *fsi, unsigned int fmt)
1614*c087a94bSLad Prabhakar {
1615*c087a94bSLad Prabhakar 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1616*c087a94bSLad Prabhakar 	case SND_SOC_DAIFMT_I2S:
1617*c087a94bSLad Prabhakar 		fsi->fmt = CR_I2S;
1618*c087a94bSLad Prabhakar 		fsi->chan_num = 2;
1619*c087a94bSLad Prabhakar 		break;
1620*c087a94bSLad Prabhakar 	case SND_SOC_DAIFMT_LEFT_J:
1621*c087a94bSLad Prabhakar 		fsi->fmt = CR_PCM;
1622*c087a94bSLad Prabhakar 		fsi->chan_num = 2;
1623*c087a94bSLad Prabhakar 		break;
1624*c087a94bSLad Prabhakar 	default:
1625*c087a94bSLad Prabhakar 		return -EINVAL;
1626*c087a94bSLad Prabhakar 	}
1627*c087a94bSLad Prabhakar 
1628*c087a94bSLad Prabhakar 	return 0;
1629*c087a94bSLad Prabhakar }
1630*c087a94bSLad Prabhakar 
1631*c087a94bSLad Prabhakar static int fsi_set_fmt_spdif(struct fsi_priv *fsi)
1632*c087a94bSLad Prabhakar {
1633*c087a94bSLad Prabhakar 	struct fsi_master *master = fsi_get_master(fsi);
1634*c087a94bSLad Prabhakar 
1635*c087a94bSLad Prabhakar 	if (fsi_version(master) < 2)
1636*c087a94bSLad Prabhakar 		return -EINVAL;
1637*c087a94bSLad Prabhakar 
1638*c087a94bSLad Prabhakar 	fsi->fmt = CR_DTMD_SPDIF_PCM | CR_PCM;
1639*c087a94bSLad Prabhakar 	fsi->chan_num = 2;
1640*c087a94bSLad Prabhakar 
1641*c087a94bSLad Prabhakar 	return 0;
1642*c087a94bSLad Prabhakar }
1643*c087a94bSLad Prabhakar 
1644*c087a94bSLad Prabhakar static int fsi_dai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1645*c087a94bSLad Prabhakar {
1646*c087a94bSLad Prabhakar 	struct fsi_priv *fsi = fsi_get_priv_frm_dai(dai);
1647*c087a94bSLad Prabhakar 	int ret;
1648*c087a94bSLad Prabhakar 
1649*c087a94bSLad Prabhakar 	/* set clock master audio interface */
1650*c087a94bSLad Prabhakar 	switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
1651*c087a94bSLad Prabhakar 	case SND_SOC_DAIFMT_BC_FC:
1652*c087a94bSLad Prabhakar 		break;
1653*c087a94bSLad Prabhakar 	case SND_SOC_DAIFMT_BP_FP:
1654*c087a94bSLad Prabhakar 		fsi->clk_master = 1; /* cpu is master */
1655*c087a94bSLad Prabhakar 		break;
1656*c087a94bSLad Prabhakar 	default:
1657*c087a94bSLad Prabhakar 		return -EINVAL;
1658*c087a94bSLad Prabhakar 	}
1659*c087a94bSLad Prabhakar 
1660*c087a94bSLad Prabhakar 	/* set clock inversion */
1661*c087a94bSLad Prabhakar 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1662*c087a94bSLad Prabhakar 	case SND_SOC_DAIFMT_NB_IF:
1663*c087a94bSLad Prabhakar 		fsi->bit_clk_inv = 0;
1664*c087a94bSLad Prabhakar 		fsi->lr_clk_inv = 1;
1665*c087a94bSLad Prabhakar 		break;
1666*c087a94bSLad Prabhakar 	case SND_SOC_DAIFMT_IB_NF:
1667*c087a94bSLad Prabhakar 		fsi->bit_clk_inv = 1;
1668*c087a94bSLad Prabhakar 		fsi->lr_clk_inv = 0;
1669*c087a94bSLad Prabhakar 		break;
1670*c087a94bSLad Prabhakar 	case SND_SOC_DAIFMT_IB_IF:
1671*c087a94bSLad Prabhakar 		fsi->bit_clk_inv = 1;
1672*c087a94bSLad Prabhakar 		fsi->lr_clk_inv = 1;
1673*c087a94bSLad Prabhakar 		break;
1674*c087a94bSLad Prabhakar 	case SND_SOC_DAIFMT_NB_NF:
1675*c087a94bSLad Prabhakar 	default:
1676*c087a94bSLad Prabhakar 		fsi->bit_clk_inv = 0;
1677*c087a94bSLad Prabhakar 		fsi->lr_clk_inv = 0;
1678*c087a94bSLad Prabhakar 		break;
1679*c087a94bSLad Prabhakar 	}
1680*c087a94bSLad Prabhakar 
1681*c087a94bSLad Prabhakar 	if (fsi_is_clk_master(fsi)) {
1682*c087a94bSLad Prabhakar 		if (fsi->clk_cpg)
1683*c087a94bSLad Prabhakar 			fsi_clk_init(dai->dev, fsi, 0, 1, 1,
1684*c087a94bSLad Prabhakar 				     fsi_clk_set_rate_cpg);
1685*c087a94bSLad Prabhakar 		else
1686*c087a94bSLad Prabhakar 			fsi_clk_init(dai->dev, fsi, 1, 1, 0,
1687*c087a94bSLad Prabhakar 				     fsi_clk_set_rate_external);
1688*c087a94bSLad Prabhakar 	}
1689*c087a94bSLad Prabhakar 
1690*c087a94bSLad Prabhakar 	/* set format */
1691*c087a94bSLad Prabhakar 	if (fsi_is_spdif(fsi))
1692*c087a94bSLad Prabhakar 		ret = fsi_set_fmt_spdif(fsi);
1693*c087a94bSLad Prabhakar 	else
1694*c087a94bSLad Prabhakar 		ret = fsi_set_fmt_dai(fsi, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
1695*c087a94bSLad Prabhakar 
1696*c087a94bSLad Prabhakar 	return ret;
1697*c087a94bSLad Prabhakar }
1698*c087a94bSLad Prabhakar 
1699*c087a94bSLad Prabhakar static int fsi_dai_hw_params(struct snd_pcm_substream *substream,
1700*c087a94bSLad Prabhakar 			     struct snd_pcm_hw_params *params,
1701*c087a94bSLad Prabhakar 			     struct snd_soc_dai *dai)
1702*c087a94bSLad Prabhakar {
1703*c087a94bSLad Prabhakar 	struct fsi_priv *fsi = fsi_get_priv(substream);
1704*c087a94bSLad Prabhakar 
1705*c087a94bSLad Prabhakar 	if (fsi_is_clk_master(fsi))
1706*c087a94bSLad Prabhakar 		fsi_clk_valid(fsi, params_rate(params));
1707*c087a94bSLad Prabhakar 
1708*c087a94bSLad Prabhakar 	return 0;
1709*c087a94bSLad Prabhakar }
1710*c087a94bSLad Prabhakar 
1711*c087a94bSLad Prabhakar /*
1712*c087a94bSLad Prabhakar  * Select below from Sound Card, not auto
1713*c087a94bSLad Prabhakar  *	SND_SOC_DAIFMT_CBC_CFC
1714*c087a94bSLad Prabhakar  *	SND_SOC_DAIFMT_CBP_CFP
1715*c087a94bSLad Prabhakar  */
1716*c087a94bSLad Prabhakar static const u64 fsi_dai_formats =
1717*c087a94bSLad Prabhakar 	SND_SOC_POSSIBLE_DAIFMT_I2S	|
1718*c087a94bSLad Prabhakar 	SND_SOC_POSSIBLE_DAIFMT_LEFT_J	|
1719*c087a94bSLad Prabhakar 	SND_SOC_POSSIBLE_DAIFMT_NB_NF	|
1720*c087a94bSLad Prabhakar 	SND_SOC_POSSIBLE_DAIFMT_NB_IF	|
1721*c087a94bSLad Prabhakar 	SND_SOC_POSSIBLE_DAIFMT_IB_NF	|
1722*c087a94bSLad Prabhakar 	SND_SOC_POSSIBLE_DAIFMT_IB_IF;
1723*c087a94bSLad Prabhakar 
1724*c087a94bSLad Prabhakar static const struct snd_soc_dai_ops fsi_dai_ops = {
1725*c087a94bSLad Prabhakar 	.startup	= fsi_dai_startup,
1726*c087a94bSLad Prabhakar 	.shutdown	= fsi_dai_shutdown,
1727*c087a94bSLad Prabhakar 	.trigger	= fsi_dai_trigger,
1728*c087a94bSLad Prabhakar 	.set_fmt	= fsi_dai_set_fmt,
1729*c087a94bSLad Prabhakar 	.hw_params	= fsi_dai_hw_params,
1730*c087a94bSLad Prabhakar 	.auto_selectable_formats	= &fsi_dai_formats,
1731*c087a94bSLad Prabhakar 	.num_auto_selectable_formats	= 1,
1732*c087a94bSLad Prabhakar };
1733*c087a94bSLad Prabhakar 
1734*c087a94bSLad Prabhakar /*
1735*c087a94bSLad Prabhakar  *		pcm ops
1736*c087a94bSLad Prabhakar  */
1737*c087a94bSLad Prabhakar 
1738*c087a94bSLad Prabhakar static const struct snd_pcm_hardware fsi_pcm_hardware = {
1739*c087a94bSLad Prabhakar 	.info =		SNDRV_PCM_INFO_INTERLEAVED	|
1740*c087a94bSLad Prabhakar 			SNDRV_PCM_INFO_MMAP		|
1741*c087a94bSLad Prabhakar 			SNDRV_PCM_INFO_MMAP_VALID,
1742*c087a94bSLad Prabhakar 	.buffer_bytes_max	= 64 * 1024,
1743*c087a94bSLad Prabhakar 	.period_bytes_min	= 32,
1744*c087a94bSLad Prabhakar 	.period_bytes_max	= 8192,
1745*c087a94bSLad Prabhakar 	.periods_min		= 1,
1746*c087a94bSLad Prabhakar 	.periods_max		= 32,
1747*c087a94bSLad Prabhakar 	.fifo_size		= 256,
1748*c087a94bSLad Prabhakar };
1749*c087a94bSLad Prabhakar 
1750*c087a94bSLad Prabhakar static int fsi_pcm_open(struct snd_soc_component *component,
1751*c087a94bSLad Prabhakar 			struct snd_pcm_substream *substream)
1752*c087a94bSLad Prabhakar {
1753*c087a94bSLad Prabhakar 	struct snd_pcm_runtime *runtime = substream->runtime;
1754*c087a94bSLad Prabhakar 	int ret = 0;
1755*c087a94bSLad Prabhakar 
1756*c087a94bSLad Prabhakar 	snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);
1757*c087a94bSLad Prabhakar 
1758*c087a94bSLad Prabhakar 	ret = snd_pcm_hw_constraint_integer(runtime,
1759*c087a94bSLad Prabhakar 					    SNDRV_PCM_HW_PARAM_PERIODS);
1760*c087a94bSLad Prabhakar 
1761*c087a94bSLad Prabhakar 	return ret;
1762*c087a94bSLad Prabhakar }
1763*c087a94bSLad Prabhakar 
1764*c087a94bSLad Prabhakar static snd_pcm_uframes_t fsi_pointer(struct snd_soc_component *component,
1765*c087a94bSLad Prabhakar 				     struct snd_pcm_substream *substream)
1766*c087a94bSLad Prabhakar {
1767*c087a94bSLad Prabhakar 	struct fsi_priv *fsi = fsi_get_priv(substream);
1768*c087a94bSLad Prabhakar 	struct fsi_stream *io = fsi_stream_get(fsi, substream);
1769*c087a94bSLad Prabhakar 
1770*c087a94bSLad Prabhakar 	return fsi_sample2frame(fsi, io->buff_sample_pos);
1771*c087a94bSLad Prabhakar }
1772*c087a94bSLad Prabhakar 
1773*c087a94bSLad Prabhakar /*
1774*c087a94bSLad Prabhakar  *		snd_soc_component
1775*c087a94bSLad Prabhakar  */
1776*c087a94bSLad Prabhakar 
1777*c087a94bSLad Prabhakar #define PREALLOC_BUFFER		(32 * 1024)
1778*c087a94bSLad Prabhakar #define PREALLOC_BUFFER_MAX	(32 * 1024)
1779*c087a94bSLad Prabhakar 
1780*c087a94bSLad Prabhakar static int fsi_pcm_new(struct snd_soc_component *component,
1781*c087a94bSLad Prabhakar 		       struct snd_soc_pcm_runtime *rtd)
1782*c087a94bSLad Prabhakar {
1783*c087a94bSLad Prabhakar 	snd_pcm_set_managed_buffer_all(
1784*c087a94bSLad Prabhakar 		rtd->pcm,
1785*c087a94bSLad Prabhakar 		SNDRV_DMA_TYPE_DEV,
1786*c087a94bSLad Prabhakar 		rtd->card->snd_card->dev,
1787*c087a94bSLad Prabhakar 		PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
1788*c087a94bSLad Prabhakar 	return 0;
1789*c087a94bSLad Prabhakar }
1790*c087a94bSLad Prabhakar 
1791*c087a94bSLad Prabhakar /*
1792*c087a94bSLad Prabhakar  *		alsa struct
1793*c087a94bSLad Prabhakar  */
1794*c087a94bSLad Prabhakar 
1795*c087a94bSLad Prabhakar static struct snd_soc_dai_driver fsi_soc_dai[] = {
1796*c087a94bSLad Prabhakar 	{
1797*c087a94bSLad Prabhakar 		.name			= "fsia-dai",
1798*c087a94bSLad Prabhakar 		.playback = {
1799*c087a94bSLad Prabhakar 			.rates		= FSI_RATES,
1800*c087a94bSLad Prabhakar 			.formats	= FSI_FMTS,
1801*c087a94bSLad Prabhakar 			.channels_min	= 2,
1802*c087a94bSLad Prabhakar 			.channels_max	= 2,
1803*c087a94bSLad Prabhakar 		},
1804*c087a94bSLad Prabhakar 		.capture = {
1805*c087a94bSLad Prabhakar 			.rates		= FSI_RATES,
1806*c087a94bSLad Prabhakar 			.formats	= FSI_FMTS,
1807*c087a94bSLad Prabhakar 			.channels_min	= 2,
1808*c087a94bSLad Prabhakar 			.channels_max	= 2,
1809*c087a94bSLad Prabhakar 		},
1810*c087a94bSLad Prabhakar 		.ops = &fsi_dai_ops,
1811*c087a94bSLad Prabhakar 	},
1812*c087a94bSLad Prabhakar 	{
1813*c087a94bSLad Prabhakar 		.name			= "fsib-dai",
1814*c087a94bSLad Prabhakar 		.playback = {
1815*c087a94bSLad Prabhakar 			.rates		= FSI_RATES,
1816*c087a94bSLad Prabhakar 			.formats	= FSI_FMTS,
1817*c087a94bSLad Prabhakar 			.channels_min	= 2,
1818*c087a94bSLad Prabhakar 			.channels_max	= 2,
1819*c087a94bSLad Prabhakar 		},
1820*c087a94bSLad Prabhakar 		.capture = {
1821*c087a94bSLad Prabhakar 			.rates		= FSI_RATES,
1822*c087a94bSLad Prabhakar 			.formats	= FSI_FMTS,
1823*c087a94bSLad Prabhakar 			.channels_min	= 2,
1824*c087a94bSLad Prabhakar 			.channels_max	= 2,
1825*c087a94bSLad Prabhakar 		},
1826*c087a94bSLad Prabhakar 		.ops = &fsi_dai_ops,
1827*c087a94bSLad Prabhakar 	},
1828*c087a94bSLad Prabhakar };
1829*c087a94bSLad Prabhakar 
1830*c087a94bSLad Prabhakar static const struct snd_soc_component_driver fsi_soc_component = {
1831*c087a94bSLad Prabhakar 	.name		= "fsi",
1832*c087a94bSLad Prabhakar 	.open		= fsi_pcm_open,
1833*c087a94bSLad Prabhakar 	.pointer	= fsi_pointer,
1834*c087a94bSLad Prabhakar 	.pcm_construct	= fsi_pcm_new,
1835*c087a94bSLad Prabhakar };
1836*c087a94bSLad Prabhakar 
1837*c087a94bSLad Prabhakar /*
1838*c087a94bSLad Prabhakar  *		platform function
1839*c087a94bSLad Prabhakar  */
1840*c087a94bSLad Prabhakar static void fsi_of_parse(char *name,
1841*c087a94bSLad Prabhakar 			 struct device_node *np,
1842*c087a94bSLad Prabhakar 			 struct sh_fsi_port_info *info,
1843*c087a94bSLad Prabhakar 			 struct device *dev)
1844*c087a94bSLad Prabhakar {
1845*c087a94bSLad Prabhakar 	int i;
1846*c087a94bSLad Prabhakar 	char prop[128];
1847*c087a94bSLad Prabhakar 	unsigned long flags = 0;
1848*c087a94bSLad Prabhakar 	struct {
1849*c087a94bSLad Prabhakar 		char *name;
1850*c087a94bSLad Prabhakar 		unsigned int val;
1851*c087a94bSLad Prabhakar 	} of_parse_property[] = {
1852*c087a94bSLad Prabhakar 		{ "spdif-connection",		SH_FSI_FMT_SPDIF },
1853*c087a94bSLad Prabhakar 		{ "stream-mode-support",	SH_FSI_ENABLE_STREAM_MODE },
1854*c087a94bSLad Prabhakar 		{ "use-internal-clock",		SH_FSI_CLK_CPG },
1855*c087a94bSLad Prabhakar 	};
1856*c087a94bSLad Prabhakar 
1857*c087a94bSLad Prabhakar 	for (i = 0; i < ARRAY_SIZE(of_parse_property); i++) {
1858*c087a94bSLad Prabhakar 		sprintf(prop, "%s,%s", name, of_parse_property[i].name);
1859*c087a94bSLad Prabhakar 		if (of_property_present(np, prop))
1860*c087a94bSLad Prabhakar 			flags |= of_parse_property[i].val;
1861*c087a94bSLad Prabhakar 	}
1862*c087a94bSLad Prabhakar 	info->flags = flags;
1863*c087a94bSLad Prabhakar 
1864*c087a94bSLad Prabhakar 	dev_dbg(dev, "%s flags : %lx\n", name, info->flags);
1865*c087a94bSLad Prabhakar }
1866*c087a94bSLad Prabhakar 
1867*c087a94bSLad Prabhakar static void fsi_port_info_init(struct fsi_priv *fsi,
1868*c087a94bSLad Prabhakar 			       struct sh_fsi_port_info *info)
1869*c087a94bSLad Prabhakar {
1870*c087a94bSLad Prabhakar 	if (info->flags & SH_FSI_FMT_SPDIF)
1871*c087a94bSLad Prabhakar 		fsi->spdif = 1;
1872*c087a94bSLad Prabhakar 
1873*c087a94bSLad Prabhakar 	if (info->flags & SH_FSI_CLK_CPG)
1874*c087a94bSLad Prabhakar 		fsi->clk_cpg = 1;
1875*c087a94bSLad Prabhakar 
1876*c087a94bSLad Prabhakar 	if (info->flags & SH_FSI_ENABLE_STREAM_MODE)
1877*c087a94bSLad Prabhakar 		fsi->enable_stream = 1;
1878*c087a94bSLad Prabhakar }
1879*c087a94bSLad Prabhakar 
1880*c087a94bSLad Prabhakar static void fsi_handler_init(struct fsi_priv *fsi,
1881*c087a94bSLad Prabhakar 			     struct sh_fsi_port_info *info)
1882*c087a94bSLad Prabhakar {
1883*c087a94bSLad Prabhakar 	fsi->playback.handler	= &fsi_pio_push_handler; /* default PIO */
1884*c087a94bSLad Prabhakar 	fsi->playback.priv	= fsi;
1885*c087a94bSLad Prabhakar 	fsi->capture.handler	= &fsi_pio_pop_handler;  /* default PIO */
1886*c087a94bSLad Prabhakar 	fsi->capture.priv	= fsi;
1887*c087a94bSLad Prabhakar 
1888*c087a94bSLad Prabhakar 	if (info->tx_id) {
1889*c087a94bSLad Prabhakar 		fsi->playback.dma_id  = info->tx_id;
1890*c087a94bSLad Prabhakar 		fsi->playback.handler = &fsi_dma_push_handler;
1891*c087a94bSLad Prabhakar 	}
1892*c087a94bSLad Prabhakar }
1893*c087a94bSLad Prabhakar 
1894*c087a94bSLad Prabhakar static const struct fsi_core fsi1_core = {
1895*c087a94bSLad Prabhakar 	.ver	= 1,
1896*c087a94bSLad Prabhakar 
1897*c087a94bSLad Prabhakar 	/* Interrupt */
1898*c087a94bSLad Prabhakar 	.int_st	= INT_ST,
1899*c087a94bSLad Prabhakar 	.iemsk	= IEMSK,
1900*c087a94bSLad Prabhakar 	.imsk	= IMSK,
1901*c087a94bSLad Prabhakar };
1902*c087a94bSLad Prabhakar 
1903*c087a94bSLad Prabhakar static const struct fsi_core fsi2_core = {
1904*c087a94bSLad Prabhakar 	.ver	= 2,
1905*c087a94bSLad Prabhakar 
1906*c087a94bSLad Prabhakar 	/* Interrupt */
1907*c087a94bSLad Prabhakar 	.int_st	= CPU_INT_ST,
1908*c087a94bSLad Prabhakar 	.iemsk	= CPU_IEMSK,
1909*c087a94bSLad Prabhakar 	.imsk	= CPU_IMSK,
1910*c087a94bSLad Prabhakar 	.a_mclk	= A_MST_CTLR,
1911*c087a94bSLad Prabhakar 	.b_mclk	= B_MST_CTLR,
1912*c087a94bSLad Prabhakar };
1913*c087a94bSLad Prabhakar 
1914*c087a94bSLad Prabhakar static const struct of_device_id fsi_of_match[] = {
1915*c087a94bSLad Prabhakar 	{ .compatible = "renesas,sh_fsi",	.data = &fsi1_core},
1916*c087a94bSLad Prabhakar 	{ .compatible = "renesas,sh_fsi2",	.data = &fsi2_core},
1917*c087a94bSLad Prabhakar 	{},
1918*c087a94bSLad Prabhakar };
1919*c087a94bSLad Prabhakar MODULE_DEVICE_TABLE(of, fsi_of_match);
1920*c087a94bSLad Prabhakar 
1921*c087a94bSLad Prabhakar static const struct platform_device_id fsi_id_table[] = {
1922*c087a94bSLad Prabhakar 	{ "sh_fsi",	(kernel_ulong_t)&fsi1_core },
1923*c087a94bSLad Prabhakar 	{},
1924*c087a94bSLad Prabhakar };
1925*c087a94bSLad Prabhakar MODULE_DEVICE_TABLE(platform, fsi_id_table);
1926*c087a94bSLad Prabhakar 
1927*c087a94bSLad Prabhakar static int fsi_probe(struct platform_device *pdev)
1928*c087a94bSLad Prabhakar {
1929*c087a94bSLad Prabhakar 	struct fsi_master *master;
1930*c087a94bSLad Prabhakar 	struct device_node *np = pdev->dev.of_node;
1931*c087a94bSLad Prabhakar 	struct sh_fsi_platform_info info;
1932*c087a94bSLad Prabhakar 	const struct fsi_core *core;
1933*c087a94bSLad Prabhakar 	struct fsi_priv *fsi;
1934*c087a94bSLad Prabhakar 	struct resource *res;
1935*c087a94bSLad Prabhakar 	unsigned int irq;
1936*c087a94bSLad Prabhakar 	int ret;
1937*c087a94bSLad Prabhakar 
1938*c087a94bSLad Prabhakar 	memset(&info, 0, sizeof(info));
1939*c087a94bSLad Prabhakar 
1940*c087a94bSLad Prabhakar 	core = NULL;
1941*c087a94bSLad Prabhakar 	if (np) {
1942*c087a94bSLad Prabhakar 		core = of_device_get_match_data(&pdev->dev);
1943*c087a94bSLad Prabhakar 		fsi_of_parse("fsia", np, &info.port_a, &pdev->dev);
1944*c087a94bSLad Prabhakar 		fsi_of_parse("fsib", np, &info.port_b, &pdev->dev);
1945*c087a94bSLad Prabhakar 	} else {
1946*c087a94bSLad Prabhakar 		const struct platform_device_id	*id_entry = pdev->id_entry;
1947*c087a94bSLad Prabhakar 		if (id_entry)
1948*c087a94bSLad Prabhakar 			core = (struct fsi_core *)id_entry->driver_data;
1949*c087a94bSLad Prabhakar 
1950*c087a94bSLad Prabhakar 		if (pdev->dev.platform_data)
1951*c087a94bSLad Prabhakar 			memcpy(&info, pdev->dev.platform_data, sizeof(info));
1952*c087a94bSLad Prabhakar 	}
1953*c087a94bSLad Prabhakar 
1954*c087a94bSLad Prabhakar 	if (!core) {
1955*c087a94bSLad Prabhakar 		dev_err(&pdev->dev, "unknown fsi device\n");
1956*c087a94bSLad Prabhakar 		return -ENODEV;
1957*c087a94bSLad Prabhakar 	}
1958*c087a94bSLad Prabhakar 
1959*c087a94bSLad Prabhakar 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1960*c087a94bSLad Prabhakar 	irq = platform_get_irq(pdev, 0);
1961*c087a94bSLad Prabhakar 	if (!res || (int)irq <= 0) {
1962*c087a94bSLad Prabhakar 		dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
1963*c087a94bSLad Prabhakar 		return -ENODEV;
1964*c087a94bSLad Prabhakar 	}
1965*c087a94bSLad Prabhakar 
1966*c087a94bSLad Prabhakar 	master = devm_kzalloc(&pdev->dev, sizeof(*master), GFP_KERNEL);
1967*c087a94bSLad Prabhakar 	if (!master)
1968*c087a94bSLad Prabhakar 		return -ENOMEM;
1969*c087a94bSLad Prabhakar 
1970*c087a94bSLad Prabhakar 	master->base = devm_ioremap(&pdev->dev, res->start, resource_size(res));
1971*c087a94bSLad Prabhakar 	if (!master->base) {
1972*c087a94bSLad Prabhakar 		dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
1973*c087a94bSLad Prabhakar 		return -ENXIO;
1974*c087a94bSLad Prabhakar 	}
1975*c087a94bSLad Prabhakar 
1976*c087a94bSLad Prabhakar 	/* master setting */
1977*c087a94bSLad Prabhakar 	master->core		= core;
1978*c087a94bSLad Prabhakar 	spin_lock_init(&master->lock);
1979*c087a94bSLad Prabhakar 
1980*c087a94bSLad Prabhakar 	/* FSI A setting */
1981*c087a94bSLad Prabhakar 	fsi		= &master->fsia;
1982*c087a94bSLad Prabhakar 	fsi->base	= master->base;
1983*c087a94bSLad Prabhakar 	fsi->phys	= res->start;
1984*c087a94bSLad Prabhakar 	fsi->master	= master;
1985*c087a94bSLad Prabhakar 	fsi_port_info_init(fsi, &info.port_a);
1986*c087a94bSLad Prabhakar 	fsi_handler_init(fsi, &info.port_a);
1987*c087a94bSLad Prabhakar 	ret = fsi_stream_probe(fsi, &pdev->dev);
1988*c087a94bSLad Prabhakar 	if (ret < 0) {
1989*c087a94bSLad Prabhakar 		dev_err(&pdev->dev, "FSIA stream probe failed\n");
1990*c087a94bSLad Prabhakar 		return ret;
1991*c087a94bSLad Prabhakar 	}
1992*c087a94bSLad Prabhakar 
1993*c087a94bSLad Prabhakar 	/* FSI B setting */
1994*c087a94bSLad Prabhakar 	fsi		= &master->fsib;
1995*c087a94bSLad Prabhakar 	fsi->base	= master->base + 0x40;
1996*c087a94bSLad Prabhakar 	fsi->phys	= res->start + 0x40;
1997*c087a94bSLad Prabhakar 	fsi->master	= master;
1998*c087a94bSLad Prabhakar 	fsi_port_info_init(fsi, &info.port_b);
1999*c087a94bSLad Prabhakar 	fsi_handler_init(fsi, &info.port_b);
2000*c087a94bSLad Prabhakar 	ret = fsi_stream_probe(fsi, &pdev->dev);
2001*c087a94bSLad Prabhakar 	if (ret < 0) {
2002*c087a94bSLad Prabhakar 		dev_err(&pdev->dev, "FSIB stream probe failed\n");
2003*c087a94bSLad Prabhakar 		goto exit_fsia;
2004*c087a94bSLad Prabhakar 	}
2005*c087a94bSLad Prabhakar 
2006*c087a94bSLad Prabhakar 	pm_runtime_enable(&pdev->dev);
2007*c087a94bSLad Prabhakar 	dev_set_drvdata(&pdev->dev, master);
2008*c087a94bSLad Prabhakar 
2009*c087a94bSLad Prabhakar 	ret = devm_request_irq(&pdev->dev, irq, &fsi_interrupt, 0,
2010*c087a94bSLad Prabhakar 			       dev_name(&pdev->dev), master);
2011*c087a94bSLad Prabhakar 	if (ret) {
2012*c087a94bSLad Prabhakar 		dev_err(&pdev->dev, "irq request err\n");
2013*c087a94bSLad Prabhakar 		goto exit_fsib;
2014*c087a94bSLad Prabhakar 	}
2015*c087a94bSLad Prabhakar 
2016*c087a94bSLad Prabhakar 	ret = devm_snd_soc_register_component(&pdev->dev, &fsi_soc_component,
2017*c087a94bSLad Prabhakar 				    fsi_soc_dai, ARRAY_SIZE(fsi_soc_dai));
2018*c087a94bSLad Prabhakar 	if (ret < 0) {
2019*c087a94bSLad Prabhakar 		dev_err(&pdev->dev, "cannot snd component register\n");
2020*c087a94bSLad Prabhakar 		goto exit_fsib;
2021*c087a94bSLad Prabhakar 	}
2022*c087a94bSLad Prabhakar 
2023*c087a94bSLad Prabhakar 	return ret;
2024*c087a94bSLad Prabhakar 
2025*c087a94bSLad Prabhakar exit_fsib:
2026*c087a94bSLad Prabhakar 	pm_runtime_disable(&pdev->dev);
2027*c087a94bSLad Prabhakar 	fsi_stream_remove(&master->fsib);
2028*c087a94bSLad Prabhakar exit_fsia:
2029*c087a94bSLad Prabhakar 	fsi_stream_remove(&master->fsia);
2030*c087a94bSLad Prabhakar 
2031*c087a94bSLad Prabhakar 	return ret;
2032*c087a94bSLad Prabhakar }
2033*c087a94bSLad Prabhakar 
2034*c087a94bSLad Prabhakar static void fsi_remove(struct platform_device *pdev)
2035*c087a94bSLad Prabhakar {
2036*c087a94bSLad Prabhakar 	struct fsi_master *master;
2037*c087a94bSLad Prabhakar 
2038*c087a94bSLad Prabhakar 	master = dev_get_drvdata(&pdev->dev);
2039*c087a94bSLad Prabhakar 
2040*c087a94bSLad Prabhakar 	pm_runtime_disable(&pdev->dev);
2041*c087a94bSLad Prabhakar 
2042*c087a94bSLad Prabhakar 	fsi_stream_remove(&master->fsia);
2043*c087a94bSLad Prabhakar 	fsi_stream_remove(&master->fsib);
2044*c087a94bSLad Prabhakar }
2045*c087a94bSLad Prabhakar 
2046*c087a94bSLad Prabhakar static void __fsi_suspend(struct fsi_priv *fsi,
2047*c087a94bSLad Prabhakar 			  struct fsi_stream *io,
2048*c087a94bSLad Prabhakar 			  struct device *dev)
2049*c087a94bSLad Prabhakar {
2050*c087a94bSLad Prabhakar 	if (!fsi_stream_is_working(fsi, io))
2051*c087a94bSLad Prabhakar 		return;
2052*c087a94bSLad Prabhakar 
2053*c087a94bSLad Prabhakar 	fsi_stream_stop(fsi, io);
2054*c087a94bSLad Prabhakar 	fsi_hw_shutdown(fsi, dev);
2055*c087a94bSLad Prabhakar }
2056*c087a94bSLad Prabhakar 
2057*c087a94bSLad Prabhakar static void __fsi_resume(struct fsi_priv *fsi,
2058*c087a94bSLad Prabhakar 			 struct fsi_stream *io,
2059*c087a94bSLad Prabhakar 			 struct device *dev)
2060*c087a94bSLad Prabhakar {
2061*c087a94bSLad Prabhakar 	if (!fsi_stream_is_working(fsi, io))
2062*c087a94bSLad Prabhakar 		return;
2063*c087a94bSLad Prabhakar 
2064*c087a94bSLad Prabhakar 	fsi_hw_startup(fsi, io, dev);
2065*c087a94bSLad Prabhakar 	fsi_stream_start(fsi, io);
2066*c087a94bSLad Prabhakar }
2067*c087a94bSLad Prabhakar 
2068*c087a94bSLad Prabhakar static int fsi_suspend(struct device *dev)
2069*c087a94bSLad Prabhakar {
2070*c087a94bSLad Prabhakar 	struct fsi_master *master = dev_get_drvdata(dev);
2071*c087a94bSLad Prabhakar 	struct fsi_priv *fsia = &master->fsia;
2072*c087a94bSLad Prabhakar 	struct fsi_priv *fsib = &master->fsib;
2073*c087a94bSLad Prabhakar 
2074*c087a94bSLad Prabhakar 	__fsi_suspend(fsia, &fsia->playback, dev);
2075*c087a94bSLad Prabhakar 	__fsi_suspend(fsia, &fsia->capture, dev);
2076*c087a94bSLad Prabhakar 
2077*c087a94bSLad Prabhakar 	__fsi_suspend(fsib, &fsib->playback, dev);
2078*c087a94bSLad Prabhakar 	__fsi_suspend(fsib, &fsib->capture, dev);
2079*c087a94bSLad Prabhakar 
2080*c087a94bSLad Prabhakar 	return 0;
2081*c087a94bSLad Prabhakar }
2082*c087a94bSLad Prabhakar 
2083*c087a94bSLad Prabhakar static int fsi_resume(struct device *dev)
2084*c087a94bSLad Prabhakar {
2085*c087a94bSLad Prabhakar 	struct fsi_master *master = dev_get_drvdata(dev);
2086*c087a94bSLad Prabhakar 	struct fsi_priv *fsia = &master->fsia;
2087*c087a94bSLad Prabhakar 	struct fsi_priv *fsib = &master->fsib;
2088*c087a94bSLad Prabhakar 
2089*c087a94bSLad Prabhakar 	__fsi_resume(fsia, &fsia->playback, dev);
2090*c087a94bSLad Prabhakar 	__fsi_resume(fsia, &fsia->capture, dev);
2091*c087a94bSLad Prabhakar 
2092*c087a94bSLad Prabhakar 	__fsi_resume(fsib, &fsib->playback, dev);
2093*c087a94bSLad Prabhakar 	__fsi_resume(fsib, &fsib->capture, dev);
2094*c087a94bSLad Prabhakar 
2095*c087a94bSLad Prabhakar 	return 0;
2096*c087a94bSLad Prabhakar }
2097*c087a94bSLad Prabhakar 
2098*c087a94bSLad Prabhakar static const struct dev_pm_ops fsi_pm_ops = {
2099*c087a94bSLad Prabhakar 	.suspend		= fsi_suspend,
2100*c087a94bSLad Prabhakar 	.resume			= fsi_resume,
2101*c087a94bSLad Prabhakar };
2102*c087a94bSLad Prabhakar 
2103*c087a94bSLad Prabhakar static struct platform_driver fsi_driver = {
2104*c087a94bSLad Prabhakar 	.driver 	= {
2105*c087a94bSLad Prabhakar 		.name	= "fsi-pcm-audio",
2106*c087a94bSLad Prabhakar 		.pm	= &fsi_pm_ops,
2107*c087a94bSLad Prabhakar 		.of_match_table = fsi_of_match,
2108*c087a94bSLad Prabhakar 	},
2109*c087a94bSLad Prabhakar 	.probe		= fsi_probe,
2110*c087a94bSLad Prabhakar 	.remove		= fsi_remove,
2111*c087a94bSLad Prabhakar 	.id_table	= fsi_id_table,
2112*c087a94bSLad Prabhakar };
2113*c087a94bSLad Prabhakar 
2114*c087a94bSLad Prabhakar module_platform_driver(fsi_driver);
2115*c087a94bSLad Prabhakar 
2116*c087a94bSLad Prabhakar MODULE_LICENSE("GPL v2");
2117*c087a94bSLad Prabhakar MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
2118*c087a94bSLad Prabhakar MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
2119*c087a94bSLad Prabhakar MODULE_ALIAS("platform:fsi-pcm-audio");
2120