1f6b02647STrevor Wu /* SPDX-License-Identifier: GPL-2.0 */ 2f6b02647STrevor Wu /* 3f6b02647STrevor Wu * mt8188-afe-clk.h -- MediaTek 8188 afe clock ctrl definition 4f6b02647STrevor Wu * 5f6b02647STrevor Wu * Copyright (c) 2022 MediaTek Inc. 6f6b02647STrevor Wu * Author: Bicycle Tsai <bicycle.tsai@mediatek.com> 7f6b02647STrevor Wu * Trevor Wu <trevor.wu@mediatek.com> 8f6b02647STrevor Wu * Chun-Chia Chiu <chun-chia.chiu@mediatek.com> 9f6b02647STrevor Wu */ 10f6b02647STrevor Wu 11f6b02647STrevor Wu #ifndef _MT8188_AFE_CLK_H_ 12f6b02647STrevor Wu #define _MT8188_AFE_CLK_H_ 13f6b02647STrevor Wu 14*9be0213aSTrevor Wu /* APLL */ 15*9be0213aSTrevor Wu #define APLL1_W_NAME "APLL1" 16*9be0213aSTrevor Wu #define APLL2_W_NAME "APLL2" 17*9be0213aSTrevor Wu 18f6b02647STrevor Wu enum { 19f6b02647STrevor Wu /* xtal */ 20f6b02647STrevor Wu MT8188_CLK_XTAL_26M, 21f6b02647STrevor Wu /* pll */ 22f6b02647STrevor Wu MT8188_CLK_APMIXED_APLL1, 23f6b02647STrevor Wu MT8188_CLK_APMIXED_APLL2, 24f6b02647STrevor Wu /* divider */ 25*9be0213aSTrevor Wu MT8188_CLK_TOP_APLL1_D4, 26f6b02647STrevor Wu MT8188_CLK_TOP_APLL12_DIV0, 27f6b02647STrevor Wu MT8188_CLK_TOP_APLL12_DIV1, 28f6b02647STrevor Wu MT8188_CLK_TOP_APLL12_DIV2, 29f6b02647STrevor Wu MT8188_CLK_TOP_APLL12_DIV3, 30f6b02647STrevor Wu MT8188_CLK_TOP_APLL12_DIV9, 31f6b02647STrevor Wu /* mux */ 32f6b02647STrevor Wu MT8188_CLK_TOP_A1SYS_HP_SEL, 33f6b02647STrevor Wu MT8188_CLK_TOP_AUD_INTBUS_SEL, 34f6b02647STrevor Wu MT8188_CLK_TOP_AUDIO_H_SEL, 35f6b02647STrevor Wu MT8188_CLK_TOP_AUDIO_LOCAL_BUS_SEL, 36f6b02647STrevor Wu MT8188_CLK_TOP_DPTX_M_SEL, 37f6b02647STrevor Wu MT8188_CLK_TOP_I2SO1_M_SEL, 38f6b02647STrevor Wu MT8188_CLK_TOP_I2SO2_M_SEL, 39f6b02647STrevor Wu MT8188_CLK_TOP_I2SI1_M_SEL, 40f6b02647STrevor Wu MT8188_CLK_TOP_I2SI2_M_SEL, 41f6b02647STrevor Wu /* clock gate */ 42f6b02647STrevor Wu MT8188_CLK_ADSP_AUDIO_26M, 43f6b02647STrevor Wu MT8188_CLK_AUD_AFE, 44f6b02647STrevor Wu MT8188_CLK_AUD_APLL1_TUNER, 45f6b02647STrevor Wu MT8188_CLK_AUD_APLL2_TUNER, 46f6b02647STrevor Wu MT8188_CLK_AUD_TOP0_SPDF, 47f6b02647STrevor Wu MT8188_CLK_AUD_APLL, 48f6b02647STrevor Wu MT8188_CLK_AUD_APLL2, 49f6b02647STrevor Wu MT8188_CLK_AUD_DAC, 50f6b02647STrevor Wu MT8188_CLK_AUD_ADC, 51f6b02647STrevor Wu MT8188_CLK_AUD_DAC_HIRES, 52f6b02647STrevor Wu MT8188_CLK_AUD_A1SYS_HP, 53f6b02647STrevor Wu MT8188_CLK_AUD_ADC_HIRES, 54f6b02647STrevor Wu MT8188_CLK_AUD_I2SIN, 55f6b02647STrevor Wu MT8188_CLK_AUD_TDM_IN, 56f6b02647STrevor Wu MT8188_CLK_AUD_I2S_OUT, 57f6b02647STrevor Wu MT8188_CLK_AUD_TDM_OUT, 58f6b02647STrevor Wu MT8188_CLK_AUD_HDMI_OUT, 59f6b02647STrevor Wu MT8188_CLK_AUD_ASRC11, 60f6b02647STrevor Wu MT8188_CLK_AUD_ASRC12, 61f6b02647STrevor Wu MT8188_CLK_AUD_A1SYS, 62f6b02647STrevor Wu MT8188_CLK_AUD_A2SYS, 63f6b02647STrevor Wu MT8188_CLK_AUD_PCMIF, 64f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_UL1, 65f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_UL2, 66f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_UL3, 67f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_UL4, 68f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_UL5, 69f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_UL6, 70f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_UL8, 71f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_UL9, 72f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_UL10, 73f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_DL2, 74f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_DL3, 75f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_DL6, 76f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_DL7, 77f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_DL8, 78f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_DL10, 79f6b02647STrevor Wu MT8188_CLK_AUD_MEMIF_DL11, 80f6b02647STrevor Wu MT8188_CLK_NUM, 81f6b02647STrevor Wu }; 82f6b02647STrevor Wu 83f6b02647STrevor Wu enum { 84f6b02647STrevor Wu MT8188_AUD_PLL1, 85f6b02647STrevor Wu MT8188_AUD_PLL2, 86f6b02647STrevor Wu MT8188_AUD_PLL3, 87f6b02647STrevor Wu MT8188_AUD_PLL4, 88f6b02647STrevor Wu MT8188_AUD_PLL5, 89f6b02647STrevor Wu MT8188_AUD_PLL_NUM, 90f6b02647STrevor Wu }; 91f6b02647STrevor Wu 92f6b02647STrevor Wu enum { 93f6b02647STrevor Wu MT8188_MCK_SEL_26M, 94f6b02647STrevor Wu MT8188_MCK_SEL_APLL1, 95f6b02647STrevor Wu MT8188_MCK_SEL_APLL2, 96f6b02647STrevor Wu MT8188_MCK_SEL_APLL3, 97f6b02647STrevor Wu MT8188_MCK_SEL_APLL4, 98f6b02647STrevor Wu MT8188_MCK_SEL_APLL5, 99f6b02647STrevor Wu MT8188_MCK_SEL_NUM, 100f6b02647STrevor Wu }; 101f6b02647STrevor Wu 102f6b02647STrevor Wu struct mtk_base_afe; 103f6b02647STrevor Wu 104f6b02647STrevor Wu int mt8188_afe_get_mclk_source_clk_id(int sel); 105f6b02647STrevor Wu int mt8188_afe_get_mclk_source_rate(struct mtk_base_afe *afe, int apll); 106f6b02647STrevor Wu int mt8188_afe_get_default_mclk_source_by_rate(int rate); 107*9be0213aSTrevor Wu int mt8188_get_apll_by_rate(struct mtk_base_afe *afe, int rate); 108*9be0213aSTrevor Wu int mt8188_get_apll_by_name(struct mtk_base_afe *afe, const char *name); 109f6b02647STrevor Wu int mt8188_afe_init_clock(struct mtk_base_afe *afe); 110f6b02647STrevor Wu void mt8188_afe_deinit_clock(void *priv); 111f6b02647STrevor Wu int mt8188_afe_enable_clk(struct mtk_base_afe *afe, struct clk *clk); 112f6b02647STrevor Wu void mt8188_afe_disable_clk(struct mtk_base_afe *afe, struct clk *clk); 113f6b02647STrevor Wu int mt8188_afe_set_clk_rate(struct mtk_base_afe *afe, struct clk *clk, 114f6b02647STrevor Wu unsigned int rate); 115f6b02647STrevor Wu int mt8188_afe_set_clk_parent(struct mtk_base_afe *afe, struct clk *clk, 116f6b02647STrevor Wu struct clk *parent); 117*9be0213aSTrevor Wu int mt8188_apll1_enable(struct mtk_base_afe *afe); 118*9be0213aSTrevor Wu int mt8188_apll1_disable(struct mtk_base_afe *afe); 119*9be0213aSTrevor Wu int mt8188_apll2_enable(struct mtk_base_afe *afe); 120*9be0213aSTrevor Wu int mt8188_apll2_disable(struct mtk_base_afe *afe); 121f6b02647STrevor Wu int mt8188_afe_enable_main_clock(struct mtk_base_afe *afe); 122f6b02647STrevor Wu int mt8188_afe_disable_main_clock(struct mtk_base_afe *afe); 123f6b02647STrevor Wu int mt8188_afe_enable_reg_rw_clk(struct mtk_base_afe *afe); 124f6b02647STrevor Wu int mt8188_afe_disable_reg_rw_clk(struct mtk_base_afe *afe); 125f6b02647STrevor Wu 126f6b02647STrevor Wu #endif 127