1a2388a49SNicolin Chen /* 2a2388a49SNicolin Chen * fsl_spdif.h - ALSA S/PDIF interface for the Freescale i.MX SoC 3a2388a49SNicolin Chen * 4a2388a49SNicolin Chen * Copyright (C) 2013 Freescale Semiconductor, Inc. 5a2388a49SNicolin Chen * 6a2388a49SNicolin Chen * Author: Nicolin Chen <b42378@freescale.com> 7a2388a49SNicolin Chen * 8a2388a49SNicolin Chen * Based on fsl_ssi.h 9a2388a49SNicolin Chen * Author: Timur Tabi <timur@freescale.com> 10a2388a49SNicolin Chen * Copyright 2007-2008 Freescale Semiconductor, Inc. 11a2388a49SNicolin Chen * 12a2388a49SNicolin Chen * This file is licensed under the terms of the GNU General Public License 13a2388a49SNicolin Chen * version 2. This program is licensed "as is" without any warranty of any 14a2388a49SNicolin Chen * kind, whether express or implied. 15a2388a49SNicolin Chen */ 16a2388a49SNicolin Chen 17a2388a49SNicolin Chen #ifndef _FSL_SPDIF_DAI_H 18a2388a49SNicolin Chen #define _FSL_SPDIF_DAI_H 19a2388a49SNicolin Chen 20a2388a49SNicolin Chen /* S/PDIF Register Map */ 21a2388a49SNicolin Chen #define REG_SPDIF_SCR 0x0 /* SPDIF Configuration Register */ 22a2388a49SNicolin Chen #define REG_SPDIF_SRCD 0x4 /* CDText Control Register */ 23a2388a49SNicolin Chen #define REG_SPDIF_SRPC 0x8 /* PhaseConfig Register */ 24a2388a49SNicolin Chen #define REG_SPDIF_SIE 0xc /* InterruptEn Register */ 25a2388a49SNicolin Chen #define REG_SPDIF_SIS 0x10 /* InterruptStat Register */ 26a2388a49SNicolin Chen #define REG_SPDIF_SIC 0x10 /* InterruptClear Register */ 27a2388a49SNicolin Chen #define REG_SPDIF_SRL 0x14 /* SPDIFRxLeft Register */ 28a2388a49SNicolin Chen #define REG_SPDIF_SRR 0x18 /* SPDIFRxRight Register */ 29a2388a49SNicolin Chen #define REG_SPDIF_SRCSH 0x1c /* SPDIFRxCChannel_h Register */ 30a2388a49SNicolin Chen #define REG_SPDIF_SRCSL 0x20 /* SPDIFRxCChannel_l Register */ 31a2388a49SNicolin Chen #define REG_SPDIF_SRU 0x24 /* UchannelRx Register */ 32a2388a49SNicolin Chen #define REG_SPDIF_SRQ 0x28 /* QchannelRx Register */ 33a2388a49SNicolin Chen #define REG_SPDIF_STL 0x2C /* SPDIFTxLeft Register */ 34a2388a49SNicolin Chen #define REG_SPDIF_STR 0x30 /* SPDIFTxRight Register */ 35a2388a49SNicolin Chen #define REG_SPDIF_STCSCH 0x34 /* SPDIFTxCChannelCons_h Register */ 36a2388a49SNicolin Chen #define REG_SPDIF_STCSCL 0x38 /* SPDIFTxCChannelCons_l Register */ 37a2388a49SNicolin Chen #define REG_SPDIF_SRFM 0x44 /* FreqMeas Register */ 38a2388a49SNicolin Chen #define REG_SPDIF_STC 0x50 /* SPDIFTxClk Register */ 39a2388a49SNicolin Chen 40a2388a49SNicolin Chen 41a2388a49SNicolin Chen /* SPDIF Configuration register */ 42a2388a49SNicolin Chen #define SCR_RXFIFO_CTL_OFFSET 23 43a2388a49SNicolin Chen #define SCR_RXFIFO_CTL_MASK (1 << SCR_RXFIFO_CTL_OFFSET) 44a2388a49SNicolin Chen #define SCR_RXFIFO_CTL_ZERO (1 << SCR_RXFIFO_CTL_OFFSET) 45a2388a49SNicolin Chen #define SCR_RXFIFO_OFF_OFFSET 22 46a2388a49SNicolin Chen #define SCR_RXFIFO_OFF_MASK (1 << SCR_RXFIFO_OFF_OFFSET) 47a2388a49SNicolin Chen #define SCR_RXFIFO_OFF (1 << SCR_RXFIFO_OFF_OFFSET) 48a2388a49SNicolin Chen #define SCR_RXFIFO_RST_OFFSET 21 49a2388a49SNicolin Chen #define SCR_RXFIFO_RST_MASK (1 << SCR_RXFIFO_RST_OFFSET) 50a2388a49SNicolin Chen #define SCR_RXFIFO_RST (1 << SCR_RXFIFO_RST_OFFSET) 51a2388a49SNicolin Chen #define SCR_RXFIFO_FSEL_OFFSET 19 52a2388a49SNicolin Chen #define SCR_RXFIFO_FSEL_MASK (0x3 << SCR_RXFIFO_FSEL_OFFSET) 53a2388a49SNicolin Chen #define SCR_RXFIFO_FSEL_IF0 (0x0 << SCR_RXFIFO_FSEL_OFFSET) 54a2388a49SNicolin Chen #define SCR_RXFIFO_FSEL_IF4 (0x1 << SCR_RXFIFO_FSEL_OFFSET) 55a2388a49SNicolin Chen #define SCR_RXFIFO_FSEL_IF8 (0x2 << SCR_RXFIFO_FSEL_OFFSET) 56a2388a49SNicolin Chen #define SCR_RXFIFO_FSEL_IF12 (0x3 << SCR_RXFIFO_FSEL_OFFSET) 57a2388a49SNicolin Chen #define SCR_RXFIFO_AUTOSYNC_OFFSET 18 58a2388a49SNicolin Chen #define SCR_RXFIFO_AUTOSYNC_MASK (1 << SCR_RXFIFO_AUTOSYNC_OFFSET) 59a2388a49SNicolin Chen #define SCR_RXFIFO_AUTOSYNC (1 << SCR_RXFIFO_AUTOSYNC_OFFSET) 60a2388a49SNicolin Chen #define SCR_TXFIFO_AUTOSYNC_OFFSET 17 61a2388a49SNicolin Chen #define SCR_TXFIFO_AUTOSYNC_MASK (1 << SCR_TXFIFO_AUTOSYNC_OFFSET) 62a2388a49SNicolin Chen #define SCR_TXFIFO_AUTOSYNC (1 << SCR_TXFIFO_AUTOSYNC_OFFSET) 63a2388a49SNicolin Chen #define SCR_TXFIFO_FSEL_OFFSET 15 64a2388a49SNicolin Chen #define SCR_TXFIFO_FSEL_MASK (0x3 << SCR_TXFIFO_FSEL_OFFSET) 65a2388a49SNicolin Chen #define SCR_TXFIFO_FSEL_IF0 (0x0 << SCR_TXFIFO_FSEL_OFFSET) 66a2388a49SNicolin Chen #define SCR_TXFIFO_FSEL_IF4 (0x1 << SCR_TXFIFO_FSEL_OFFSET) 67a2388a49SNicolin Chen #define SCR_TXFIFO_FSEL_IF8 (0x2 << SCR_TXFIFO_FSEL_OFFSET) 68a2388a49SNicolin Chen #define SCR_TXFIFO_FSEL_IF12 (0x3 << SCR_TXFIFO_FSEL_OFFSET) 69a2388a49SNicolin Chen #define SCR_LOW_POWER (1 << 13) 70a2388a49SNicolin Chen #define SCR_SOFT_RESET (1 << 12) 71a2388a49SNicolin Chen #define SCR_TXFIFO_CTRL_OFFSET 10 72a2388a49SNicolin Chen #define SCR_TXFIFO_CTRL_MASK (0x3 << SCR_TXFIFO_CTRL_OFFSET) 73a2388a49SNicolin Chen #define SCR_TXFIFO_CTRL_ZERO (0x0 << SCR_TXFIFO_CTRL_OFFSET) 74a2388a49SNicolin Chen #define SCR_TXFIFO_CTRL_NORMAL (0x1 << SCR_TXFIFO_CTRL_OFFSET) 75a2388a49SNicolin Chen #define SCR_TXFIFO_CTRL_ONESAMPLE (0x2 << SCR_TXFIFO_CTRL_OFFSET) 76a2388a49SNicolin Chen #define SCR_DMA_RX_EN_OFFSET 9 77a2388a49SNicolin Chen #define SCR_DMA_RX_EN_MASK (1 << SCR_DMA_RX_EN_OFFSET) 78a2388a49SNicolin Chen #define SCR_DMA_RX_EN (1 << SCR_DMA_RX_EN_OFFSET) 79a2388a49SNicolin Chen #define SCR_DMA_TX_EN_OFFSET 8 80a2388a49SNicolin Chen #define SCR_DMA_TX_EN_MASK (1 << SCR_DMA_TX_EN_OFFSET) 81a2388a49SNicolin Chen #define SCR_DMA_TX_EN (1 << SCR_DMA_TX_EN_OFFSET) 82a2388a49SNicolin Chen #define SCR_VAL_OFFSET 5 83a2388a49SNicolin Chen #define SCR_VAL_MASK (1 << SCR_VAL_OFFSET) 84a2388a49SNicolin Chen #define SCR_VAL_CLEAR (1 << SCR_VAL_OFFSET) 85a2388a49SNicolin Chen #define SCR_TXSEL_OFFSET 2 86a2388a49SNicolin Chen #define SCR_TXSEL_MASK (0x7 << SCR_TXSEL_OFFSET) 87a2388a49SNicolin Chen #define SCR_TXSEL_OFF (0 << SCR_TXSEL_OFFSET) 88a2388a49SNicolin Chen #define SCR_TXSEL_RX (1 << SCR_TXSEL_OFFSET) 89a2388a49SNicolin Chen #define SCR_TXSEL_NORMAL (0x5 << SCR_TXSEL_OFFSET) 90a2388a49SNicolin Chen #define SCR_USRC_SEL_OFFSET 0x0 91a2388a49SNicolin Chen #define SCR_USRC_SEL_MASK (0x3 << SCR_USRC_SEL_OFFSET) 92a2388a49SNicolin Chen #define SCR_USRC_SEL_NONE (0x0 << SCR_USRC_SEL_OFFSET) 93a2388a49SNicolin Chen #define SCR_USRC_SEL_RECV (0x1 << SCR_USRC_SEL_OFFSET) 94a2388a49SNicolin Chen #define SCR_USRC_SEL_CHIP (0x3 << SCR_USRC_SEL_OFFSET) 95a2388a49SNicolin Chen 96a2388a49SNicolin Chen /* SPDIF CDText control */ 97a2388a49SNicolin Chen #define SRCD_CD_USER_OFFSET 1 98a2388a49SNicolin Chen #define SRCD_CD_USER (1 << SRCD_CD_USER_OFFSET) 99a2388a49SNicolin Chen 100a2388a49SNicolin Chen /* SPDIF Phase Configuration register */ 101a2388a49SNicolin Chen #define SRPC_DPLL_LOCKED (1 << 6) 102a2388a49SNicolin Chen #define SRPC_CLKSRC_SEL_OFFSET 7 103a2388a49SNicolin Chen #define SRPC_CLKSRC_SEL_MASK (0xf << SRPC_CLKSRC_SEL_OFFSET) 104a2388a49SNicolin Chen #define SRPC_CLKSRC_SEL_SET(x) ((x << SRPC_CLKSRC_SEL_OFFSET) & SRPC_CLKSRC_SEL_MASK) 105a2388a49SNicolin Chen #define SRPC_CLKSRC_SEL_LOCKED_OFFSET1 5 106a2388a49SNicolin Chen #define SRPC_CLKSRC_SEL_LOCKED_OFFSET2 2 107a2388a49SNicolin Chen #define SRPC_GAINSEL_OFFSET 3 108a2388a49SNicolin Chen #define SRPC_GAINSEL_MASK (0x7 << SRPC_GAINSEL_OFFSET) 109a2388a49SNicolin Chen #define SRPC_GAINSEL_SET(x) ((x << SRPC_GAINSEL_OFFSET) & SRPC_GAINSEL_MASK) 110a2388a49SNicolin Chen 111a2388a49SNicolin Chen #define SRPC_CLKSRC_MAX 16 112a2388a49SNicolin Chen 113a2388a49SNicolin Chen enum spdif_gainsel { 114a2388a49SNicolin Chen GAINSEL_MULTI_24 = 0, 115a2388a49SNicolin Chen GAINSEL_MULTI_16, 116a2388a49SNicolin Chen GAINSEL_MULTI_12, 117a2388a49SNicolin Chen GAINSEL_MULTI_8, 118a2388a49SNicolin Chen GAINSEL_MULTI_6, 119a2388a49SNicolin Chen GAINSEL_MULTI_4, 120a2388a49SNicolin Chen GAINSEL_MULTI_3, 121a2388a49SNicolin Chen }; 122a2388a49SNicolin Chen #define GAINSEL_MULTI_MAX (GAINSEL_MULTI_3 + 1) 123a2388a49SNicolin Chen #define SPDIF_DEFAULT_GAINSEL GAINSEL_MULTI_8 124a2388a49SNicolin Chen 125a2388a49SNicolin Chen /* SPDIF interrupt mask define */ 126a2388a49SNicolin Chen #define INT_DPLL_LOCKED (1 << 20) 127a2388a49SNicolin Chen #define INT_TXFIFO_UNOV (1 << 19) 128a2388a49SNicolin Chen #define INT_TXFIFO_RESYNC (1 << 18) 129a2388a49SNicolin Chen #define INT_CNEW (1 << 17) 130a2388a49SNicolin Chen #define INT_VAL_NOGOOD (1 << 16) 131a2388a49SNicolin Chen #define INT_SYM_ERR (1 << 15) 132a2388a49SNicolin Chen #define INT_BIT_ERR (1 << 14) 133a2388a49SNicolin Chen #define INT_URX_FUL (1 << 10) 134a2388a49SNicolin Chen #define INT_URX_OV (1 << 9) 135a2388a49SNicolin Chen #define INT_QRX_FUL (1 << 8) 136a2388a49SNicolin Chen #define INT_QRX_OV (1 << 7) 137a2388a49SNicolin Chen #define INT_UQ_SYNC (1 << 6) 138a2388a49SNicolin Chen #define INT_UQ_ERR (1 << 5) 139a2388a49SNicolin Chen #define INT_RXFIFO_UNOV (1 << 4) 140a2388a49SNicolin Chen #define INT_RXFIFO_RESYNC (1 << 3) 141a2388a49SNicolin Chen #define INT_LOSS_LOCK (1 << 2) 142a2388a49SNicolin Chen #define INT_TX_EM (1 << 1) 143a2388a49SNicolin Chen #define INT_RXFIFO_FUL (1 << 0) 144a2388a49SNicolin Chen 145a2388a49SNicolin Chen /* SPDIF Clock register */ 146*e41a4a79SNicolin Chen #define STC_SYSCLK_DF_OFFSET 11 147*e41a4a79SNicolin Chen #define STC_SYSCLK_DF_MASK (0x1ff << STC_SYSCLK_DF_OFFSET) 148*e41a4a79SNicolin Chen #define STC_SYSCLK_DF(x) ((((x) - 1) << STC_SYSCLK_DF_OFFSET) & STC_SYSCLK_DF_MASK) 149a2388a49SNicolin Chen #define STC_TXCLK_SRC_OFFSET 8 150a2388a49SNicolin Chen #define STC_TXCLK_SRC_MASK (0x7 << STC_TXCLK_SRC_OFFSET) 151a2388a49SNicolin Chen #define STC_TXCLK_SRC_SET(x) ((x << STC_TXCLK_SRC_OFFSET) & STC_TXCLK_SRC_MASK) 152a2388a49SNicolin Chen #define STC_TXCLK_ALL_EN_OFFSET 7 153a2388a49SNicolin Chen #define STC_TXCLK_ALL_EN_MASK (1 << STC_TXCLK_ALL_EN_OFFSET) 154a2388a49SNicolin Chen #define STC_TXCLK_ALL_EN (1 << STC_TXCLK_ALL_EN_OFFSET) 155*e41a4a79SNicolin Chen #define STC_TXCLK_DF_OFFSET 0 156*e41a4a79SNicolin Chen #define STC_TXCLK_DF_MASK (0x7ff << STC_TXCLK_DF_OFFSET) 157*e41a4a79SNicolin Chen #define STC_TXCLK_DF(x) ((((x) - 1) << STC_TXCLK_DF_OFFSET) & STC_TXCLK_DF_MASK) 158a2388a49SNicolin Chen #define STC_TXCLK_SRC_MAX 8 159a2388a49SNicolin Chen 1609c6344b3SNicolin Chen #define STC_TXCLK_SPDIF_ROOT 1 1619c6344b3SNicolin Chen 162a2388a49SNicolin Chen /* SPDIF tx rate */ 163a2388a49SNicolin Chen enum spdif_txrate { 164a2388a49SNicolin Chen SPDIF_TXRATE_32000 = 0, 165a2388a49SNicolin Chen SPDIF_TXRATE_44100, 166a2388a49SNicolin Chen SPDIF_TXRATE_48000, 167a2388a49SNicolin Chen }; 168a2388a49SNicolin Chen #define SPDIF_TXRATE_MAX (SPDIF_TXRATE_48000 + 1) 169a2388a49SNicolin Chen 170a2388a49SNicolin Chen 171a2388a49SNicolin Chen #define SPDIF_CSTATUS_BYTE 6 172a2388a49SNicolin Chen #define SPDIF_UBITS_SIZE 96 173a2388a49SNicolin Chen #define SPDIF_QSUB_SIZE (SPDIF_UBITS_SIZE / 8) 174a2388a49SNicolin Chen 175a2388a49SNicolin Chen 176a2388a49SNicolin Chen #define FSL_SPDIF_RATES_PLAYBACK (SNDRV_PCM_RATE_32000 | \ 177a2388a49SNicolin Chen SNDRV_PCM_RATE_44100 | \ 178a2388a49SNicolin Chen SNDRV_PCM_RATE_48000) 179a2388a49SNicolin Chen 180a2388a49SNicolin Chen #define FSL_SPDIF_RATES_CAPTURE (SNDRV_PCM_RATE_16000 | \ 181a2388a49SNicolin Chen SNDRV_PCM_RATE_32000 | \ 182a2388a49SNicolin Chen SNDRV_PCM_RATE_44100 | \ 183a2388a49SNicolin Chen SNDRV_PCM_RATE_48000 | \ 184a2388a49SNicolin Chen SNDRV_PCM_RATE_64000 | \ 185a2388a49SNicolin Chen SNDRV_PCM_RATE_96000) 186a2388a49SNicolin Chen 187a2388a49SNicolin Chen #define FSL_SPDIF_FORMATS_PLAYBACK (SNDRV_PCM_FMTBIT_S16_LE | \ 188a2388a49SNicolin Chen SNDRV_PCM_FMTBIT_S20_3LE | \ 189a2388a49SNicolin Chen SNDRV_PCM_FMTBIT_S24_LE) 190a2388a49SNicolin Chen 191a2388a49SNicolin Chen #define FSL_SPDIF_FORMATS_CAPTURE (SNDRV_PCM_FMTBIT_S24_LE) 192a2388a49SNicolin Chen 193a2388a49SNicolin Chen #endif /* _FSL_SPDIF_DAI_H */ 194