1f10485e7SMark Brown /* 2f10485e7SMark Brown * wm8990.c -- WM8990 ALSA Soc Audio driver 3f10485e7SMark Brown * 4f10485e7SMark Brown * Copyright 2008 Wolfson Microelectronics PLC. 564ca0404SLiam Girdwood * Author: Liam Girdwood <lrg@slimlogic.co.uk> 6f10485e7SMark Brown * 7f10485e7SMark Brown * This program is free software; you can redistribute it and/or modify it 8f10485e7SMark Brown * under the terms of the GNU General Public License as published by the 9f10485e7SMark Brown * Free Software Foundation; either version 2 of the License, or (at your 10f10485e7SMark Brown * option) any later version. 11f10485e7SMark Brown */ 12f10485e7SMark Brown 13f10485e7SMark Brown #include <linux/module.h> 14f10485e7SMark Brown #include <linux/moduleparam.h> 15f10485e7SMark Brown #include <linux/kernel.h> 16f10485e7SMark Brown #include <linux/init.h> 17f10485e7SMark Brown #include <linux/delay.h> 18f10485e7SMark Brown #include <linux/pm.h> 19f10485e7SMark Brown #include <linux/i2c.h> 200112b62bSMark Brown #include <linux/regmap.h> 215a0e3ad6STejun Heo #include <linux/slab.h> 22f10485e7SMark Brown #include <sound/core.h> 23f10485e7SMark Brown #include <sound/pcm.h> 24f10485e7SMark Brown #include <sound/pcm_params.h> 25f10485e7SMark Brown #include <sound/soc.h> 26f10485e7SMark Brown #include <sound/initval.h> 27f10485e7SMark Brown #include <sound/tlv.h> 28f10485e7SMark Brown #include <asm/div64.h> 29f10485e7SMark Brown 30f10485e7SMark Brown #include "wm8990.h" 31f10485e7SMark Brown 32f10485e7SMark Brown /* codec private data */ 33f10485e7SMark Brown struct wm8990_priv { 340112b62bSMark Brown struct regmap *regmap; 35f10485e7SMark Brown unsigned int sysclk; 36f10485e7SMark Brown unsigned int pcmclk; 37f10485e7SMark Brown }; 38f10485e7SMark Brown 390112b62bSMark Brown static bool wm8990_volatile_register(struct device *dev, unsigned int reg) 40416a0ce5SAxel Lin { 41416a0ce5SAxel Lin switch (reg) { 42416a0ce5SAxel Lin case WM8990_RESET: 43416a0ce5SAxel Lin return 1; 44416a0ce5SAxel Lin default: 45416a0ce5SAxel Lin return 0; 46416a0ce5SAxel Lin } 47416a0ce5SAxel Lin } 48416a0ce5SAxel Lin 490112b62bSMark Brown static const struct reg_default wm8990_reg_defaults[] = { 500112b62bSMark Brown { 1, 0x0000 }, /* R1 - Power Management (1) */ 510112b62bSMark Brown { 2, 0x6000 }, /* R2 - Power Management (2) */ 520112b62bSMark Brown { 3, 0x0000 }, /* R3 - Power Management (3) */ 530112b62bSMark Brown { 4, 0x4050 }, /* R4 - Audio Interface (1) */ 540112b62bSMark Brown { 5, 0x4000 }, /* R5 - Audio Interface (2) */ 550112b62bSMark Brown { 6, 0x01C8 }, /* R6 - Clocking (1) */ 560112b62bSMark Brown { 7, 0x0000 }, /* R7 - Clocking (2) */ 570112b62bSMark Brown { 8, 0x0040 }, /* R8 - Audio Interface (3) */ 580112b62bSMark Brown { 9, 0x0040 }, /* R9 - Audio Interface (4) */ 590112b62bSMark Brown { 10, 0x0004 }, /* R10 - DAC CTRL */ 600112b62bSMark Brown { 11, 0x00C0 }, /* R11 - Left DAC Digital Volume */ 610112b62bSMark Brown { 12, 0x00C0 }, /* R12 - Right DAC Digital Volume */ 620112b62bSMark Brown { 13, 0x0000 }, /* R13 - Digital Side Tone */ 630112b62bSMark Brown { 14, 0x0100 }, /* R14 - ADC CTRL */ 640112b62bSMark Brown { 15, 0x00C0 }, /* R15 - Left ADC Digital Volume */ 650112b62bSMark Brown { 16, 0x00C0 }, /* R16 - Right ADC Digital Volume */ 660112b62bSMark Brown 670112b62bSMark Brown { 18, 0x0000 }, /* R18 - GPIO CTRL 1 */ 680112b62bSMark Brown { 19, 0x1000 }, /* R19 - GPIO1 & GPIO2 */ 690112b62bSMark Brown { 20, 0x1010 }, /* R20 - GPIO3 & GPIO4 */ 700112b62bSMark Brown { 21, 0x1010 }, /* R21 - GPIO5 & GPIO6 */ 710112b62bSMark Brown { 22, 0x8000 }, /* R22 - GPIOCTRL 2 */ 720112b62bSMark Brown { 23, 0x0800 }, /* R23 - GPIO_POL */ 730112b62bSMark Brown { 24, 0x008B }, /* R24 - Left Line Input 1&2 Volume */ 740112b62bSMark Brown { 25, 0x008B }, /* R25 - Left Line Input 3&4 Volume */ 750112b62bSMark Brown { 26, 0x008B }, /* R26 - Right Line Input 1&2 Volume */ 760112b62bSMark Brown { 27, 0x008B }, /* R27 - Right Line Input 3&4 Volume */ 770112b62bSMark Brown { 28, 0x0000 }, /* R28 - Left Output Volume */ 780112b62bSMark Brown { 29, 0x0000 }, /* R29 - Right Output Volume */ 790112b62bSMark Brown { 30, 0x0066 }, /* R30 - Line Outputs Volume */ 800112b62bSMark Brown { 31, 0x0022 }, /* R31 - Out3/4 Volume */ 810112b62bSMark Brown { 32, 0x0079 }, /* R32 - Left OPGA Volume */ 820112b62bSMark Brown { 33, 0x0079 }, /* R33 - Right OPGA Volume */ 830112b62bSMark Brown { 34, 0x0003 }, /* R34 - Speaker Volume */ 840112b62bSMark Brown { 35, 0x0003 }, /* R35 - ClassD1 */ 850112b62bSMark Brown 860112b62bSMark Brown { 37, 0x0100 }, /* R37 - ClassD3 */ 870112b62bSMark Brown { 38, 0x0079 }, /* R38 - ClassD4 */ 880112b62bSMark Brown { 39, 0x0000 }, /* R39 - Input Mixer1 */ 890112b62bSMark Brown { 40, 0x0000 }, /* R40 - Input Mixer2 */ 900112b62bSMark Brown { 41, 0x0000 }, /* R41 - Input Mixer3 */ 910112b62bSMark Brown { 42, 0x0000 }, /* R42 - Input Mixer4 */ 920112b62bSMark Brown { 43, 0x0000 }, /* R43 - Input Mixer5 */ 930112b62bSMark Brown { 44, 0x0000 }, /* R44 - Input Mixer6 */ 940112b62bSMark Brown { 45, 0x0000 }, /* R45 - Output Mixer1 */ 950112b62bSMark Brown { 46, 0x0000 }, /* R46 - Output Mixer2 */ 960112b62bSMark Brown { 47, 0x0000 }, /* R47 - Output Mixer3 */ 970112b62bSMark Brown { 48, 0x0000 }, /* R48 - Output Mixer4 */ 980112b62bSMark Brown { 49, 0x0000 }, /* R49 - Output Mixer5 */ 990112b62bSMark Brown { 50, 0x0000 }, /* R50 - Output Mixer6 */ 1000112b62bSMark Brown { 51, 0x0180 }, /* R51 - Out3/4 Mixer */ 1010112b62bSMark Brown { 52, 0x0000 }, /* R52 - Line Mixer1 */ 1020112b62bSMark Brown { 53, 0x0000 }, /* R53 - Line Mixer2 */ 1030112b62bSMark Brown { 54, 0x0000 }, /* R54 - Speaker Mixer */ 1040112b62bSMark Brown { 55, 0x0000 }, /* R55 - Additional Control */ 1050112b62bSMark Brown { 56, 0x0000 }, /* R56 - AntiPOP1 */ 1060112b62bSMark Brown { 57, 0x0000 }, /* R57 - AntiPOP2 */ 1070112b62bSMark Brown { 58, 0x0000 }, /* R58 - MICBIAS */ 1080112b62bSMark Brown 1090112b62bSMark Brown { 60, 0x0008 }, /* R60 - PLL1 */ 1100112b62bSMark Brown { 61, 0x0031 }, /* R61 - PLL2 */ 1110112b62bSMark Brown { 62, 0x0026 }, /* R62 - PLL3 */ 112f10485e7SMark Brown }; 113f10485e7SMark Brown 1148d50e447SMark Brown #define wm8990_reset(c) snd_soc_write(c, WM8990_RESET, 0) 115f10485e7SMark Brown 116021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0); 117f10485e7SMark Brown 118021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0); 119f10485e7SMark Brown 120021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_mix_tlv, 0, -2100, 0); 121f10485e7SMark Brown 122021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0); 123f10485e7SMark Brown 124021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0); 125f10485e7SMark Brown 126021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0); 127f10485e7SMark Brown 128021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0); 129f10485e7SMark Brown 130021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0); 131f10485e7SMark Brown 132f10485e7SMark Brown static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol, 133f10485e7SMark Brown struct snd_ctl_elem_value *ucontrol) 134f10485e7SMark Brown { 135ea53bf77SLars-Peter Clausen struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol); 136397d5aeeSJarkko Nikula struct soc_mixer_control *mc = 137397d5aeeSJarkko Nikula (struct soc_mixer_control *)kcontrol->private_value; 138397d5aeeSJarkko Nikula int reg = mc->reg; 139f10485e7SMark Brown int ret; 140f10485e7SMark Brown u16 val; 141f10485e7SMark Brown 142f10485e7SMark Brown ret = snd_soc_put_volsw(kcontrol, ucontrol); 143f10485e7SMark Brown if (ret < 0) 144f10485e7SMark Brown return ret; 145f10485e7SMark Brown 146f10485e7SMark Brown /* now hit the volume update bits (always bit 8) */ 1478d50e447SMark Brown val = snd_soc_read(codec, reg); 1488d50e447SMark Brown return snd_soc_write(codec, reg, val | 0x0100); 149f10485e7SMark Brown } 150f10485e7SMark Brown 151f10485e7SMark Brown #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\ 152fc99adc3SLars-Peter Clausen tlv_array) \ 153fc99adc3SLars-Peter Clausen SOC_SINGLE_EXT_TLV(xname, reg, shift, max, invert, \ 154fc99adc3SLars-Peter Clausen snd_soc_get_volsw, wm899x_outpga_put_volsw_vu, tlv_array) 155f10485e7SMark Brown 156f10485e7SMark Brown 157f10485e7SMark Brown static const char *wm8990_digital_sidetone[] = 158f10485e7SMark Brown {"None", "Left ADC", "Right ADC", "Reserved"}; 159f10485e7SMark Brown 160830b5011STakashi Iwai static SOC_ENUM_SINGLE_DECL(wm8990_left_digital_sidetone_enum, 161830b5011STakashi Iwai WM8990_DIGITAL_SIDE_TONE, 162f10485e7SMark Brown WM8990_ADC_TO_DACL_SHIFT, 163f10485e7SMark Brown wm8990_digital_sidetone); 164f10485e7SMark Brown 165830b5011STakashi Iwai static SOC_ENUM_SINGLE_DECL(wm8990_right_digital_sidetone_enum, 166830b5011STakashi Iwai WM8990_DIGITAL_SIDE_TONE, 167f10485e7SMark Brown WM8990_ADC_TO_DACR_SHIFT, 168f10485e7SMark Brown wm8990_digital_sidetone); 169f10485e7SMark Brown 170f10485e7SMark Brown static const char *wm8990_adcmode[] = 171f10485e7SMark Brown {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"}; 172f10485e7SMark Brown 173830b5011STakashi Iwai static SOC_ENUM_SINGLE_DECL(wm8990_right_adcmode_enum, 174830b5011STakashi Iwai WM8990_ADC_CTRL, 175f10485e7SMark Brown WM8990_ADC_HPF_CUT_SHIFT, 176f10485e7SMark Brown wm8990_adcmode); 177f10485e7SMark Brown 178f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_snd_controls[] = { 179f10485e7SMark Brown /* INMIXL */ 180f10485e7SMark Brown SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0), 181f10485e7SMark Brown SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0), 182f10485e7SMark Brown /* INMIXR */ 183f10485e7SMark Brown SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0), 184f10485e7SMark Brown SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0), 185f10485e7SMark Brown 186f10485e7SMark Brown /* LOMIX */ 187f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3, 188f10485e7SMark Brown WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv), 189f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3, 190f10485e7SMark Brown WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv), 191f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3, 192f10485e7SMark Brown WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv), 193f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5, 194f10485e7SMark Brown WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv), 195f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5, 196f10485e7SMark Brown WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv), 197f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5, 198f10485e7SMark Brown WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv), 199f10485e7SMark Brown 200f10485e7SMark Brown /* ROMIX */ 201f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4, 202f10485e7SMark Brown WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv), 203f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4, 204f10485e7SMark Brown WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv), 205f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4, 206f10485e7SMark Brown WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv), 207f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6, 208f10485e7SMark Brown WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv), 209f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6, 210f10485e7SMark Brown WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv), 211f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6, 212f10485e7SMark Brown WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv), 213f10485e7SMark Brown 214f10485e7SMark Brown /* LOUT */ 215f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME, 216f10485e7SMark Brown WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv), 217f10485e7SMark Brown SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0), 218f10485e7SMark Brown 219f10485e7SMark Brown /* ROUT */ 220f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME, 221f10485e7SMark Brown WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv), 222f10485e7SMark Brown SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0), 223f10485e7SMark Brown 224f10485e7SMark Brown /* LOPGA */ 225f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME, 226f10485e7SMark Brown WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv), 227f10485e7SMark Brown SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME, 228f10485e7SMark Brown WM8990_LOPGAZC_BIT, 1, 0), 229f10485e7SMark Brown 230f10485e7SMark Brown /* ROPGA */ 231f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME, 232f10485e7SMark Brown WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv), 233f10485e7SMark Brown SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME, 234f10485e7SMark Brown WM8990_ROPGAZC_BIT, 1, 0), 235f10485e7SMark Brown 236f10485e7SMark Brown SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME, 237f10485e7SMark Brown WM8990_LONMUTE_BIT, 1, 0), 238f10485e7SMark Brown SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME, 239f10485e7SMark Brown WM8990_LOPMUTE_BIT, 1, 0), 240f10485e7SMark Brown SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME, 241f10485e7SMark Brown WM8990_LOATTN_BIT, 1, 0), 242f10485e7SMark Brown SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME, 243f10485e7SMark Brown WM8990_RONMUTE_BIT, 1, 0), 244f10485e7SMark Brown SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME, 245f10485e7SMark Brown WM8990_ROPMUTE_BIT, 1, 0), 246f10485e7SMark Brown SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME, 247f10485e7SMark Brown WM8990_ROATTN_BIT, 1, 0), 248f10485e7SMark Brown 249f10485e7SMark Brown SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME, 250f10485e7SMark Brown WM8990_OUT3MUTE_BIT, 1, 0), 251f10485e7SMark Brown SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME, 252f10485e7SMark Brown WM8990_OUT3ATTN_BIT, 1, 0), 253f10485e7SMark Brown 254f10485e7SMark Brown SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME, 255f10485e7SMark Brown WM8990_OUT4MUTE_BIT, 1, 0), 256f10485e7SMark Brown SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME, 257f10485e7SMark Brown WM8990_OUT4ATTN_BIT, 1, 0), 258f10485e7SMark Brown 259f10485e7SMark Brown SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1, 260f10485e7SMark Brown WM8990_CDMODE_BIT, 1, 0), 261f10485e7SMark Brown 262f10485e7SMark Brown SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME, 26397bb8129SMark Brown WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0), 264f10485e7SMark Brown SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3, 265f10485e7SMark Brown WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0), 266f10485e7SMark Brown SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3, 267f10485e7SMark Brown WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0), 26897bb8129SMark Brown SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4, 26997bb8129SMark Brown WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv), 27097bb8129SMark Brown SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4, 27197bb8129SMark Brown WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0), 272f10485e7SMark Brown 273f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume", 274f10485e7SMark Brown WM8990_LEFT_DAC_DIGITAL_VOLUME, 275f10485e7SMark Brown WM8990_DACL_VOL_SHIFT, 276f10485e7SMark Brown WM8990_DACL_VOL_MASK, 277f10485e7SMark Brown 0, 278f10485e7SMark Brown out_dac_tlv), 279f10485e7SMark Brown 280f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume", 281f10485e7SMark Brown WM8990_RIGHT_DAC_DIGITAL_VOLUME, 282f10485e7SMark Brown WM8990_DACR_VOL_SHIFT, 283f10485e7SMark Brown WM8990_DACR_VOL_MASK, 284f10485e7SMark Brown 0, 285f10485e7SMark Brown out_dac_tlv), 286f10485e7SMark Brown 287f10485e7SMark Brown SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum), 288f10485e7SMark Brown SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum), 289f10485e7SMark Brown 290f10485e7SMark Brown SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE, 291f10485e7SMark Brown WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0, 292f10485e7SMark Brown out_sidetone_tlv), 293f10485e7SMark Brown SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE, 294f10485e7SMark Brown WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0, 295f10485e7SMark Brown out_sidetone_tlv), 296f10485e7SMark Brown 297f10485e7SMark Brown SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL, 298f10485e7SMark Brown WM8990_ADC_HPF_ENA_BIT, 1, 0), 299f10485e7SMark Brown 300f10485e7SMark Brown SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum), 301f10485e7SMark Brown 302f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume", 303f10485e7SMark Brown WM8990_LEFT_ADC_DIGITAL_VOLUME, 304f10485e7SMark Brown WM8990_ADCL_VOL_SHIFT, 305f10485e7SMark Brown WM8990_ADCL_VOL_MASK, 306f10485e7SMark Brown 0, 307f10485e7SMark Brown in_adc_tlv), 308f10485e7SMark Brown 309f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume", 310f10485e7SMark Brown WM8990_RIGHT_ADC_DIGITAL_VOLUME, 311f10485e7SMark Brown WM8990_ADCR_VOL_SHIFT, 312f10485e7SMark Brown WM8990_ADCR_VOL_MASK, 313f10485e7SMark Brown 0, 314f10485e7SMark Brown in_adc_tlv), 315f10485e7SMark Brown 316f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume", 317f10485e7SMark Brown WM8990_LEFT_LINE_INPUT_1_2_VOLUME, 318f10485e7SMark Brown WM8990_LIN12VOL_SHIFT, 319f10485e7SMark Brown WM8990_LIN12VOL_MASK, 320f10485e7SMark Brown 0, 321f10485e7SMark Brown in_pga_tlv), 322f10485e7SMark Brown 323f10485e7SMark Brown SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME, 324f10485e7SMark Brown WM8990_LI12ZC_BIT, 1, 0), 325f10485e7SMark Brown 326f10485e7SMark Brown SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME, 327f10485e7SMark Brown WM8990_LI12MUTE_BIT, 1, 0), 328f10485e7SMark Brown 329f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume", 330f10485e7SMark Brown WM8990_LEFT_LINE_INPUT_3_4_VOLUME, 331f10485e7SMark Brown WM8990_LIN34VOL_SHIFT, 332f10485e7SMark Brown WM8990_LIN34VOL_MASK, 333f10485e7SMark Brown 0, 334f10485e7SMark Brown in_pga_tlv), 335f10485e7SMark Brown 336f10485e7SMark Brown SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME, 337f10485e7SMark Brown WM8990_LI34ZC_BIT, 1, 0), 338f10485e7SMark Brown 339f10485e7SMark Brown SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME, 340f10485e7SMark Brown WM8990_LI34MUTE_BIT, 1, 0), 341f10485e7SMark Brown 342f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume", 343f10485e7SMark Brown WM8990_RIGHT_LINE_INPUT_1_2_VOLUME, 344f10485e7SMark Brown WM8990_RIN12VOL_SHIFT, 345f10485e7SMark Brown WM8990_RIN12VOL_MASK, 346f10485e7SMark Brown 0, 347f10485e7SMark Brown in_pga_tlv), 348f10485e7SMark Brown 349f10485e7SMark Brown SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME, 350f10485e7SMark Brown WM8990_RI12ZC_BIT, 1, 0), 351f10485e7SMark Brown 352f10485e7SMark Brown SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME, 353f10485e7SMark Brown WM8990_RI12MUTE_BIT, 1, 0), 354f10485e7SMark Brown 355f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume", 356f10485e7SMark Brown WM8990_RIGHT_LINE_INPUT_3_4_VOLUME, 357f10485e7SMark Brown WM8990_RIN34VOL_SHIFT, 358f10485e7SMark Brown WM8990_RIN34VOL_MASK, 359f10485e7SMark Brown 0, 360f10485e7SMark Brown in_pga_tlv), 361f10485e7SMark Brown 362f10485e7SMark Brown SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME, 363f10485e7SMark Brown WM8990_RI34ZC_BIT, 1, 0), 364f10485e7SMark Brown 365f10485e7SMark Brown SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME, 366f10485e7SMark Brown WM8990_RI34MUTE_BIT, 1, 0), 367f10485e7SMark Brown 368f10485e7SMark Brown }; 369f10485e7SMark Brown 370f10485e7SMark Brown /* 371f10485e7SMark Brown * _DAPM_ Controls 372f10485e7SMark Brown */ 373f10485e7SMark Brown 374f10485e7SMark Brown static int outmixer_event(struct snd_soc_dapm_widget *w, 375f10485e7SMark Brown struct snd_kcontrol *kcontrol, int event) 376f10485e7SMark Brown { 37768ca2f68SLars-Peter Clausen struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm); 378f10485e7SMark Brown u32 reg_shift = kcontrol->private_value & 0xfff; 379f10485e7SMark Brown int ret = 0; 380f10485e7SMark Brown u16 reg; 381f10485e7SMark Brown 382f10485e7SMark Brown switch (reg_shift) { 383f10485e7SMark Brown case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) : 38468ca2f68SLars-Peter Clausen reg = snd_soc_read(codec, WM8990_OUTPUT_MIXER1); 385f10485e7SMark Brown if (reg & WM8990_LDLO) { 386f10485e7SMark Brown printk(KERN_WARNING 387f10485e7SMark Brown "Cannot set as Output Mixer 1 LDLO Set\n"); 388f10485e7SMark Brown ret = -1; 389f10485e7SMark Brown } 390f10485e7SMark Brown break; 391f10485e7SMark Brown case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8): 39268ca2f68SLars-Peter Clausen reg = snd_soc_read(codec, WM8990_OUTPUT_MIXER2); 393f10485e7SMark Brown if (reg & WM8990_RDRO) { 394f10485e7SMark Brown printk(KERN_WARNING 395f10485e7SMark Brown "Cannot set as Output Mixer 2 RDRO Set\n"); 396f10485e7SMark Brown ret = -1; 397f10485e7SMark Brown } 398f10485e7SMark Brown break; 399f10485e7SMark Brown case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8): 40068ca2f68SLars-Peter Clausen reg = snd_soc_read(codec, WM8990_SPEAKER_MIXER); 401f10485e7SMark Brown if (reg & WM8990_LDSPK) { 402f10485e7SMark Brown printk(KERN_WARNING 403f10485e7SMark Brown "Cannot set as Speaker Mixer LDSPK Set\n"); 404f10485e7SMark Brown ret = -1; 405f10485e7SMark Brown } 406f10485e7SMark Brown break; 407f10485e7SMark Brown case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8): 40868ca2f68SLars-Peter Clausen reg = snd_soc_read(codec, WM8990_SPEAKER_MIXER); 409f10485e7SMark Brown if (reg & WM8990_RDSPK) { 410f10485e7SMark Brown printk(KERN_WARNING 411f10485e7SMark Brown "Cannot set as Speaker Mixer RDSPK Set\n"); 412f10485e7SMark Brown ret = -1; 413f10485e7SMark Brown } 414f10485e7SMark Brown break; 415f10485e7SMark Brown } 416f10485e7SMark Brown 417f10485e7SMark Brown return ret; 418f10485e7SMark Brown } 419f10485e7SMark Brown 420f10485e7SMark Brown /* INMIX dB values */ 421*dfd0eddaSLars-Peter Clausen static const DECLARE_TLV_DB_SCALE(in_mix_tlv, -1200, 600, 0); 422f10485e7SMark Brown 423f10485e7SMark Brown /* Left In PGA Connections */ 424f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = { 425f10485e7SMark Brown SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0), 426f10485e7SMark Brown SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0), 427f10485e7SMark Brown }; 428f10485e7SMark Brown 429f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = { 430f10485e7SMark Brown SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0), 431f10485e7SMark Brown SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0), 432f10485e7SMark Brown }; 433f10485e7SMark Brown 434f10485e7SMark Brown /* Right In PGA Connections */ 435f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = { 436f10485e7SMark Brown SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0), 437f10485e7SMark Brown SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0), 438f10485e7SMark Brown }; 439f10485e7SMark Brown 440f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = { 441f10485e7SMark Brown SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0), 442f10485e7SMark Brown SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0), 443f10485e7SMark Brown }; 444f10485e7SMark Brown 445f10485e7SMark Brown /* INMIXL */ 446f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = { 447f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3, 448f10485e7SMark Brown WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv), 449f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT, 450f10485e7SMark Brown 7, 0, in_mix_tlv), 451f10485e7SMark Brown SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT, 452f10485e7SMark Brown 1, 0), 453f10485e7SMark Brown SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT, 454f10485e7SMark Brown 1, 0), 455f10485e7SMark Brown }; 456f10485e7SMark Brown 457f10485e7SMark Brown /* INMIXR */ 458f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = { 459f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4, 460f10485e7SMark Brown WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv), 461f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT, 462f10485e7SMark Brown 7, 0, in_mix_tlv), 463f10485e7SMark Brown SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT, 464f10485e7SMark Brown 1, 0), 465f10485e7SMark Brown SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT, 466f10485e7SMark Brown 1, 0), 467f10485e7SMark Brown }; 468f10485e7SMark Brown 469f10485e7SMark Brown /* AINLMUX */ 470f10485e7SMark Brown static const char *wm8990_ainlmux[] = 471f10485e7SMark Brown {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"}; 472f10485e7SMark Brown 473830b5011STakashi Iwai static SOC_ENUM_SINGLE_DECL(wm8990_ainlmux_enum, 474830b5011STakashi Iwai WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT, 475830b5011STakashi Iwai wm8990_ainlmux); 476f10485e7SMark Brown 477f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls = 478f10485e7SMark Brown SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum); 479f10485e7SMark Brown 480f10485e7SMark Brown /* DIFFINL */ 481f10485e7SMark Brown 482f10485e7SMark Brown /* AINRMUX */ 483f10485e7SMark Brown static const char *wm8990_ainrmux[] = 484f10485e7SMark Brown {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"}; 485f10485e7SMark Brown 486830b5011STakashi Iwai static SOC_ENUM_SINGLE_DECL(wm8990_ainrmux_enum, 487830b5011STakashi Iwai WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT, 488830b5011STakashi Iwai wm8990_ainrmux); 489f10485e7SMark Brown 490f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls = 491f10485e7SMark Brown SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum); 492f10485e7SMark Brown 493f10485e7SMark Brown /* RXVOICE */ 494f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = { 495f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT, 496f10485e7SMark Brown WM8990_LR4BVOL_MASK, 0, in_mix_tlv), 497f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT, 498f10485e7SMark Brown WM8990_RL4BVOL_MASK, 0, in_mix_tlv), 499f10485e7SMark Brown }; 500f10485e7SMark Brown 501f10485e7SMark Brown /* LOMIX */ 502f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = { 503f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1, 504f10485e7SMark Brown WM8990_LRBLO_BIT, 1, 0), 505f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1, 506f10485e7SMark Brown WM8990_LLBLO_BIT, 1, 0), 507f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1, 508f10485e7SMark Brown WM8990_LRI3LO_BIT, 1, 0), 509f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1, 510f10485e7SMark Brown WM8990_LLI3LO_BIT, 1, 0), 511f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1, 512f10485e7SMark Brown WM8990_LR12LO_BIT, 1, 0), 513f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1, 514f10485e7SMark Brown WM8990_LL12LO_BIT, 1, 0), 515f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1, 516f10485e7SMark Brown WM8990_LDLO_BIT, 1, 0), 517f10485e7SMark Brown }; 518f10485e7SMark Brown 519f10485e7SMark Brown /* ROMIX */ 520f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = { 521f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2, 522f10485e7SMark Brown WM8990_RLBRO_BIT, 1, 0), 523f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2, 524f10485e7SMark Brown WM8990_RRBRO_BIT, 1, 0), 525f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2, 526f10485e7SMark Brown WM8990_RLI3RO_BIT, 1, 0), 527f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2, 528f10485e7SMark Brown WM8990_RRI3RO_BIT, 1, 0), 529f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2, 530f10485e7SMark Brown WM8990_RL12RO_BIT, 1, 0), 531f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2, 532f10485e7SMark Brown WM8990_RR12RO_BIT, 1, 0), 533f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2, 534f10485e7SMark Brown WM8990_RDRO_BIT, 1, 0), 535f10485e7SMark Brown }; 536f10485e7SMark Brown 537f10485e7SMark Brown /* LONMIX */ 538f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = { 539f10485e7SMark Brown SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1, 540f10485e7SMark Brown WM8990_LLOPGALON_BIT, 1, 0), 541f10485e7SMark Brown SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1, 542f10485e7SMark Brown WM8990_LROPGALON_BIT, 1, 0), 543f10485e7SMark Brown SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1, 544f10485e7SMark Brown WM8990_LOPLON_BIT, 1, 0), 545f10485e7SMark Brown }; 546f10485e7SMark Brown 547f10485e7SMark Brown /* LOPMIX */ 548f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = { 549f10485e7SMark Brown SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1, 550f10485e7SMark Brown WM8990_LR12LOP_BIT, 1, 0), 551f10485e7SMark Brown SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1, 552f10485e7SMark Brown WM8990_LL12LOP_BIT, 1, 0), 553f10485e7SMark Brown SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1, 554f10485e7SMark Brown WM8990_LLOPGALOP_BIT, 1, 0), 555f10485e7SMark Brown }; 556f10485e7SMark Brown 557f10485e7SMark Brown /* RONMIX */ 558f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = { 559f10485e7SMark Brown SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2, 560f10485e7SMark Brown WM8990_RROPGARON_BIT, 1, 0), 561f10485e7SMark Brown SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2, 562f10485e7SMark Brown WM8990_RLOPGARON_BIT, 1, 0), 563f10485e7SMark Brown SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2, 564f10485e7SMark Brown WM8990_ROPRON_BIT, 1, 0), 565f10485e7SMark Brown }; 566f10485e7SMark Brown 567f10485e7SMark Brown /* ROPMIX */ 568f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = { 569f10485e7SMark Brown SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2, 570f10485e7SMark Brown WM8990_RL12ROP_BIT, 1, 0), 571f10485e7SMark Brown SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2, 572f10485e7SMark Brown WM8990_RR12ROP_BIT, 1, 0), 573f10485e7SMark Brown SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2, 574f10485e7SMark Brown WM8990_RROPGAROP_BIT, 1, 0), 575f10485e7SMark Brown }; 576f10485e7SMark Brown 577f10485e7SMark Brown /* OUT3MIX */ 578f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = { 579f10485e7SMark Brown SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER, 580f10485e7SMark Brown WM8990_LI4O3_BIT, 1, 0), 581f10485e7SMark Brown SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER, 582f10485e7SMark Brown WM8990_LPGAO3_BIT, 1, 0), 583f10485e7SMark Brown }; 584f10485e7SMark Brown 585f10485e7SMark Brown /* OUT4MIX */ 586f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = { 587f10485e7SMark Brown SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER, 588f10485e7SMark Brown WM8990_RPGAO4_BIT, 1, 0), 589f10485e7SMark Brown SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER, 590f10485e7SMark Brown WM8990_RI4O4_BIT, 1, 0), 591f10485e7SMark Brown }; 592f10485e7SMark Brown 593f10485e7SMark Brown /* SPKMIX */ 594f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = { 595f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER, 596f10485e7SMark Brown WM8990_LI2SPK_BIT, 1, 0), 597f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER, 598f10485e7SMark Brown WM8990_LB2SPK_BIT, 1, 0), 599f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER, 600f10485e7SMark Brown WM8990_LOPGASPK_BIT, 1, 0), 601f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER, 602f10485e7SMark Brown WM8990_LDSPK_BIT, 1, 0), 603f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER, 604f10485e7SMark Brown WM8990_RDSPK_BIT, 1, 0), 605f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER, 606f10485e7SMark Brown WM8990_ROPGASPK_BIT, 1, 0), 607f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER, 608f10485e7SMark Brown WM8990_RL12ROP_BIT, 1, 0), 609f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER, 610f10485e7SMark Brown WM8990_RI2SPK_BIT, 1, 0), 611f10485e7SMark Brown }; 612f10485e7SMark Brown 613f10485e7SMark Brown static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = { 614f10485e7SMark Brown /* Input Side */ 615f10485e7SMark Brown /* Input Lines */ 616f10485e7SMark Brown SND_SOC_DAPM_INPUT("LIN1"), 617f10485e7SMark Brown SND_SOC_DAPM_INPUT("LIN2"), 618f10485e7SMark Brown SND_SOC_DAPM_INPUT("LIN3"), 619f10485e7SMark Brown SND_SOC_DAPM_INPUT("LIN4/RXN"), 620f10485e7SMark Brown SND_SOC_DAPM_INPUT("RIN3"), 621f10485e7SMark Brown SND_SOC_DAPM_INPUT("RIN4/RXP"), 622f10485e7SMark Brown SND_SOC_DAPM_INPUT("RIN1"), 623f10485e7SMark Brown SND_SOC_DAPM_INPUT("RIN2"), 624f10485e7SMark Brown SND_SOC_DAPM_INPUT("Internal ADC Source"), 625f10485e7SMark Brown 626d2fd5fe7SMark Brown SND_SOC_DAPM_SUPPLY("INL", WM8990_POWER_MANAGEMENT_2, WM8990_AINL_ENA_BIT, 0, 627d2fd5fe7SMark Brown NULL, 0), 628d2fd5fe7SMark Brown SND_SOC_DAPM_SUPPLY("INR", WM8990_POWER_MANAGEMENT_2, WM8990_AINR_ENA_BIT, 0, 629d2fd5fe7SMark Brown NULL, 0), 630d2fd5fe7SMark Brown 631f10485e7SMark Brown /* DACs */ 632f10485e7SMark Brown SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2, 633f10485e7SMark Brown WM8990_ADCL_ENA_BIT, 0), 634f10485e7SMark Brown SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2, 635f10485e7SMark Brown WM8990_ADCR_ENA_BIT, 0), 636f10485e7SMark Brown 637f10485e7SMark Brown /* Input PGAs */ 638f10485e7SMark Brown SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT, 639f10485e7SMark Brown 0, &wm8990_dapm_lin12_pga_controls[0], 640f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)), 641f10485e7SMark Brown SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT, 642f10485e7SMark Brown 0, &wm8990_dapm_lin34_pga_controls[0], 643f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)), 644f10485e7SMark Brown SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT, 645f10485e7SMark Brown 0, &wm8990_dapm_rin12_pga_controls[0], 646f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)), 647f10485e7SMark Brown SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT, 648f10485e7SMark Brown 0, &wm8990_dapm_rin34_pga_controls[0], 649f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)), 650f10485e7SMark Brown 651f10485e7SMark Brown /* INMIXL */ 652d2fd5fe7SMark Brown SND_SOC_DAPM_MIXER("INMIXL", SND_SOC_NOPM, 0, 0, 653f10485e7SMark Brown &wm8990_dapm_inmixl_controls[0], 654d2fd5fe7SMark Brown ARRAY_SIZE(wm8990_dapm_inmixl_controls)), 655f10485e7SMark Brown 656f10485e7SMark Brown /* AINLMUX */ 657d2fd5fe7SMark Brown SND_SOC_DAPM_MUX("AINLMUX", SND_SOC_NOPM, 0, 0, &wm8990_dapm_ainlmux_controls), 658f10485e7SMark Brown 659f10485e7SMark Brown /* INMIXR */ 660d2fd5fe7SMark Brown SND_SOC_DAPM_MIXER("INMIXR", SND_SOC_NOPM, 0, 0, 661f10485e7SMark Brown &wm8990_dapm_inmixr_controls[0], 662d2fd5fe7SMark Brown ARRAY_SIZE(wm8990_dapm_inmixr_controls)), 663f10485e7SMark Brown 664f10485e7SMark Brown /* AINRMUX */ 665d2fd5fe7SMark Brown SND_SOC_DAPM_MUX("AINRMUX", SND_SOC_NOPM, 0, 0, &wm8990_dapm_ainrmux_controls), 666f10485e7SMark Brown 667f10485e7SMark Brown /* Output Side */ 668f10485e7SMark Brown /* DACs */ 669f10485e7SMark Brown SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3, 670f10485e7SMark Brown WM8990_DACL_ENA_BIT, 0), 671f10485e7SMark Brown SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3, 672f10485e7SMark Brown WM8990_DACR_ENA_BIT, 0), 673f10485e7SMark Brown 674f10485e7SMark Brown /* LOMIX */ 675f10485e7SMark Brown SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT, 676f10485e7SMark Brown 0, &wm8990_dapm_lomix_controls[0], 677f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_lomix_controls), 678f10485e7SMark Brown outmixer_event, SND_SOC_DAPM_PRE_REG), 679f10485e7SMark Brown 680f10485e7SMark Brown /* LONMIX */ 681f10485e7SMark Brown SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0, 682f10485e7SMark Brown &wm8990_dapm_lonmix_controls[0], 683f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_lonmix_controls)), 684f10485e7SMark Brown 685f10485e7SMark Brown /* LOPMIX */ 686f10485e7SMark Brown SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0, 687f10485e7SMark Brown &wm8990_dapm_lopmix_controls[0], 688f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_lopmix_controls)), 689f10485e7SMark Brown 690f10485e7SMark Brown /* OUT3MIX */ 691f10485e7SMark Brown SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0, 692f10485e7SMark Brown &wm8990_dapm_out3mix_controls[0], 693f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_out3mix_controls)), 694f10485e7SMark Brown 695f10485e7SMark Brown /* SPKMIX */ 696f10485e7SMark Brown SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0, 697f10485e7SMark Brown &wm8990_dapm_spkmix_controls[0], 698f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event, 699f10485e7SMark Brown SND_SOC_DAPM_PRE_REG), 700f10485e7SMark Brown 701f10485e7SMark Brown /* OUT4MIX */ 702f10485e7SMark Brown SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0, 703f10485e7SMark Brown &wm8990_dapm_out4mix_controls[0], 704f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_out4mix_controls)), 705f10485e7SMark Brown 706f10485e7SMark Brown /* ROPMIX */ 707f10485e7SMark Brown SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0, 708f10485e7SMark Brown &wm8990_dapm_ropmix_controls[0], 709f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_ropmix_controls)), 710f10485e7SMark Brown 711f10485e7SMark Brown /* RONMIX */ 712f10485e7SMark Brown SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0, 713f10485e7SMark Brown &wm8990_dapm_ronmix_controls[0], 714f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_ronmix_controls)), 715f10485e7SMark Brown 716f10485e7SMark Brown /* ROMIX */ 717f10485e7SMark Brown SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT, 718f10485e7SMark Brown 0, &wm8990_dapm_romix_controls[0], 719f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_romix_controls), 720f10485e7SMark Brown outmixer_event, SND_SOC_DAPM_PRE_REG), 721f10485e7SMark Brown 722f10485e7SMark Brown /* LOUT PGA */ 723f10485e7SMark Brown SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0, 724f10485e7SMark Brown NULL, 0), 725f10485e7SMark Brown 726f10485e7SMark Brown /* ROUT PGA */ 727f10485e7SMark Brown SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0, 728f10485e7SMark Brown NULL, 0), 729f10485e7SMark Brown 730f10485e7SMark Brown /* LOPGA */ 731f10485e7SMark Brown SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0, 732f10485e7SMark Brown NULL, 0), 733f10485e7SMark Brown 734f10485e7SMark Brown /* ROPGA */ 735f10485e7SMark Brown SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0, 736f10485e7SMark Brown NULL, 0), 737f10485e7SMark Brown 738f10485e7SMark Brown /* MICBIAS */ 739e1fc3f21SMark Brown SND_SOC_DAPM_SUPPLY("MICBIAS", WM8990_POWER_MANAGEMENT_1, 740e1fc3f21SMark Brown WM8990_MICBIAS_ENA_BIT, 0, NULL, 0), 741f10485e7SMark Brown 742f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("LON"), 743f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("LOP"), 744f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("OUT3"), 745f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("LOUT"), 746f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("SPKN"), 747f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("SPKP"), 748f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("ROUT"), 749f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("OUT4"), 750f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("ROP"), 751f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("RON"), 752f10485e7SMark Brown 753f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("Internal DAC Sink"), 754f10485e7SMark Brown }; 755f10485e7SMark Brown 756f6b415b6SMark Brown static const struct snd_soc_dapm_route wm8990_dapm_routes[] = { 757f10485e7SMark Brown /* Make DACs turn on when playing even if not mixed into any outputs */ 758f10485e7SMark Brown {"Internal DAC Sink", NULL, "Left DAC"}, 759f10485e7SMark Brown {"Internal DAC Sink", NULL, "Right DAC"}, 760f10485e7SMark Brown 761f10485e7SMark Brown /* Make ADCs turn on when recording even if not mixed from any inputs */ 762f10485e7SMark Brown {"Left ADC", NULL, "Internal ADC Source"}, 763f10485e7SMark Brown {"Right ADC", NULL, "Internal ADC Source"}, 764f10485e7SMark Brown 765d2fd5fe7SMark Brown {"AINLMUX", NULL, "INL"}, 766d2fd5fe7SMark Brown {"INMIXL", NULL, "INL"}, 767d2fd5fe7SMark Brown {"AINRMUX", NULL, "INR"}, 768d2fd5fe7SMark Brown {"INMIXR", NULL, "INR"}, 769d2fd5fe7SMark Brown 770f10485e7SMark Brown /* Input Side */ 771f10485e7SMark Brown /* LIN12 PGA */ 772f10485e7SMark Brown {"LIN12 PGA", "LIN1 Switch", "LIN1"}, 773f10485e7SMark Brown {"LIN12 PGA", "LIN2 Switch", "LIN2"}, 774f10485e7SMark Brown /* LIN34 PGA */ 775f10485e7SMark Brown {"LIN34 PGA", "LIN3 Switch", "LIN3"}, 77697a775c4SJinyoung Park {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"}, 777f10485e7SMark Brown /* INMIXL */ 778f10485e7SMark Brown {"INMIXL", "Record Left Volume", "LOMIX"}, 779f10485e7SMark Brown {"INMIXL", "LIN2 Volume", "LIN2"}, 780f10485e7SMark Brown {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"}, 781f10485e7SMark Brown {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"}, 78297a775c4SJinyoung Park /* AINLMUX */ 78397a775c4SJinyoung Park {"AINLMUX", "INMIXL Mix", "INMIXL"}, 78497a775c4SJinyoung Park {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"}, 78597a775c4SJinyoung Park {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"}, 78697a775c4SJinyoung Park {"AINLMUX", "RXVOICE Mix", "LIN4/RXN"}, 78797a775c4SJinyoung Park {"AINLMUX", "RXVOICE Mix", "RIN4/RXP"}, 788f10485e7SMark Brown /* ADC */ 78997a775c4SJinyoung Park {"Left ADC", NULL, "AINLMUX"}, 790f10485e7SMark Brown 791f10485e7SMark Brown /* RIN12 PGA */ 792f10485e7SMark Brown {"RIN12 PGA", "RIN1 Switch", "RIN1"}, 793f10485e7SMark Brown {"RIN12 PGA", "RIN2 Switch", "RIN2"}, 794f10485e7SMark Brown /* RIN34 PGA */ 795f10485e7SMark Brown {"RIN34 PGA", "RIN3 Switch", "RIN3"}, 79697a775c4SJinyoung Park {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"}, 797f10485e7SMark Brown /* INMIXL */ 798f10485e7SMark Brown {"INMIXR", "Record Right Volume", "ROMIX"}, 799f10485e7SMark Brown {"INMIXR", "RIN2 Volume", "RIN2"}, 800f10485e7SMark Brown {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"}, 801f10485e7SMark Brown {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"}, 80297a775c4SJinyoung Park /* AINRMUX */ 80397a775c4SJinyoung Park {"AINRMUX", "INMIXR Mix", "INMIXR"}, 80497a775c4SJinyoung Park {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"}, 80597a775c4SJinyoung Park {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"}, 80697a775c4SJinyoung Park {"AINRMUX", "RXVOICE Mix", "LIN4/RXN"}, 80797a775c4SJinyoung Park {"AINRMUX", "RXVOICE Mix", "RIN4/RXP"}, 808f10485e7SMark Brown /* ADC */ 80997a775c4SJinyoung Park {"Right ADC", NULL, "AINRMUX"}, 810f10485e7SMark Brown 811f10485e7SMark Brown /* LOMIX */ 812f10485e7SMark Brown {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"}, 813f10485e7SMark Brown {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"}, 814f10485e7SMark Brown {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"}, 815f10485e7SMark Brown {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"}, 816f10485e7SMark Brown {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"}, 817f10485e7SMark Brown {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"}, 818f10485e7SMark Brown {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"}, 819f10485e7SMark Brown 820f10485e7SMark Brown /* ROMIX */ 821f10485e7SMark Brown {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"}, 822f10485e7SMark Brown {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"}, 823f10485e7SMark Brown {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"}, 824f10485e7SMark Brown {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"}, 825f10485e7SMark Brown {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"}, 826f10485e7SMark Brown {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"}, 827f10485e7SMark Brown {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"}, 828f10485e7SMark Brown 829f10485e7SMark Brown /* SPKMIX */ 830f10485e7SMark Brown {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"}, 831f10485e7SMark Brown {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"}, 832f10485e7SMark Brown {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"}, 833f10485e7SMark Brown {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"}, 834f10485e7SMark Brown {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"}, 835f10485e7SMark Brown {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"}, 836f10485e7SMark Brown {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"}, 837436a7459SMark Brown {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"}, 838f10485e7SMark Brown 839f10485e7SMark Brown /* LONMIX */ 840f10485e7SMark Brown {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"}, 841f10485e7SMark Brown {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"}, 842f10485e7SMark Brown {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"}, 843f10485e7SMark Brown 844f10485e7SMark Brown /* LOPMIX */ 845f10485e7SMark Brown {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"}, 846f10485e7SMark Brown {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"}, 847f10485e7SMark Brown {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"}, 848f10485e7SMark Brown 849f10485e7SMark Brown /* OUT3MIX */ 85097a775c4SJinyoung Park {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"}, 851f10485e7SMark Brown {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"}, 852f10485e7SMark Brown 853f10485e7SMark Brown /* OUT4MIX */ 854f10485e7SMark Brown {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"}, 855f10485e7SMark Brown {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"}, 856f10485e7SMark Brown 857f10485e7SMark Brown /* RONMIX */ 858f10485e7SMark Brown {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"}, 859f10485e7SMark Brown {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"}, 860f10485e7SMark Brown {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"}, 861f10485e7SMark Brown 862f10485e7SMark Brown /* ROPMIX */ 863f10485e7SMark Brown {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"}, 864f10485e7SMark Brown {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"}, 865f10485e7SMark Brown {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"}, 866f10485e7SMark Brown 867f10485e7SMark Brown /* Out Mixer PGAs */ 868f10485e7SMark Brown {"LOPGA", NULL, "LOMIX"}, 869f10485e7SMark Brown {"ROPGA", NULL, "ROMIX"}, 870f10485e7SMark Brown 871f10485e7SMark Brown {"LOUT PGA", NULL, "LOMIX"}, 872f10485e7SMark Brown {"ROUT PGA", NULL, "ROMIX"}, 873f10485e7SMark Brown 874f10485e7SMark Brown /* Output Pins */ 875f10485e7SMark Brown {"LON", NULL, "LONMIX"}, 876f10485e7SMark Brown {"LOP", NULL, "LOPMIX"}, 87797a775c4SJinyoung Park {"OUT3", NULL, "OUT3MIX"}, 878f10485e7SMark Brown {"LOUT", NULL, "LOUT PGA"}, 879f10485e7SMark Brown {"SPKN", NULL, "SPKMIX"}, 880f10485e7SMark Brown {"ROUT", NULL, "ROUT PGA"}, 881f10485e7SMark Brown {"OUT4", NULL, "OUT4MIX"}, 882f10485e7SMark Brown {"ROP", NULL, "ROPMIX"}, 883f10485e7SMark Brown {"RON", NULL, "RONMIX"}, 884f10485e7SMark Brown }; 885f10485e7SMark Brown 886f10485e7SMark Brown /* PLL divisors */ 887f10485e7SMark Brown struct _pll_div { 888f10485e7SMark Brown u32 div2; 889f10485e7SMark Brown u32 n; 890f10485e7SMark Brown u32 k; 891f10485e7SMark Brown }; 892f10485e7SMark Brown 893f10485e7SMark Brown /* The size in bits of the pll divide multiplied by 10 894f10485e7SMark Brown * to allow rounding later */ 895f10485e7SMark Brown #define FIXED_PLL_SIZE ((1 << 16) * 10) 896f10485e7SMark Brown 897f10485e7SMark Brown static void pll_factors(struct _pll_div *pll_div, unsigned int target, 898f10485e7SMark Brown unsigned int source) 899f10485e7SMark Brown { 900f10485e7SMark Brown u64 Kpart; 901f10485e7SMark Brown unsigned int K, Ndiv, Nmod; 902f10485e7SMark Brown 903f10485e7SMark Brown 904f10485e7SMark Brown Ndiv = target / source; 905f10485e7SMark Brown if (Ndiv < 6) { 906f10485e7SMark Brown source >>= 1; 907f10485e7SMark Brown pll_div->div2 = 1; 908f10485e7SMark Brown Ndiv = target / source; 909f10485e7SMark Brown } else 910f10485e7SMark Brown pll_div->div2 = 0; 911f10485e7SMark Brown 912f10485e7SMark Brown if ((Ndiv < 6) || (Ndiv > 12)) 913f10485e7SMark Brown printk(KERN_WARNING 914449bd54dSRoel Kluin "WM8990 N value outwith recommended range! N = %u\n", Ndiv); 915f10485e7SMark Brown 916f10485e7SMark Brown pll_div->n = Ndiv; 917f10485e7SMark Brown Nmod = target % source; 918f10485e7SMark Brown Kpart = FIXED_PLL_SIZE * (long long)Nmod; 919f10485e7SMark Brown 920f10485e7SMark Brown do_div(Kpart, source); 921f10485e7SMark Brown 922f10485e7SMark Brown K = Kpart & 0xFFFFFFFF; 923f10485e7SMark Brown 924f10485e7SMark Brown /* Check if we need to round */ 925f10485e7SMark Brown if ((K % 10) >= 5) 926f10485e7SMark Brown K += 5; 927f10485e7SMark Brown 928f10485e7SMark Brown /* Move down to proper range now rounding is done */ 929f10485e7SMark Brown K /= 10; 930f10485e7SMark Brown 931f10485e7SMark Brown pll_div->k = K; 932f10485e7SMark Brown } 933f10485e7SMark Brown 93485488037SMark Brown static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id, 93585488037SMark Brown int source, unsigned int freq_in, unsigned int freq_out) 936f10485e7SMark Brown { 937f10485e7SMark Brown struct snd_soc_codec *codec = codec_dai->codec; 938f10485e7SMark Brown struct _pll_div pll_div; 939f10485e7SMark Brown 940f10485e7SMark Brown if (freq_in && freq_out) { 941f10485e7SMark Brown pll_factors(&pll_div, freq_out * 4, freq_in); 942f10485e7SMark Brown 943f10485e7SMark Brown /* Turn on PLL */ 94479d07265SAxel Lin snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2, 94579d07265SAxel Lin WM8990_PLL_ENA, WM8990_PLL_ENA); 946f10485e7SMark Brown 947f10485e7SMark Brown /* sysclk comes from PLL */ 94879d07265SAxel Lin snd_soc_update_bits(codec, WM8990_CLOCKING_2, 94979d07265SAxel Lin WM8990_SYSCLK_SRC, WM8990_SYSCLK_SRC); 950f10485e7SMark Brown 9513ad2f3fbSDaniel Mack /* set up N , fractional mode and pre-divisor if necessary */ 9528d50e447SMark Brown snd_soc_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM | 953f10485e7SMark Brown (pll_div.div2?WM8990_PRESCALE:0)); 9548d50e447SMark Brown snd_soc_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8)); 9558d50e447SMark Brown snd_soc_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF)); 956f10485e7SMark Brown } else { 95779d07265SAxel Lin /* Turn off PLL */ 95879d07265SAxel Lin snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2, 95979d07265SAxel Lin WM8990_PLL_ENA, 0); 960f10485e7SMark Brown } 961f10485e7SMark Brown return 0; 962f10485e7SMark Brown } 963f10485e7SMark Brown 964f10485e7SMark Brown /* 965f10485e7SMark Brown * Clock after PLL and dividers 966f10485e7SMark Brown */ 967e550e17fSLiam Girdwood static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai, 968f10485e7SMark Brown int clk_id, unsigned int freq, int dir) 969f10485e7SMark Brown { 970f10485e7SMark Brown struct snd_soc_codec *codec = codec_dai->codec; 971b2c812e2SMark Brown struct wm8990_priv *wm8990 = snd_soc_codec_get_drvdata(codec); 972f10485e7SMark Brown 973f10485e7SMark Brown wm8990->sysclk = freq; 974f10485e7SMark Brown return 0; 975f10485e7SMark Brown } 976f10485e7SMark Brown 977f10485e7SMark Brown /* 978f10485e7SMark Brown * Set's ADC and Voice DAC format. 979f10485e7SMark Brown */ 980e550e17fSLiam Girdwood static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai, 981f10485e7SMark Brown unsigned int fmt) 982f10485e7SMark Brown { 983f10485e7SMark Brown struct snd_soc_codec *codec = codec_dai->codec; 984f10485e7SMark Brown u16 audio1, audio3; 985f10485e7SMark Brown 9868d50e447SMark Brown audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1); 9878d50e447SMark Brown audio3 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_3); 988f10485e7SMark Brown 989f10485e7SMark Brown /* set master/slave audio interface */ 990f10485e7SMark Brown switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) { 991f10485e7SMark Brown case SND_SOC_DAIFMT_CBS_CFS: 992f10485e7SMark Brown audio3 &= ~WM8990_AIF_MSTR1; 993f10485e7SMark Brown break; 994f10485e7SMark Brown case SND_SOC_DAIFMT_CBM_CFM: 995f10485e7SMark Brown audio3 |= WM8990_AIF_MSTR1; 996f10485e7SMark Brown break; 997f10485e7SMark Brown default: 998f10485e7SMark Brown return -EINVAL; 999f10485e7SMark Brown } 1000f10485e7SMark Brown 1001f10485e7SMark Brown audio1 &= ~WM8990_AIF_FMT_MASK; 1002f10485e7SMark Brown 1003f10485e7SMark Brown /* interface format */ 1004f10485e7SMark Brown switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 1005f10485e7SMark Brown case SND_SOC_DAIFMT_I2S: 1006f10485e7SMark Brown audio1 |= WM8990_AIF_TMF_I2S; 1007f10485e7SMark Brown audio1 &= ~WM8990_AIF_LRCLK_INV; 1008f10485e7SMark Brown break; 1009f10485e7SMark Brown case SND_SOC_DAIFMT_RIGHT_J: 1010f10485e7SMark Brown audio1 |= WM8990_AIF_TMF_RIGHTJ; 1011f10485e7SMark Brown audio1 &= ~WM8990_AIF_LRCLK_INV; 1012f10485e7SMark Brown break; 1013f10485e7SMark Brown case SND_SOC_DAIFMT_LEFT_J: 1014f10485e7SMark Brown audio1 |= WM8990_AIF_TMF_LEFTJ; 1015f10485e7SMark Brown audio1 &= ~WM8990_AIF_LRCLK_INV; 1016f10485e7SMark Brown break; 1017f10485e7SMark Brown case SND_SOC_DAIFMT_DSP_A: 1018f10485e7SMark Brown audio1 |= WM8990_AIF_TMF_DSP; 1019f10485e7SMark Brown audio1 &= ~WM8990_AIF_LRCLK_INV; 1020f10485e7SMark Brown break; 1021f10485e7SMark Brown case SND_SOC_DAIFMT_DSP_B: 1022f10485e7SMark Brown audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV; 1023f10485e7SMark Brown break; 1024f10485e7SMark Brown default: 1025f10485e7SMark Brown return -EINVAL; 1026f10485e7SMark Brown } 1027f10485e7SMark Brown 10288d50e447SMark Brown snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1); 10298d50e447SMark Brown snd_soc_write(codec, WM8990_AUDIO_INTERFACE_3, audio3); 1030f10485e7SMark Brown return 0; 1031f10485e7SMark Brown } 1032f10485e7SMark Brown 1033e550e17fSLiam Girdwood static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai, 1034f10485e7SMark Brown int div_id, int div) 1035f10485e7SMark Brown { 1036f10485e7SMark Brown struct snd_soc_codec *codec = codec_dai->codec; 1037f10485e7SMark Brown 1038f10485e7SMark Brown switch (div_id) { 1039f10485e7SMark Brown case WM8990_MCLK_DIV: 104079d07265SAxel Lin snd_soc_update_bits(codec, WM8990_CLOCKING_2, 104179d07265SAxel Lin WM8990_MCLK_DIV_MASK, div); 1042f10485e7SMark Brown break; 1043f10485e7SMark Brown case WM8990_DACCLK_DIV: 104479d07265SAxel Lin snd_soc_update_bits(codec, WM8990_CLOCKING_2, 104579d07265SAxel Lin WM8990_DAC_CLKDIV_MASK, div); 1046f10485e7SMark Brown break; 1047f10485e7SMark Brown case WM8990_ADCCLK_DIV: 104879d07265SAxel Lin snd_soc_update_bits(codec, WM8990_CLOCKING_2, 104979d07265SAxel Lin WM8990_ADC_CLKDIV_MASK, div); 1050f10485e7SMark Brown break; 1051f10485e7SMark Brown case WM8990_BCLK_DIV: 105279d07265SAxel Lin snd_soc_update_bits(codec, WM8990_CLOCKING_1, 105379d07265SAxel Lin WM8990_BCLK_DIV_MASK, div); 1054f10485e7SMark Brown break; 1055f10485e7SMark Brown default: 1056f10485e7SMark Brown return -EINVAL; 1057f10485e7SMark Brown } 1058f10485e7SMark Brown 1059f10485e7SMark Brown return 0; 1060f10485e7SMark Brown } 1061f10485e7SMark Brown 1062f10485e7SMark Brown /* 1063f10485e7SMark Brown * Set PCM DAI bit size and sample rate. 1064f10485e7SMark Brown */ 1065f10485e7SMark Brown static int wm8990_hw_params(struct snd_pcm_substream *substream, 1066dee89c4dSMark Brown struct snd_pcm_hw_params *params, 1067dee89c4dSMark Brown struct snd_soc_dai *dai) 1068f10485e7SMark Brown { 1069e6968a17SMark Brown struct snd_soc_codec *codec = dai->codec; 10708d50e447SMark Brown u16 audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1); 1071f10485e7SMark Brown 1072f10485e7SMark Brown audio1 &= ~WM8990_AIF_WL_MASK; 1073f10485e7SMark Brown /* bit size */ 1074a351901dSMark Brown switch (params_width(params)) { 1075a351901dSMark Brown case 16: 1076f10485e7SMark Brown break; 1077a351901dSMark Brown case 20: 1078f10485e7SMark Brown audio1 |= WM8990_AIF_WL_20BITS; 1079f10485e7SMark Brown break; 1080a351901dSMark Brown case 24: 1081f10485e7SMark Brown audio1 |= WM8990_AIF_WL_24BITS; 1082f10485e7SMark Brown break; 1083a351901dSMark Brown case 32: 1084f10485e7SMark Brown audio1 |= WM8990_AIF_WL_32BITS; 1085f10485e7SMark Brown break; 1086f10485e7SMark Brown } 1087f10485e7SMark Brown 10888d50e447SMark Brown snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1); 1089f10485e7SMark Brown return 0; 1090f10485e7SMark Brown } 1091f10485e7SMark Brown 1092e550e17fSLiam Girdwood static int wm8990_mute(struct snd_soc_dai *dai, int mute) 1093f10485e7SMark Brown { 1094f10485e7SMark Brown struct snd_soc_codec *codec = dai->codec; 1095f10485e7SMark Brown u16 val; 1096f10485e7SMark Brown 10978d50e447SMark Brown val = snd_soc_read(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE; 1098f10485e7SMark Brown 1099f10485e7SMark Brown if (mute) 11008d50e447SMark Brown snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE); 1101f10485e7SMark Brown else 11028d50e447SMark Brown snd_soc_write(codec, WM8990_DAC_CTRL, val); 1103f10485e7SMark Brown 1104f10485e7SMark Brown return 0; 1105f10485e7SMark Brown } 1106f10485e7SMark Brown 1107f10485e7SMark Brown static int wm8990_set_bias_level(struct snd_soc_codec *codec, 1108f10485e7SMark Brown enum snd_soc_bias_level level) 1109f10485e7SMark Brown { 11100112b62bSMark Brown struct wm8990_priv *wm8990 = snd_soc_codec_get_drvdata(codec); 1111416a0ce5SAxel Lin int ret; 1112f10485e7SMark Brown 1113f10485e7SMark Brown switch (level) { 1114f10485e7SMark Brown case SND_SOC_BIAS_ON: 1115f10485e7SMark Brown break; 11162adb9833SMark Brown 1117f10485e7SMark Brown case SND_SOC_BIAS_PREPARE: 11182adb9833SMark Brown /* VMID=2*50k */ 111979d07265SAxel Lin snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_1, 112079d07265SAxel Lin WM8990_VMID_MODE_MASK, 0x2); 1121f10485e7SMark Brown break; 11222adb9833SMark Brown 1123f10485e7SMark Brown case SND_SOC_BIAS_STANDBY: 1124015ff301SLars-Peter Clausen if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_OFF) { 11250112b62bSMark Brown ret = regcache_sync(wm8990->regmap); 1126416a0ce5SAxel Lin if (ret < 0) { 1127416a0ce5SAxel Lin dev_err(codec->dev, "Failed to sync cache: %d\n", ret); 1128416a0ce5SAxel Lin return ret; 1129416a0ce5SAxel Lin } 1130416a0ce5SAxel Lin 1131f10485e7SMark Brown /* Enable all output discharge bits */ 11328d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE | 1133f10485e7SMark Brown WM8990_DIS_RLINE | WM8990_DIS_OUT3 | 1134f10485e7SMark Brown WM8990_DIS_OUT4 | WM8990_DIS_LOUT | 1135f10485e7SMark Brown WM8990_DIS_ROUT); 1136f10485e7SMark Brown 1137f10485e7SMark Brown /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */ 11388d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST | 1139f10485e7SMark Brown WM8990_BUFDCOPEN | WM8990_POBCTRL | 1140f10485e7SMark Brown WM8990_VMIDTOG); 1141f10485e7SMark Brown 1142f10485e7SMark Brown /* Delay to allow output caps to discharge */ 11437ebcf5d6SDimitris Papastamos msleep(300); 1144f10485e7SMark Brown 1145f10485e7SMark Brown /* Disable VMIDTOG */ 11468d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST | 1147f10485e7SMark Brown WM8990_BUFDCOPEN | WM8990_POBCTRL); 1148f10485e7SMark Brown 1149f10485e7SMark Brown /* disable all output discharge bits */ 11508d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP1, 0); 1151f10485e7SMark Brown 1152f10485e7SMark Brown /* Enable outputs */ 11538d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00); 1154f10485e7SMark Brown 11557ebcf5d6SDimitris Papastamos msleep(50); 1156f10485e7SMark Brown 1157f10485e7SMark Brown /* Enable VMID at 2x50k */ 11588d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02); 1159f10485e7SMark Brown 11607ebcf5d6SDimitris Papastamos msleep(100); 1161f10485e7SMark Brown 1162f10485e7SMark Brown /* Enable VREF */ 11638d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03); 1164f10485e7SMark Brown 11657ebcf5d6SDimitris Papastamos msleep(600); 1166f10485e7SMark Brown 1167f10485e7SMark Brown /* Enable BUFIOEN */ 11688d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST | 1169f10485e7SMark Brown WM8990_BUFDCOPEN | WM8990_POBCTRL | 1170f10485e7SMark Brown WM8990_BUFIOEN); 1171f10485e7SMark Brown 1172f10485e7SMark Brown /* Disable outputs */ 11738d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3); 1174f10485e7SMark Brown 1175f10485e7SMark Brown /* disable POBCTRL, SOFT_ST and BUFDCOPEN */ 11768d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN); 1177f10485e7SMark Brown 1178be1b87c7SMark Brown /* Enable workaround for ADC clocking issue. */ 11798d50e447SMark Brown snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0x2); 11808d50e447SMark Brown snd_soc_write(codec, WM8990_EXT_CTL1, 0xa003); 11818d50e447SMark Brown snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0); 1182f10485e7SMark Brown } 11832adb9833SMark Brown 11842adb9833SMark Brown /* VMID=2*250k */ 118579d07265SAxel Lin snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_1, 118679d07265SAxel Lin WM8990_VMID_MODE_MASK, 0x4); 1187f10485e7SMark Brown break; 1188f10485e7SMark Brown 1189f10485e7SMark Brown case SND_SOC_BIAS_OFF: 1190f10485e7SMark Brown /* Enable POBCTRL and SOFT_ST */ 11918d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST | 1192f10485e7SMark Brown WM8990_POBCTRL | WM8990_BUFIOEN); 1193f10485e7SMark Brown 1194f10485e7SMark Brown /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */ 11958d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST | 1196f10485e7SMark Brown WM8990_BUFDCOPEN | WM8990_POBCTRL | 1197f10485e7SMark Brown WM8990_BUFIOEN); 1198f10485e7SMark Brown 1199f10485e7SMark Brown /* mute DAC */ 120079d07265SAxel Lin snd_soc_update_bits(codec, WM8990_DAC_CTRL, 120179d07265SAxel Lin WM8990_DAC_MUTE, WM8990_DAC_MUTE); 1202f10485e7SMark Brown 1203f10485e7SMark Brown /* Enable any disabled outputs */ 12048d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03); 1205f10485e7SMark Brown 1206f10485e7SMark Brown /* Disable VMID */ 12078d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01); 1208f10485e7SMark Brown 12097ebcf5d6SDimitris Papastamos msleep(300); 1210f10485e7SMark Brown 1211f10485e7SMark Brown /* Enable all output discharge bits */ 12128d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE | 1213f10485e7SMark Brown WM8990_DIS_RLINE | WM8990_DIS_OUT3 | 1214f10485e7SMark Brown WM8990_DIS_OUT4 | WM8990_DIS_LOUT | 1215f10485e7SMark Brown WM8990_DIS_ROUT); 1216f10485e7SMark Brown 1217f10485e7SMark Brown /* Disable VREF */ 12188d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0); 1219f10485e7SMark Brown 1220f10485e7SMark Brown /* disable POBCTRL, SOFT_ST and BUFDCOPEN */ 12218d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, 0x0); 12222ab2b742SMark Brown 12230112b62bSMark Brown regcache_mark_dirty(wm8990->regmap); 1224f10485e7SMark Brown break; 1225f10485e7SMark Brown } 1226f10485e7SMark Brown 1227f10485e7SMark Brown return 0; 1228f10485e7SMark Brown } 1229f10485e7SMark Brown 1230f10485e7SMark Brown #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\ 1231f10485e7SMark Brown SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \ 1232f10485e7SMark Brown SNDRV_PCM_RATE_48000) 1233f10485e7SMark Brown 1234f10485e7SMark Brown #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\ 1235f10485e7SMark Brown SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE) 1236f10485e7SMark Brown 1237f10485e7SMark Brown /* 1238f10485e7SMark Brown * The WM8990 supports 2 different and mutually exclusive DAI 1239f10485e7SMark Brown * configurations. 1240f10485e7SMark Brown * 1241f10485e7SMark Brown * 1. ADC/DAC on Primary Interface 1242f10485e7SMark Brown * 2. ADC on Primary Interface/DAC on secondary 1243f10485e7SMark Brown */ 124485e7652dSLars-Peter Clausen static const struct snd_soc_dai_ops wm8990_dai_ops = { 12456335d055SEric Miao .hw_params = wm8990_hw_params, 12466335d055SEric Miao .digital_mute = wm8990_mute, 12476335d055SEric Miao .set_fmt = wm8990_set_dai_fmt, 12486335d055SEric Miao .set_clkdiv = wm8990_set_dai_clkdiv, 12496335d055SEric Miao .set_pll = wm8990_set_dai_pll, 12506335d055SEric Miao .set_sysclk = wm8990_set_dai_sysclk, 12516335d055SEric Miao }; 12526335d055SEric Miao 1253f0fba2adSLiam Girdwood static struct snd_soc_dai_driver wm8990_dai = { 1254f10485e7SMark Brown /* ADC/DAC on primary */ 1255f0fba2adSLiam Girdwood .name = "wm8990-hifi", 1256f10485e7SMark Brown .playback = { 1257f10485e7SMark Brown .stream_name = "Playback", 1258f10485e7SMark Brown .channels_min = 1, 1259f10485e7SMark Brown .channels_max = 2, 1260f10485e7SMark Brown .rates = WM8990_RATES, 1261f10485e7SMark Brown .formats = WM8990_FORMATS,}, 1262f10485e7SMark Brown .capture = { 1263f10485e7SMark Brown .stream_name = "Capture", 1264f10485e7SMark Brown .channels_min = 1, 1265f10485e7SMark Brown .channels_max = 2, 1266f10485e7SMark Brown .rates = WM8990_RATES, 1267f10485e7SMark Brown .formats = WM8990_FORMATS,}, 12686335d055SEric Miao .ops = &wm8990_dai_ops, 1269f10485e7SMark Brown }; 1270f10485e7SMark Brown 1271f10485e7SMark Brown /* 1272f10485e7SMark Brown * initialise the WM8990 driver 1273f10485e7SMark Brown * register the mixer and dsp interfaces with the kernel 1274f10485e7SMark Brown */ 1275f0fba2adSLiam Girdwood static int wm8990_probe(struct snd_soc_codec *codec) 1276f10485e7SMark Brown { 1277f10485e7SMark Brown wm8990_reset(codec); 1278f10485e7SMark Brown 1279f10485e7SMark Brown /* charge output caps */ 1280bd1204cbSLars-Peter Clausen snd_soc_codec_force_bias_level(codec, SND_SOC_BIAS_STANDBY); 1281f10485e7SMark Brown 128279d07265SAxel Lin snd_soc_update_bits(codec, WM8990_AUDIO_INTERFACE_4, 128379d07265SAxel Lin WM8990_ALRCGPIO1, WM8990_ALRCGPIO1); 1284f10485e7SMark Brown 128579d07265SAxel Lin snd_soc_update_bits(codec, WM8990_GPIO1_GPIO2, 128679d07265SAxel Lin WM8990_GPIO1_SEL_MASK, 1); 1287f10485e7SMark Brown 128879d07265SAxel Lin snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2, 128979d07265SAxel Lin WM8990_OPCLK_ENA, WM8990_OPCLK_ENA); 1290f10485e7SMark Brown 12918d50e447SMark Brown snd_soc_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8)); 12928d50e447SMark Brown snd_soc_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8)); 1293f10485e7SMark Brown 1294f0fba2adSLiam Girdwood return 0; 1295f10485e7SMark Brown } 1296f10485e7SMark Brown 1297f0fba2adSLiam Girdwood static struct snd_soc_codec_driver soc_codec_dev_wm8990 = { 1298f0fba2adSLiam Girdwood .probe = wm8990_probe, 1299f0fba2adSLiam Girdwood .set_bias_level = wm8990_set_bias_level, 1300955efc8fSLars-Peter Clausen .suspend_bias_off = true, 1301955efc8fSLars-Peter Clausen 1302f6b415b6SMark Brown .controls = wm8990_snd_controls, 1303f6b415b6SMark Brown .num_controls = ARRAY_SIZE(wm8990_snd_controls), 1304f6b415b6SMark Brown .dapm_widgets = wm8990_dapm_widgets, 1305f6b415b6SMark Brown .num_dapm_widgets = ARRAY_SIZE(wm8990_dapm_widgets), 1306f6b415b6SMark Brown .dapm_routes = wm8990_dapm_routes, 1307f6b415b6SMark Brown .num_dapm_routes = ARRAY_SIZE(wm8990_dapm_routes), 1308f0fba2adSLiam Girdwood }; 1309f10485e7SMark Brown 13100112b62bSMark Brown static const struct regmap_config wm8990_regmap = { 13110112b62bSMark Brown .reg_bits = 8, 13120112b62bSMark Brown .val_bits = 16, 13130112b62bSMark Brown 13140112b62bSMark Brown .max_register = WM8990_PLL3, 13150112b62bSMark Brown .volatile_reg = wm8990_volatile_register, 13160112b62bSMark Brown .reg_defaults = wm8990_reg_defaults, 13170112b62bSMark Brown .num_reg_defaults = ARRAY_SIZE(wm8990_reg_defaults), 13180112b62bSMark Brown .cache_type = REGCACHE_RBTREE, 13190112b62bSMark Brown }; 13200112b62bSMark Brown 13217a79e94eSBill Pemberton static int wm8990_i2c_probe(struct i2c_client *i2c, 1322e5d3fd38SJean Delvare const struct i2c_device_id *id) 1323f10485e7SMark Brown { 1324f0fba2adSLiam Girdwood struct wm8990_priv *wm8990; 1325f10485e7SMark Brown int ret; 1326f10485e7SMark Brown 1327587cbbb3SMark Brown wm8990 = devm_kzalloc(&i2c->dev, sizeof(struct wm8990_priv), 1328587cbbb3SMark Brown GFP_KERNEL); 1329f0fba2adSLiam Girdwood if (wm8990 == NULL) 1330f0fba2adSLiam Girdwood return -ENOMEM; 1331f10485e7SMark Brown 1332f0fba2adSLiam Girdwood i2c_set_clientdata(i2c, wm8990); 1333f0fba2adSLiam Girdwood 1334f0fba2adSLiam Girdwood ret = snd_soc_register_codec(&i2c->dev, 1335f0fba2adSLiam Girdwood &soc_codec_dev_wm8990, &wm8990_dai, 1); 1336587cbbb3SMark Brown 1337f10485e7SMark Brown return ret; 1338f10485e7SMark Brown } 1339f10485e7SMark Brown 13407a79e94eSBill Pemberton static int wm8990_i2c_remove(struct i2c_client *client) 1341f10485e7SMark Brown { 1342f0fba2adSLiam Girdwood snd_soc_unregister_codec(&client->dev); 1343587cbbb3SMark Brown 1344f10485e7SMark Brown return 0; 1345f10485e7SMark Brown } 1346f10485e7SMark Brown 1347e5d3fd38SJean Delvare static const struct i2c_device_id wm8990_i2c_id[] = { 1348e5d3fd38SJean Delvare { "wm8990", 0 }, 1349e5d3fd38SJean Delvare { } 1350e5d3fd38SJean Delvare }; 1351e5d3fd38SJean Delvare MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id); 1352f10485e7SMark Brown 1353f10485e7SMark Brown static struct i2c_driver wm8990_i2c_driver = { 1354f10485e7SMark Brown .driver = { 1355091edccfSMark Brown .name = "wm8990", 1356f10485e7SMark Brown .owner = THIS_MODULE, 1357f10485e7SMark Brown }, 1358e5d3fd38SJean Delvare .probe = wm8990_i2c_probe, 13597a79e94eSBill Pemberton .remove = wm8990_i2c_remove, 1360e5d3fd38SJean Delvare .id_table = wm8990_i2c_id, 1361f10485e7SMark Brown }; 1362f10485e7SMark Brown 136393818c9aSMark Brown module_i2c_driver(wm8990_i2c_driver); 136464089b84SMark Brown 1365f10485e7SMark Brown MODULE_DESCRIPTION("ASoC WM8990 driver"); 1366f10485e7SMark Brown MODULE_AUTHOR("Liam Girdwood"); 1367f10485e7SMark Brown MODULE_LICENSE("GPL"); 1368