1f10485e7SMark Brown /* 2f10485e7SMark Brown * wm8990.c -- WM8990 ALSA Soc Audio driver 3f10485e7SMark Brown * 4f10485e7SMark Brown * Copyright 2008 Wolfson Microelectronics PLC. 564ca0404SLiam Girdwood * Author: Liam Girdwood <lrg@slimlogic.co.uk> 6f10485e7SMark Brown * 7f10485e7SMark Brown * This program is free software; you can redistribute it and/or modify it 8f10485e7SMark Brown * under the terms of the GNU General Public License as published by the 9f10485e7SMark Brown * Free Software Foundation; either version 2 of the License, or (at your 10f10485e7SMark Brown * option) any later version. 11f10485e7SMark Brown */ 12f10485e7SMark Brown 13f10485e7SMark Brown #include <linux/module.h> 14f10485e7SMark Brown #include <linux/moduleparam.h> 15f10485e7SMark Brown #include <linux/kernel.h> 16f10485e7SMark Brown #include <linux/init.h> 17f10485e7SMark Brown #include <linux/delay.h> 18f10485e7SMark Brown #include <linux/pm.h> 19f10485e7SMark Brown #include <linux/i2c.h> 205a0e3ad6STejun Heo #include <linux/slab.h> 21f10485e7SMark Brown #include <sound/core.h> 22f10485e7SMark Brown #include <sound/pcm.h> 23f10485e7SMark Brown #include <sound/pcm_params.h> 24f10485e7SMark Brown #include <sound/soc.h> 25f10485e7SMark Brown #include <sound/initval.h> 26f10485e7SMark Brown #include <sound/tlv.h> 27f10485e7SMark Brown #include <asm/div64.h> 28f10485e7SMark Brown 29f10485e7SMark Brown #include "wm8990.h" 30f10485e7SMark Brown 31f10485e7SMark Brown /* codec private data */ 32f10485e7SMark Brown struct wm8990_priv { 33f0fba2adSLiam Girdwood enum snd_soc_control_type control_type; 34f10485e7SMark Brown unsigned int sysclk; 35f10485e7SMark Brown unsigned int pcmclk; 36f10485e7SMark Brown }; 37f10485e7SMark Brown 38416a0ce5SAxel Lin static int wm8990_volatile_register(struct snd_soc_codec *codec, 39416a0ce5SAxel Lin unsigned int reg) 40416a0ce5SAxel Lin { 41416a0ce5SAxel Lin switch (reg) { 42416a0ce5SAxel Lin case WM8990_RESET: 43416a0ce5SAxel Lin return 1; 44416a0ce5SAxel Lin default: 45416a0ce5SAxel Lin return 0; 46416a0ce5SAxel Lin } 47416a0ce5SAxel Lin } 48416a0ce5SAxel Lin 49f10485e7SMark Brown static const u16 wm8990_reg[] = { 50f10485e7SMark Brown 0x8990, /* R0 - Reset */ 51f10485e7SMark Brown 0x0000, /* R1 - Power Management (1) */ 52f10485e7SMark Brown 0x6000, /* R2 - Power Management (2) */ 53f10485e7SMark Brown 0x0000, /* R3 - Power Management (3) */ 54f10485e7SMark Brown 0x4050, /* R4 - Audio Interface (1) */ 55f10485e7SMark Brown 0x4000, /* R5 - Audio Interface (2) */ 56f10485e7SMark Brown 0x01C8, /* R6 - Clocking (1) */ 57f10485e7SMark Brown 0x0000, /* R7 - Clocking (2) */ 58f10485e7SMark Brown 0x0040, /* R8 - Audio Interface (3) */ 59f10485e7SMark Brown 0x0040, /* R9 - Audio Interface (4) */ 60f10485e7SMark Brown 0x0004, /* R10 - DAC CTRL */ 61f10485e7SMark Brown 0x00C0, /* R11 - Left DAC Digital Volume */ 62f10485e7SMark Brown 0x00C0, /* R12 - Right DAC Digital Volume */ 63f10485e7SMark Brown 0x0000, /* R13 - Digital Side Tone */ 64f10485e7SMark Brown 0x0100, /* R14 - ADC CTRL */ 65f10485e7SMark Brown 0x00C0, /* R15 - Left ADC Digital Volume */ 66f10485e7SMark Brown 0x00C0, /* R16 - Right ADC Digital Volume */ 67f10485e7SMark Brown 0x0000, /* R17 */ 68f10485e7SMark Brown 0x0000, /* R18 - GPIO CTRL 1 */ 69f10485e7SMark Brown 0x1000, /* R19 - GPIO1 & GPIO2 */ 70f10485e7SMark Brown 0x1010, /* R20 - GPIO3 & GPIO4 */ 71f10485e7SMark Brown 0x1010, /* R21 - GPIO5 & GPIO6 */ 72f10485e7SMark Brown 0x8000, /* R22 - GPIOCTRL 2 */ 73f10485e7SMark Brown 0x0800, /* R23 - GPIO_POL */ 74f10485e7SMark Brown 0x008B, /* R24 - Left Line Input 1&2 Volume */ 75f10485e7SMark Brown 0x008B, /* R25 - Left Line Input 3&4 Volume */ 76f10485e7SMark Brown 0x008B, /* R26 - Right Line Input 1&2 Volume */ 77f10485e7SMark Brown 0x008B, /* R27 - Right Line Input 3&4 Volume */ 78f10485e7SMark Brown 0x0000, /* R28 - Left Output Volume */ 79f10485e7SMark Brown 0x0000, /* R29 - Right Output Volume */ 80f10485e7SMark Brown 0x0066, /* R30 - Line Outputs Volume */ 81f10485e7SMark Brown 0x0022, /* R31 - Out3/4 Volume */ 82f10485e7SMark Brown 0x0079, /* R32 - Left OPGA Volume */ 83f10485e7SMark Brown 0x0079, /* R33 - Right OPGA Volume */ 84f10485e7SMark Brown 0x0003, /* R34 - Speaker Volume */ 85f10485e7SMark Brown 0x0003, /* R35 - ClassD1 */ 86f10485e7SMark Brown 0x0000, /* R36 */ 87f10485e7SMark Brown 0x0100, /* R37 - ClassD3 */ 8897bb8129SMark Brown 0x0079, /* R38 - ClassD4 */ 89f10485e7SMark Brown 0x0000, /* R39 - Input Mixer1 */ 90f10485e7SMark Brown 0x0000, /* R40 - Input Mixer2 */ 91f10485e7SMark Brown 0x0000, /* R41 - Input Mixer3 */ 92f10485e7SMark Brown 0x0000, /* R42 - Input Mixer4 */ 93f10485e7SMark Brown 0x0000, /* R43 - Input Mixer5 */ 94f10485e7SMark Brown 0x0000, /* R44 - Input Mixer6 */ 95f10485e7SMark Brown 0x0000, /* R45 - Output Mixer1 */ 96f10485e7SMark Brown 0x0000, /* R46 - Output Mixer2 */ 97f10485e7SMark Brown 0x0000, /* R47 - Output Mixer3 */ 98f10485e7SMark Brown 0x0000, /* R48 - Output Mixer4 */ 99f10485e7SMark Brown 0x0000, /* R49 - Output Mixer5 */ 100f10485e7SMark Brown 0x0000, /* R50 - Output Mixer6 */ 101f10485e7SMark Brown 0x0180, /* R51 - Out3/4 Mixer */ 102f10485e7SMark Brown 0x0000, /* R52 - Line Mixer1 */ 103f10485e7SMark Brown 0x0000, /* R53 - Line Mixer2 */ 104f10485e7SMark Brown 0x0000, /* R54 - Speaker Mixer */ 105f10485e7SMark Brown 0x0000, /* R55 - Additional Control */ 106f10485e7SMark Brown 0x0000, /* R56 - AntiPOP1 */ 107f10485e7SMark Brown 0x0000, /* R57 - AntiPOP2 */ 108f10485e7SMark Brown 0x0000, /* R58 - MICBIAS */ 109f10485e7SMark Brown 0x0000, /* R59 */ 110f10485e7SMark Brown 0x0008, /* R60 - PLL1 */ 111f10485e7SMark Brown 0x0031, /* R61 - PLL2 */ 112f10485e7SMark Brown 0x0026, /* R62 - PLL3 */ 113ba533e95SMark Brown 0x0000, /* R63 - Driver internal */ 114f10485e7SMark Brown }; 115f10485e7SMark Brown 1168d50e447SMark Brown #define wm8990_reset(c) snd_soc_write(c, WM8990_RESET, 0) 117f10485e7SMark Brown 118021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0); 119f10485e7SMark Brown 120021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0); 121f10485e7SMark Brown 122021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_mix_tlv, 0, -2100, 0); 123f10485e7SMark Brown 124021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0); 125f10485e7SMark Brown 126021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0); 127f10485e7SMark Brown 128021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0); 129f10485e7SMark Brown 130021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0); 131f10485e7SMark Brown 132021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0); 133f10485e7SMark Brown 134f10485e7SMark Brown static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol, 135f10485e7SMark Brown struct snd_ctl_elem_value *ucontrol) 136f10485e7SMark Brown { 137f10485e7SMark Brown struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); 138397d5aeeSJarkko Nikula struct soc_mixer_control *mc = 139397d5aeeSJarkko Nikula (struct soc_mixer_control *)kcontrol->private_value; 140397d5aeeSJarkko Nikula int reg = mc->reg; 141f10485e7SMark Brown int ret; 142f10485e7SMark Brown u16 val; 143f10485e7SMark Brown 144f10485e7SMark Brown ret = snd_soc_put_volsw(kcontrol, ucontrol); 145f10485e7SMark Brown if (ret < 0) 146f10485e7SMark Brown return ret; 147f10485e7SMark Brown 148f10485e7SMark Brown /* now hit the volume update bits (always bit 8) */ 1498d50e447SMark Brown val = snd_soc_read(codec, reg); 1508d50e447SMark Brown return snd_soc_write(codec, reg, val | 0x0100); 151f10485e7SMark Brown } 152f10485e7SMark Brown 153f10485e7SMark Brown #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\ 154fc99adc3SLars-Peter Clausen tlv_array) \ 155fc99adc3SLars-Peter Clausen SOC_SINGLE_EXT_TLV(xname, reg, shift, max, invert, \ 156fc99adc3SLars-Peter Clausen snd_soc_get_volsw, wm899x_outpga_put_volsw_vu, tlv_array) 157f10485e7SMark Brown 158f10485e7SMark Brown 159f10485e7SMark Brown static const char *wm8990_digital_sidetone[] = 160f10485e7SMark Brown {"None", "Left ADC", "Right ADC", "Reserved"}; 161f10485e7SMark Brown 162f10485e7SMark Brown static const struct soc_enum wm8990_left_digital_sidetone_enum = 163f10485e7SMark Brown SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE, 164f10485e7SMark Brown WM8990_ADC_TO_DACL_SHIFT, 165f10485e7SMark Brown WM8990_ADC_TO_DACL_MASK, 166f10485e7SMark Brown wm8990_digital_sidetone); 167f10485e7SMark Brown 168f10485e7SMark Brown static const struct soc_enum wm8990_right_digital_sidetone_enum = 169f10485e7SMark Brown SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE, 170f10485e7SMark Brown WM8990_ADC_TO_DACR_SHIFT, 171f10485e7SMark Brown WM8990_ADC_TO_DACR_MASK, 172f10485e7SMark Brown wm8990_digital_sidetone); 173f10485e7SMark Brown 174f10485e7SMark Brown static const char *wm8990_adcmode[] = 175f10485e7SMark Brown {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"}; 176f10485e7SMark Brown 177f10485e7SMark Brown static const struct soc_enum wm8990_right_adcmode_enum = 178f10485e7SMark Brown SOC_ENUM_SINGLE(WM8990_ADC_CTRL, 179f10485e7SMark Brown WM8990_ADC_HPF_CUT_SHIFT, 180f10485e7SMark Brown WM8990_ADC_HPF_CUT_MASK, 181f10485e7SMark Brown wm8990_adcmode); 182f10485e7SMark Brown 183f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_snd_controls[] = { 184f10485e7SMark Brown /* INMIXL */ 185f10485e7SMark Brown SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0), 186f10485e7SMark Brown SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0), 187f10485e7SMark Brown /* INMIXR */ 188f10485e7SMark Brown SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0), 189f10485e7SMark Brown SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0), 190f10485e7SMark Brown 191f10485e7SMark Brown /* LOMIX */ 192f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3, 193f10485e7SMark Brown WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv), 194f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3, 195f10485e7SMark Brown WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv), 196f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3, 197f10485e7SMark Brown WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv), 198f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5, 199f10485e7SMark Brown WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv), 200f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5, 201f10485e7SMark Brown WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv), 202f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5, 203f10485e7SMark Brown WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv), 204f10485e7SMark Brown 205f10485e7SMark Brown /* ROMIX */ 206f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4, 207f10485e7SMark Brown WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv), 208f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4, 209f10485e7SMark Brown WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv), 210f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4, 211f10485e7SMark Brown WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv), 212f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6, 213f10485e7SMark Brown WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv), 214f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6, 215f10485e7SMark Brown WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv), 216f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6, 217f10485e7SMark Brown WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv), 218f10485e7SMark Brown 219f10485e7SMark Brown /* LOUT */ 220f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME, 221f10485e7SMark Brown WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv), 222f10485e7SMark Brown SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0), 223f10485e7SMark Brown 224f10485e7SMark Brown /* ROUT */ 225f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME, 226f10485e7SMark Brown WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv), 227f10485e7SMark Brown SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0), 228f10485e7SMark Brown 229f10485e7SMark Brown /* LOPGA */ 230f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME, 231f10485e7SMark Brown WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv), 232f10485e7SMark Brown SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME, 233f10485e7SMark Brown WM8990_LOPGAZC_BIT, 1, 0), 234f10485e7SMark Brown 235f10485e7SMark Brown /* ROPGA */ 236f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME, 237f10485e7SMark Brown WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv), 238f10485e7SMark Brown SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME, 239f10485e7SMark Brown WM8990_ROPGAZC_BIT, 1, 0), 240f10485e7SMark Brown 241f10485e7SMark Brown SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME, 242f10485e7SMark Brown WM8990_LONMUTE_BIT, 1, 0), 243f10485e7SMark Brown SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME, 244f10485e7SMark Brown WM8990_LOPMUTE_BIT, 1, 0), 245f10485e7SMark Brown SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME, 246f10485e7SMark Brown WM8990_LOATTN_BIT, 1, 0), 247f10485e7SMark Brown SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME, 248f10485e7SMark Brown WM8990_RONMUTE_BIT, 1, 0), 249f10485e7SMark Brown SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME, 250f10485e7SMark Brown WM8990_ROPMUTE_BIT, 1, 0), 251f10485e7SMark Brown SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME, 252f10485e7SMark Brown WM8990_ROATTN_BIT, 1, 0), 253f10485e7SMark Brown 254f10485e7SMark Brown SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME, 255f10485e7SMark Brown WM8990_OUT3MUTE_BIT, 1, 0), 256f10485e7SMark Brown SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME, 257f10485e7SMark Brown WM8990_OUT3ATTN_BIT, 1, 0), 258f10485e7SMark Brown 259f10485e7SMark Brown SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME, 260f10485e7SMark Brown WM8990_OUT4MUTE_BIT, 1, 0), 261f10485e7SMark Brown SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME, 262f10485e7SMark Brown WM8990_OUT4ATTN_BIT, 1, 0), 263f10485e7SMark Brown 264f10485e7SMark Brown SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1, 265f10485e7SMark Brown WM8990_CDMODE_BIT, 1, 0), 266f10485e7SMark Brown 267f10485e7SMark Brown SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME, 26897bb8129SMark Brown WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0), 269f10485e7SMark Brown SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3, 270f10485e7SMark Brown WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0), 271f10485e7SMark Brown SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3, 272f10485e7SMark Brown WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0), 27397bb8129SMark Brown SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4, 27497bb8129SMark Brown WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv), 27597bb8129SMark Brown SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4, 27697bb8129SMark Brown WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0), 277f10485e7SMark Brown 278f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume", 279f10485e7SMark Brown WM8990_LEFT_DAC_DIGITAL_VOLUME, 280f10485e7SMark Brown WM8990_DACL_VOL_SHIFT, 281f10485e7SMark Brown WM8990_DACL_VOL_MASK, 282f10485e7SMark Brown 0, 283f10485e7SMark Brown out_dac_tlv), 284f10485e7SMark Brown 285f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume", 286f10485e7SMark Brown WM8990_RIGHT_DAC_DIGITAL_VOLUME, 287f10485e7SMark Brown WM8990_DACR_VOL_SHIFT, 288f10485e7SMark Brown WM8990_DACR_VOL_MASK, 289f10485e7SMark Brown 0, 290f10485e7SMark Brown out_dac_tlv), 291f10485e7SMark Brown 292f10485e7SMark Brown SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum), 293f10485e7SMark Brown SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum), 294f10485e7SMark Brown 295f10485e7SMark Brown SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE, 296f10485e7SMark Brown WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0, 297f10485e7SMark Brown out_sidetone_tlv), 298f10485e7SMark Brown SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE, 299f10485e7SMark Brown WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0, 300f10485e7SMark Brown out_sidetone_tlv), 301f10485e7SMark Brown 302f10485e7SMark Brown SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL, 303f10485e7SMark Brown WM8990_ADC_HPF_ENA_BIT, 1, 0), 304f10485e7SMark Brown 305f10485e7SMark Brown SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum), 306f10485e7SMark Brown 307f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume", 308f10485e7SMark Brown WM8990_LEFT_ADC_DIGITAL_VOLUME, 309f10485e7SMark Brown WM8990_ADCL_VOL_SHIFT, 310f10485e7SMark Brown WM8990_ADCL_VOL_MASK, 311f10485e7SMark Brown 0, 312f10485e7SMark Brown in_adc_tlv), 313f10485e7SMark Brown 314f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume", 315f10485e7SMark Brown WM8990_RIGHT_ADC_DIGITAL_VOLUME, 316f10485e7SMark Brown WM8990_ADCR_VOL_SHIFT, 317f10485e7SMark Brown WM8990_ADCR_VOL_MASK, 318f10485e7SMark Brown 0, 319f10485e7SMark Brown in_adc_tlv), 320f10485e7SMark Brown 321f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume", 322f10485e7SMark Brown WM8990_LEFT_LINE_INPUT_1_2_VOLUME, 323f10485e7SMark Brown WM8990_LIN12VOL_SHIFT, 324f10485e7SMark Brown WM8990_LIN12VOL_MASK, 325f10485e7SMark Brown 0, 326f10485e7SMark Brown in_pga_tlv), 327f10485e7SMark Brown 328f10485e7SMark Brown SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME, 329f10485e7SMark Brown WM8990_LI12ZC_BIT, 1, 0), 330f10485e7SMark Brown 331f10485e7SMark Brown SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME, 332f10485e7SMark Brown WM8990_LI12MUTE_BIT, 1, 0), 333f10485e7SMark Brown 334f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume", 335f10485e7SMark Brown WM8990_LEFT_LINE_INPUT_3_4_VOLUME, 336f10485e7SMark Brown WM8990_LIN34VOL_SHIFT, 337f10485e7SMark Brown WM8990_LIN34VOL_MASK, 338f10485e7SMark Brown 0, 339f10485e7SMark Brown in_pga_tlv), 340f10485e7SMark Brown 341f10485e7SMark Brown SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME, 342f10485e7SMark Brown WM8990_LI34ZC_BIT, 1, 0), 343f10485e7SMark Brown 344f10485e7SMark Brown SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME, 345f10485e7SMark Brown WM8990_LI34MUTE_BIT, 1, 0), 346f10485e7SMark Brown 347f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume", 348f10485e7SMark Brown WM8990_RIGHT_LINE_INPUT_1_2_VOLUME, 349f10485e7SMark Brown WM8990_RIN12VOL_SHIFT, 350f10485e7SMark Brown WM8990_RIN12VOL_MASK, 351f10485e7SMark Brown 0, 352f10485e7SMark Brown in_pga_tlv), 353f10485e7SMark Brown 354f10485e7SMark Brown SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME, 355f10485e7SMark Brown WM8990_RI12ZC_BIT, 1, 0), 356f10485e7SMark Brown 357f10485e7SMark Brown SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME, 358f10485e7SMark Brown WM8990_RI12MUTE_BIT, 1, 0), 359f10485e7SMark Brown 360f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume", 361f10485e7SMark Brown WM8990_RIGHT_LINE_INPUT_3_4_VOLUME, 362f10485e7SMark Brown WM8990_RIN34VOL_SHIFT, 363f10485e7SMark Brown WM8990_RIN34VOL_MASK, 364f10485e7SMark Brown 0, 365f10485e7SMark Brown in_pga_tlv), 366f10485e7SMark Brown 367f10485e7SMark Brown SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME, 368f10485e7SMark Brown WM8990_RI34ZC_BIT, 1, 0), 369f10485e7SMark Brown 370f10485e7SMark Brown SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME, 371f10485e7SMark Brown WM8990_RI34MUTE_BIT, 1, 0), 372f10485e7SMark Brown 373f10485e7SMark Brown }; 374f10485e7SMark Brown 375f10485e7SMark Brown /* 376f10485e7SMark Brown * _DAPM_ Controls 377f10485e7SMark Brown */ 378f10485e7SMark Brown 379f10485e7SMark Brown static int outmixer_event(struct snd_soc_dapm_widget *w, 380f10485e7SMark Brown struct snd_kcontrol *kcontrol, int event) 381f10485e7SMark Brown { 382f10485e7SMark Brown u32 reg_shift = kcontrol->private_value & 0xfff; 383f10485e7SMark Brown int ret = 0; 384f10485e7SMark Brown u16 reg; 385f10485e7SMark Brown 386f10485e7SMark Brown switch (reg_shift) { 387f10485e7SMark Brown case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) : 3888d50e447SMark Brown reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER1); 389f10485e7SMark Brown if (reg & WM8990_LDLO) { 390f10485e7SMark Brown printk(KERN_WARNING 391f10485e7SMark Brown "Cannot set as Output Mixer 1 LDLO Set\n"); 392f10485e7SMark Brown ret = -1; 393f10485e7SMark Brown } 394f10485e7SMark Brown break; 395f10485e7SMark Brown case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8): 3968d50e447SMark Brown reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER2); 397f10485e7SMark Brown if (reg & WM8990_RDRO) { 398f10485e7SMark Brown printk(KERN_WARNING 399f10485e7SMark Brown "Cannot set as Output Mixer 2 RDRO Set\n"); 400f10485e7SMark Brown ret = -1; 401f10485e7SMark Brown } 402f10485e7SMark Brown break; 403f10485e7SMark Brown case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8): 4048d50e447SMark Brown reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER); 405f10485e7SMark Brown if (reg & WM8990_LDSPK) { 406f10485e7SMark Brown printk(KERN_WARNING 407f10485e7SMark Brown "Cannot set as Speaker Mixer LDSPK Set\n"); 408f10485e7SMark Brown ret = -1; 409f10485e7SMark Brown } 410f10485e7SMark Brown break; 411f10485e7SMark Brown case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8): 4128d50e447SMark Brown reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER); 413f10485e7SMark Brown if (reg & WM8990_RDSPK) { 414f10485e7SMark Brown printk(KERN_WARNING 415f10485e7SMark Brown "Cannot set as Speaker Mixer RDSPK Set\n"); 416f10485e7SMark Brown ret = -1; 417f10485e7SMark Brown } 418f10485e7SMark Brown break; 419f10485e7SMark Brown } 420f10485e7SMark Brown 421f10485e7SMark Brown return ret; 422f10485e7SMark Brown } 423f10485e7SMark Brown 424f10485e7SMark Brown /* INMIX dB values */ 425f10485e7SMark Brown static const unsigned int in_mix_tlv[] = { 426f10485e7SMark Brown TLV_DB_RANGE_HEAD(1), 427021f80ccSMark Brown 0, 7, TLV_DB_SCALE_ITEM(-1200, 600, 0), 428f10485e7SMark Brown }; 429f10485e7SMark Brown 430f10485e7SMark Brown /* Left In PGA Connections */ 431f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = { 432f10485e7SMark Brown SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0), 433f10485e7SMark Brown SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0), 434f10485e7SMark Brown }; 435f10485e7SMark Brown 436f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = { 437f10485e7SMark Brown SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0), 438f10485e7SMark Brown SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0), 439f10485e7SMark Brown }; 440f10485e7SMark Brown 441f10485e7SMark Brown /* Right In PGA Connections */ 442f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = { 443f10485e7SMark Brown SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0), 444f10485e7SMark Brown SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0), 445f10485e7SMark Brown }; 446f10485e7SMark Brown 447f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = { 448f10485e7SMark Brown SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0), 449f10485e7SMark Brown SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0), 450f10485e7SMark Brown }; 451f10485e7SMark Brown 452f10485e7SMark Brown /* INMIXL */ 453f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = { 454f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3, 455f10485e7SMark Brown WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv), 456f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT, 457f10485e7SMark Brown 7, 0, in_mix_tlv), 458f10485e7SMark Brown SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT, 459f10485e7SMark Brown 1, 0), 460f10485e7SMark Brown SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT, 461f10485e7SMark Brown 1, 0), 462f10485e7SMark Brown }; 463f10485e7SMark Brown 464f10485e7SMark Brown /* INMIXR */ 465f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = { 466f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4, 467f10485e7SMark Brown WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv), 468f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT, 469f10485e7SMark Brown 7, 0, in_mix_tlv), 470f10485e7SMark Brown SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT, 471f10485e7SMark Brown 1, 0), 472f10485e7SMark Brown SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT, 473f10485e7SMark Brown 1, 0), 474f10485e7SMark Brown }; 475f10485e7SMark Brown 476f10485e7SMark Brown /* AINLMUX */ 477f10485e7SMark Brown static const char *wm8990_ainlmux[] = 478f10485e7SMark Brown {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"}; 479f10485e7SMark Brown 480f10485e7SMark Brown static const struct soc_enum wm8990_ainlmux_enum = 481f10485e7SMark Brown SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT, 482f10485e7SMark Brown ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux); 483f10485e7SMark Brown 484f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls = 485f10485e7SMark Brown SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum); 486f10485e7SMark Brown 487f10485e7SMark Brown /* DIFFINL */ 488f10485e7SMark Brown 489f10485e7SMark Brown /* AINRMUX */ 490f10485e7SMark Brown static const char *wm8990_ainrmux[] = 491f10485e7SMark Brown {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"}; 492f10485e7SMark Brown 493f10485e7SMark Brown static const struct soc_enum wm8990_ainrmux_enum = 494f10485e7SMark Brown SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT, 495f10485e7SMark Brown ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux); 496f10485e7SMark Brown 497f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls = 498f10485e7SMark Brown SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum); 499f10485e7SMark Brown 500f10485e7SMark Brown /* RXVOICE */ 501f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = { 502f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT, 503f10485e7SMark Brown WM8990_LR4BVOL_MASK, 0, in_mix_tlv), 504f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT, 505f10485e7SMark Brown WM8990_RL4BVOL_MASK, 0, in_mix_tlv), 506f10485e7SMark Brown }; 507f10485e7SMark Brown 508f10485e7SMark Brown /* LOMIX */ 509f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = { 510f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1, 511f10485e7SMark Brown WM8990_LRBLO_BIT, 1, 0), 512f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1, 513f10485e7SMark Brown WM8990_LLBLO_BIT, 1, 0), 514f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1, 515f10485e7SMark Brown WM8990_LRI3LO_BIT, 1, 0), 516f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1, 517f10485e7SMark Brown WM8990_LLI3LO_BIT, 1, 0), 518f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1, 519f10485e7SMark Brown WM8990_LR12LO_BIT, 1, 0), 520f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1, 521f10485e7SMark Brown WM8990_LL12LO_BIT, 1, 0), 522f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1, 523f10485e7SMark Brown WM8990_LDLO_BIT, 1, 0), 524f10485e7SMark Brown }; 525f10485e7SMark Brown 526f10485e7SMark Brown /* ROMIX */ 527f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = { 528f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2, 529f10485e7SMark Brown WM8990_RLBRO_BIT, 1, 0), 530f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2, 531f10485e7SMark Brown WM8990_RRBRO_BIT, 1, 0), 532f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2, 533f10485e7SMark Brown WM8990_RLI3RO_BIT, 1, 0), 534f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2, 535f10485e7SMark Brown WM8990_RRI3RO_BIT, 1, 0), 536f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2, 537f10485e7SMark Brown WM8990_RL12RO_BIT, 1, 0), 538f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2, 539f10485e7SMark Brown WM8990_RR12RO_BIT, 1, 0), 540f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2, 541f10485e7SMark Brown WM8990_RDRO_BIT, 1, 0), 542f10485e7SMark Brown }; 543f10485e7SMark Brown 544f10485e7SMark Brown /* LONMIX */ 545f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = { 546f10485e7SMark Brown SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1, 547f10485e7SMark Brown WM8990_LLOPGALON_BIT, 1, 0), 548f10485e7SMark Brown SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1, 549f10485e7SMark Brown WM8990_LROPGALON_BIT, 1, 0), 550f10485e7SMark Brown SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1, 551f10485e7SMark Brown WM8990_LOPLON_BIT, 1, 0), 552f10485e7SMark Brown }; 553f10485e7SMark Brown 554f10485e7SMark Brown /* LOPMIX */ 555f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = { 556f10485e7SMark Brown SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1, 557f10485e7SMark Brown WM8990_LR12LOP_BIT, 1, 0), 558f10485e7SMark Brown SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1, 559f10485e7SMark Brown WM8990_LL12LOP_BIT, 1, 0), 560f10485e7SMark Brown SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1, 561f10485e7SMark Brown WM8990_LLOPGALOP_BIT, 1, 0), 562f10485e7SMark Brown }; 563f10485e7SMark Brown 564f10485e7SMark Brown /* RONMIX */ 565f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = { 566f10485e7SMark Brown SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2, 567f10485e7SMark Brown WM8990_RROPGARON_BIT, 1, 0), 568f10485e7SMark Brown SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2, 569f10485e7SMark Brown WM8990_RLOPGARON_BIT, 1, 0), 570f10485e7SMark Brown SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2, 571f10485e7SMark Brown WM8990_ROPRON_BIT, 1, 0), 572f10485e7SMark Brown }; 573f10485e7SMark Brown 574f10485e7SMark Brown /* ROPMIX */ 575f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = { 576f10485e7SMark Brown SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2, 577f10485e7SMark Brown WM8990_RL12ROP_BIT, 1, 0), 578f10485e7SMark Brown SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2, 579f10485e7SMark Brown WM8990_RR12ROP_BIT, 1, 0), 580f10485e7SMark Brown SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2, 581f10485e7SMark Brown WM8990_RROPGAROP_BIT, 1, 0), 582f10485e7SMark Brown }; 583f10485e7SMark Brown 584f10485e7SMark Brown /* OUT3MIX */ 585f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = { 586f10485e7SMark Brown SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER, 587f10485e7SMark Brown WM8990_LI4O3_BIT, 1, 0), 588f10485e7SMark Brown SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER, 589f10485e7SMark Brown WM8990_LPGAO3_BIT, 1, 0), 590f10485e7SMark Brown }; 591f10485e7SMark Brown 592f10485e7SMark Brown /* OUT4MIX */ 593f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = { 594f10485e7SMark Brown SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER, 595f10485e7SMark Brown WM8990_RPGAO4_BIT, 1, 0), 596f10485e7SMark Brown SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER, 597f10485e7SMark Brown WM8990_RI4O4_BIT, 1, 0), 598f10485e7SMark Brown }; 599f10485e7SMark Brown 600f10485e7SMark Brown /* SPKMIX */ 601f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = { 602f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER, 603f10485e7SMark Brown WM8990_LI2SPK_BIT, 1, 0), 604f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER, 605f10485e7SMark Brown WM8990_LB2SPK_BIT, 1, 0), 606f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER, 607f10485e7SMark Brown WM8990_LOPGASPK_BIT, 1, 0), 608f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER, 609f10485e7SMark Brown WM8990_LDSPK_BIT, 1, 0), 610f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER, 611f10485e7SMark Brown WM8990_RDSPK_BIT, 1, 0), 612f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER, 613f10485e7SMark Brown WM8990_ROPGASPK_BIT, 1, 0), 614f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER, 615f10485e7SMark Brown WM8990_RL12ROP_BIT, 1, 0), 616f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER, 617f10485e7SMark Brown WM8990_RI2SPK_BIT, 1, 0), 618f10485e7SMark Brown }; 619f10485e7SMark Brown 620f10485e7SMark Brown static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = { 621f10485e7SMark Brown /* Input Side */ 622f10485e7SMark Brown /* Input Lines */ 623f10485e7SMark Brown SND_SOC_DAPM_INPUT("LIN1"), 624f10485e7SMark Brown SND_SOC_DAPM_INPUT("LIN2"), 625f10485e7SMark Brown SND_SOC_DAPM_INPUT("LIN3"), 626f10485e7SMark Brown SND_SOC_DAPM_INPUT("LIN4/RXN"), 627f10485e7SMark Brown SND_SOC_DAPM_INPUT("RIN3"), 628f10485e7SMark Brown SND_SOC_DAPM_INPUT("RIN4/RXP"), 629f10485e7SMark Brown SND_SOC_DAPM_INPUT("RIN1"), 630f10485e7SMark Brown SND_SOC_DAPM_INPUT("RIN2"), 631f10485e7SMark Brown SND_SOC_DAPM_INPUT("Internal ADC Source"), 632f10485e7SMark Brown 633*d2fd5fe7SMark Brown SND_SOC_DAPM_SUPPLY("INL", WM8990_POWER_MANAGEMENT_2, WM8990_AINL_ENA_BIT, 0, 634*d2fd5fe7SMark Brown NULL, 0), 635*d2fd5fe7SMark Brown SND_SOC_DAPM_SUPPLY("INR", WM8990_POWER_MANAGEMENT_2, WM8990_AINR_ENA_BIT, 0, 636*d2fd5fe7SMark Brown NULL, 0), 637*d2fd5fe7SMark Brown 638f10485e7SMark Brown /* DACs */ 639f10485e7SMark Brown SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2, 640f10485e7SMark Brown WM8990_ADCL_ENA_BIT, 0), 641f10485e7SMark Brown SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2, 642f10485e7SMark Brown WM8990_ADCR_ENA_BIT, 0), 643f10485e7SMark Brown 644f10485e7SMark Brown /* Input PGAs */ 645f10485e7SMark Brown SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT, 646f10485e7SMark Brown 0, &wm8990_dapm_lin12_pga_controls[0], 647f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)), 648f10485e7SMark Brown SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT, 649f10485e7SMark Brown 0, &wm8990_dapm_lin34_pga_controls[0], 650f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)), 651f10485e7SMark Brown SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT, 652f10485e7SMark Brown 0, &wm8990_dapm_rin12_pga_controls[0], 653f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)), 654f10485e7SMark Brown SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT, 655f10485e7SMark Brown 0, &wm8990_dapm_rin34_pga_controls[0], 656f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)), 657f10485e7SMark Brown 658f10485e7SMark Brown /* INMIXL */ 659*d2fd5fe7SMark Brown SND_SOC_DAPM_MIXER("INMIXL", SND_SOC_NOPM, 0, 0, 660f10485e7SMark Brown &wm8990_dapm_inmixl_controls[0], 661*d2fd5fe7SMark Brown ARRAY_SIZE(wm8990_dapm_inmixl_controls)), 662f10485e7SMark Brown 663f10485e7SMark Brown /* AINLMUX */ 664*d2fd5fe7SMark Brown SND_SOC_DAPM_MUX("AINLMUX", SND_SOC_NOPM, 0, 0, &wm8990_dapm_ainlmux_controls), 665f10485e7SMark Brown 666f10485e7SMark Brown /* INMIXR */ 667*d2fd5fe7SMark Brown SND_SOC_DAPM_MIXER("INMIXR", SND_SOC_NOPM, 0, 0, 668f10485e7SMark Brown &wm8990_dapm_inmixr_controls[0], 669*d2fd5fe7SMark Brown ARRAY_SIZE(wm8990_dapm_inmixr_controls)), 670f10485e7SMark Brown 671f10485e7SMark Brown /* AINRMUX */ 672*d2fd5fe7SMark Brown SND_SOC_DAPM_MUX("AINRMUX", SND_SOC_NOPM, 0, 0, &wm8990_dapm_ainrmux_controls), 673f10485e7SMark Brown 674f10485e7SMark Brown /* Output Side */ 675f10485e7SMark Brown /* DACs */ 676f10485e7SMark Brown SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3, 677f10485e7SMark Brown WM8990_DACL_ENA_BIT, 0), 678f10485e7SMark Brown SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3, 679f10485e7SMark Brown WM8990_DACR_ENA_BIT, 0), 680f10485e7SMark Brown 681f10485e7SMark Brown /* LOMIX */ 682f10485e7SMark Brown SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT, 683f10485e7SMark Brown 0, &wm8990_dapm_lomix_controls[0], 684f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_lomix_controls), 685f10485e7SMark Brown outmixer_event, SND_SOC_DAPM_PRE_REG), 686f10485e7SMark Brown 687f10485e7SMark Brown /* LONMIX */ 688f10485e7SMark Brown SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0, 689f10485e7SMark Brown &wm8990_dapm_lonmix_controls[0], 690f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_lonmix_controls)), 691f10485e7SMark Brown 692f10485e7SMark Brown /* LOPMIX */ 693f10485e7SMark Brown SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0, 694f10485e7SMark Brown &wm8990_dapm_lopmix_controls[0], 695f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_lopmix_controls)), 696f10485e7SMark Brown 697f10485e7SMark Brown /* OUT3MIX */ 698f10485e7SMark Brown SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0, 699f10485e7SMark Brown &wm8990_dapm_out3mix_controls[0], 700f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_out3mix_controls)), 701f10485e7SMark Brown 702f10485e7SMark Brown /* SPKMIX */ 703f10485e7SMark Brown SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0, 704f10485e7SMark Brown &wm8990_dapm_spkmix_controls[0], 705f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event, 706f10485e7SMark Brown SND_SOC_DAPM_PRE_REG), 707f10485e7SMark Brown 708f10485e7SMark Brown /* OUT4MIX */ 709f10485e7SMark Brown SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0, 710f10485e7SMark Brown &wm8990_dapm_out4mix_controls[0], 711f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_out4mix_controls)), 712f10485e7SMark Brown 713f10485e7SMark Brown /* ROPMIX */ 714f10485e7SMark Brown SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0, 715f10485e7SMark Brown &wm8990_dapm_ropmix_controls[0], 716f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_ropmix_controls)), 717f10485e7SMark Brown 718f10485e7SMark Brown /* RONMIX */ 719f10485e7SMark Brown SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0, 720f10485e7SMark Brown &wm8990_dapm_ronmix_controls[0], 721f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_ronmix_controls)), 722f10485e7SMark Brown 723f10485e7SMark Brown /* ROMIX */ 724f10485e7SMark Brown SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT, 725f10485e7SMark Brown 0, &wm8990_dapm_romix_controls[0], 726f10485e7SMark Brown ARRAY_SIZE(wm8990_dapm_romix_controls), 727f10485e7SMark Brown outmixer_event, SND_SOC_DAPM_PRE_REG), 728f10485e7SMark Brown 729f10485e7SMark Brown /* LOUT PGA */ 730f10485e7SMark Brown SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0, 731f10485e7SMark Brown NULL, 0), 732f10485e7SMark Brown 733f10485e7SMark Brown /* ROUT PGA */ 734f10485e7SMark Brown SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0, 735f10485e7SMark Brown NULL, 0), 736f10485e7SMark Brown 737f10485e7SMark Brown /* LOPGA */ 738f10485e7SMark Brown SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0, 739f10485e7SMark Brown NULL, 0), 740f10485e7SMark Brown 741f10485e7SMark Brown /* ROPGA */ 742f10485e7SMark Brown SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0, 743f10485e7SMark Brown NULL, 0), 744f10485e7SMark Brown 745f10485e7SMark Brown /* MICBIAS */ 746e1fc3f21SMark Brown SND_SOC_DAPM_SUPPLY("MICBIAS", WM8990_POWER_MANAGEMENT_1, 747e1fc3f21SMark Brown WM8990_MICBIAS_ENA_BIT, 0, NULL, 0), 748f10485e7SMark Brown 749f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("LON"), 750f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("LOP"), 751f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("OUT3"), 752f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("LOUT"), 753f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("SPKN"), 754f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("SPKP"), 755f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("ROUT"), 756f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("OUT4"), 757f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("ROP"), 758f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("RON"), 759f10485e7SMark Brown 760f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("Internal DAC Sink"), 761f10485e7SMark Brown }; 762f10485e7SMark Brown 763f6b415b6SMark Brown static const struct snd_soc_dapm_route wm8990_dapm_routes[] = { 764f10485e7SMark Brown /* Make DACs turn on when playing even if not mixed into any outputs */ 765f10485e7SMark Brown {"Internal DAC Sink", NULL, "Left DAC"}, 766f10485e7SMark Brown {"Internal DAC Sink", NULL, "Right DAC"}, 767f10485e7SMark Brown 768f10485e7SMark Brown /* Make ADCs turn on when recording even if not mixed from any inputs */ 769f10485e7SMark Brown {"Left ADC", NULL, "Internal ADC Source"}, 770f10485e7SMark Brown {"Right ADC", NULL, "Internal ADC Source"}, 771f10485e7SMark Brown 772*d2fd5fe7SMark Brown {"AINLMUX", NULL, "INL"}, 773*d2fd5fe7SMark Brown {"INMIXL", NULL, "INL"}, 774*d2fd5fe7SMark Brown {"AINRMUX", NULL, "INR"}, 775*d2fd5fe7SMark Brown {"INMIXR", NULL, "INR"}, 776*d2fd5fe7SMark Brown 777f10485e7SMark Brown /* Input Side */ 778f10485e7SMark Brown /* LIN12 PGA */ 779f10485e7SMark Brown {"LIN12 PGA", "LIN1 Switch", "LIN1"}, 780f10485e7SMark Brown {"LIN12 PGA", "LIN2 Switch", "LIN2"}, 781f10485e7SMark Brown /* LIN34 PGA */ 782f10485e7SMark Brown {"LIN34 PGA", "LIN3 Switch", "LIN3"}, 78397a775c4SJinyoung Park {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"}, 784f10485e7SMark Brown /* INMIXL */ 785f10485e7SMark Brown {"INMIXL", "Record Left Volume", "LOMIX"}, 786f10485e7SMark Brown {"INMIXL", "LIN2 Volume", "LIN2"}, 787f10485e7SMark Brown {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"}, 788f10485e7SMark Brown {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"}, 78997a775c4SJinyoung Park /* AINLMUX */ 79097a775c4SJinyoung Park {"AINLMUX", "INMIXL Mix", "INMIXL"}, 79197a775c4SJinyoung Park {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"}, 79297a775c4SJinyoung Park {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"}, 79397a775c4SJinyoung Park {"AINLMUX", "RXVOICE Mix", "LIN4/RXN"}, 79497a775c4SJinyoung Park {"AINLMUX", "RXVOICE Mix", "RIN4/RXP"}, 795f10485e7SMark Brown /* ADC */ 79697a775c4SJinyoung Park {"Left ADC", NULL, "AINLMUX"}, 797f10485e7SMark Brown 798f10485e7SMark Brown /* RIN12 PGA */ 799f10485e7SMark Brown {"RIN12 PGA", "RIN1 Switch", "RIN1"}, 800f10485e7SMark Brown {"RIN12 PGA", "RIN2 Switch", "RIN2"}, 801f10485e7SMark Brown /* RIN34 PGA */ 802f10485e7SMark Brown {"RIN34 PGA", "RIN3 Switch", "RIN3"}, 80397a775c4SJinyoung Park {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"}, 804f10485e7SMark Brown /* INMIXL */ 805f10485e7SMark Brown {"INMIXR", "Record Right Volume", "ROMIX"}, 806f10485e7SMark Brown {"INMIXR", "RIN2 Volume", "RIN2"}, 807f10485e7SMark Brown {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"}, 808f10485e7SMark Brown {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"}, 80997a775c4SJinyoung Park /* AINRMUX */ 81097a775c4SJinyoung Park {"AINRMUX", "INMIXR Mix", "INMIXR"}, 81197a775c4SJinyoung Park {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"}, 81297a775c4SJinyoung Park {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"}, 81397a775c4SJinyoung Park {"AINRMUX", "RXVOICE Mix", "LIN4/RXN"}, 81497a775c4SJinyoung Park {"AINRMUX", "RXVOICE Mix", "RIN4/RXP"}, 815f10485e7SMark Brown /* ADC */ 81697a775c4SJinyoung Park {"Right ADC", NULL, "AINRMUX"}, 817f10485e7SMark Brown 818f10485e7SMark Brown /* LOMIX */ 819f10485e7SMark Brown {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"}, 820f10485e7SMark Brown {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"}, 821f10485e7SMark Brown {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"}, 822f10485e7SMark Brown {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"}, 823f10485e7SMark Brown {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"}, 824f10485e7SMark Brown {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"}, 825f10485e7SMark Brown {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"}, 826f10485e7SMark Brown 827f10485e7SMark Brown /* ROMIX */ 828f10485e7SMark Brown {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"}, 829f10485e7SMark Brown {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"}, 830f10485e7SMark Brown {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"}, 831f10485e7SMark Brown {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"}, 832f10485e7SMark Brown {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"}, 833f10485e7SMark Brown {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"}, 834f10485e7SMark Brown {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"}, 835f10485e7SMark Brown 836f10485e7SMark Brown /* SPKMIX */ 837f10485e7SMark Brown {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"}, 838f10485e7SMark Brown {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"}, 839f10485e7SMark Brown {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"}, 840f10485e7SMark Brown {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"}, 841f10485e7SMark Brown {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"}, 842f10485e7SMark Brown {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"}, 843f10485e7SMark Brown {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"}, 844436a7459SMark Brown {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"}, 845f10485e7SMark Brown 846f10485e7SMark Brown /* LONMIX */ 847f10485e7SMark Brown {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"}, 848f10485e7SMark Brown {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"}, 849f10485e7SMark Brown {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"}, 850f10485e7SMark Brown 851f10485e7SMark Brown /* LOPMIX */ 852f10485e7SMark Brown {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"}, 853f10485e7SMark Brown {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"}, 854f10485e7SMark Brown {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"}, 855f10485e7SMark Brown 856f10485e7SMark Brown /* OUT3MIX */ 85797a775c4SJinyoung Park {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"}, 858f10485e7SMark Brown {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"}, 859f10485e7SMark Brown 860f10485e7SMark Brown /* OUT4MIX */ 861f10485e7SMark Brown {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"}, 862f10485e7SMark Brown {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"}, 863f10485e7SMark Brown 864f10485e7SMark Brown /* RONMIX */ 865f10485e7SMark Brown {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"}, 866f10485e7SMark Brown {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"}, 867f10485e7SMark Brown {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"}, 868f10485e7SMark Brown 869f10485e7SMark Brown /* ROPMIX */ 870f10485e7SMark Brown {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"}, 871f10485e7SMark Brown {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"}, 872f10485e7SMark Brown {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"}, 873f10485e7SMark Brown 874f10485e7SMark Brown /* Out Mixer PGAs */ 875f10485e7SMark Brown {"LOPGA", NULL, "LOMIX"}, 876f10485e7SMark Brown {"ROPGA", NULL, "ROMIX"}, 877f10485e7SMark Brown 878f10485e7SMark Brown {"LOUT PGA", NULL, "LOMIX"}, 879f10485e7SMark Brown {"ROUT PGA", NULL, "ROMIX"}, 880f10485e7SMark Brown 881f10485e7SMark Brown /* Output Pins */ 882f10485e7SMark Brown {"LON", NULL, "LONMIX"}, 883f10485e7SMark Brown {"LOP", NULL, "LOPMIX"}, 88497a775c4SJinyoung Park {"OUT3", NULL, "OUT3MIX"}, 885f10485e7SMark Brown {"LOUT", NULL, "LOUT PGA"}, 886f10485e7SMark Brown {"SPKN", NULL, "SPKMIX"}, 887f10485e7SMark Brown {"ROUT", NULL, "ROUT PGA"}, 888f10485e7SMark Brown {"OUT4", NULL, "OUT4MIX"}, 889f10485e7SMark Brown {"ROP", NULL, "ROPMIX"}, 890f10485e7SMark Brown {"RON", NULL, "RONMIX"}, 891f10485e7SMark Brown }; 892f10485e7SMark Brown 893f10485e7SMark Brown /* PLL divisors */ 894f10485e7SMark Brown struct _pll_div { 895f10485e7SMark Brown u32 div2; 896f10485e7SMark Brown u32 n; 897f10485e7SMark Brown u32 k; 898f10485e7SMark Brown }; 899f10485e7SMark Brown 900f10485e7SMark Brown /* The size in bits of the pll divide multiplied by 10 901f10485e7SMark Brown * to allow rounding later */ 902f10485e7SMark Brown #define FIXED_PLL_SIZE ((1 << 16) * 10) 903f10485e7SMark Brown 904f10485e7SMark Brown static void pll_factors(struct _pll_div *pll_div, unsigned int target, 905f10485e7SMark Brown unsigned int source) 906f10485e7SMark Brown { 907f10485e7SMark Brown u64 Kpart; 908f10485e7SMark Brown unsigned int K, Ndiv, Nmod; 909f10485e7SMark Brown 910f10485e7SMark Brown 911f10485e7SMark Brown Ndiv = target / source; 912f10485e7SMark Brown if (Ndiv < 6) { 913f10485e7SMark Brown source >>= 1; 914f10485e7SMark Brown pll_div->div2 = 1; 915f10485e7SMark Brown Ndiv = target / source; 916f10485e7SMark Brown } else 917f10485e7SMark Brown pll_div->div2 = 0; 918f10485e7SMark Brown 919f10485e7SMark Brown if ((Ndiv < 6) || (Ndiv > 12)) 920f10485e7SMark Brown printk(KERN_WARNING 921449bd54dSRoel Kluin "WM8990 N value outwith recommended range! N = %u\n", Ndiv); 922f10485e7SMark Brown 923f10485e7SMark Brown pll_div->n = Ndiv; 924f10485e7SMark Brown Nmod = target % source; 925f10485e7SMark Brown Kpart = FIXED_PLL_SIZE * (long long)Nmod; 926f10485e7SMark Brown 927f10485e7SMark Brown do_div(Kpart, source); 928f10485e7SMark Brown 929f10485e7SMark Brown K = Kpart & 0xFFFFFFFF; 930f10485e7SMark Brown 931f10485e7SMark Brown /* Check if we need to round */ 932f10485e7SMark Brown if ((K % 10) >= 5) 933f10485e7SMark Brown K += 5; 934f10485e7SMark Brown 935f10485e7SMark Brown /* Move down to proper range now rounding is done */ 936f10485e7SMark Brown K /= 10; 937f10485e7SMark Brown 938f10485e7SMark Brown pll_div->k = K; 939f10485e7SMark Brown } 940f10485e7SMark Brown 94185488037SMark Brown static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id, 94285488037SMark Brown int source, unsigned int freq_in, unsigned int freq_out) 943f10485e7SMark Brown { 944f10485e7SMark Brown struct snd_soc_codec *codec = codec_dai->codec; 945f10485e7SMark Brown struct _pll_div pll_div; 946f10485e7SMark Brown 947f10485e7SMark Brown if (freq_in && freq_out) { 948f10485e7SMark Brown pll_factors(&pll_div, freq_out * 4, freq_in); 949f10485e7SMark Brown 950f10485e7SMark Brown /* Turn on PLL */ 95179d07265SAxel Lin snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2, 95279d07265SAxel Lin WM8990_PLL_ENA, WM8990_PLL_ENA); 953f10485e7SMark Brown 954f10485e7SMark Brown /* sysclk comes from PLL */ 95579d07265SAxel Lin snd_soc_update_bits(codec, WM8990_CLOCKING_2, 95679d07265SAxel Lin WM8990_SYSCLK_SRC, WM8990_SYSCLK_SRC); 957f10485e7SMark Brown 9583ad2f3fbSDaniel Mack /* set up N , fractional mode and pre-divisor if necessary */ 9598d50e447SMark Brown snd_soc_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM | 960f10485e7SMark Brown (pll_div.div2?WM8990_PRESCALE:0)); 9618d50e447SMark Brown snd_soc_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8)); 9628d50e447SMark Brown snd_soc_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF)); 963f10485e7SMark Brown } else { 96479d07265SAxel Lin /* Turn off PLL */ 96579d07265SAxel Lin snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2, 96679d07265SAxel Lin WM8990_PLL_ENA, 0); 967f10485e7SMark Brown } 968f10485e7SMark Brown return 0; 969f10485e7SMark Brown } 970f10485e7SMark Brown 971f10485e7SMark Brown /* 972f10485e7SMark Brown * Clock after PLL and dividers 973f10485e7SMark Brown */ 974e550e17fSLiam Girdwood static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai, 975f10485e7SMark Brown int clk_id, unsigned int freq, int dir) 976f10485e7SMark Brown { 977f10485e7SMark Brown struct snd_soc_codec *codec = codec_dai->codec; 978b2c812e2SMark Brown struct wm8990_priv *wm8990 = snd_soc_codec_get_drvdata(codec); 979f10485e7SMark Brown 980f10485e7SMark Brown wm8990->sysclk = freq; 981f10485e7SMark Brown return 0; 982f10485e7SMark Brown } 983f10485e7SMark Brown 984f10485e7SMark Brown /* 985f10485e7SMark Brown * Set's ADC and Voice DAC format. 986f10485e7SMark Brown */ 987e550e17fSLiam Girdwood static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai, 988f10485e7SMark Brown unsigned int fmt) 989f10485e7SMark Brown { 990f10485e7SMark Brown struct snd_soc_codec *codec = codec_dai->codec; 991f10485e7SMark Brown u16 audio1, audio3; 992f10485e7SMark Brown 9938d50e447SMark Brown audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1); 9948d50e447SMark Brown audio3 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_3); 995f10485e7SMark Brown 996f10485e7SMark Brown /* set master/slave audio interface */ 997f10485e7SMark Brown switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) { 998f10485e7SMark Brown case SND_SOC_DAIFMT_CBS_CFS: 999f10485e7SMark Brown audio3 &= ~WM8990_AIF_MSTR1; 1000f10485e7SMark Brown break; 1001f10485e7SMark Brown case SND_SOC_DAIFMT_CBM_CFM: 1002f10485e7SMark Brown audio3 |= WM8990_AIF_MSTR1; 1003f10485e7SMark Brown break; 1004f10485e7SMark Brown default: 1005f10485e7SMark Brown return -EINVAL; 1006f10485e7SMark Brown } 1007f10485e7SMark Brown 1008f10485e7SMark Brown audio1 &= ~WM8990_AIF_FMT_MASK; 1009f10485e7SMark Brown 1010f10485e7SMark Brown /* interface format */ 1011f10485e7SMark Brown switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 1012f10485e7SMark Brown case SND_SOC_DAIFMT_I2S: 1013f10485e7SMark Brown audio1 |= WM8990_AIF_TMF_I2S; 1014f10485e7SMark Brown audio1 &= ~WM8990_AIF_LRCLK_INV; 1015f10485e7SMark Brown break; 1016f10485e7SMark Brown case SND_SOC_DAIFMT_RIGHT_J: 1017f10485e7SMark Brown audio1 |= WM8990_AIF_TMF_RIGHTJ; 1018f10485e7SMark Brown audio1 &= ~WM8990_AIF_LRCLK_INV; 1019f10485e7SMark Brown break; 1020f10485e7SMark Brown case SND_SOC_DAIFMT_LEFT_J: 1021f10485e7SMark Brown audio1 |= WM8990_AIF_TMF_LEFTJ; 1022f10485e7SMark Brown audio1 &= ~WM8990_AIF_LRCLK_INV; 1023f10485e7SMark Brown break; 1024f10485e7SMark Brown case SND_SOC_DAIFMT_DSP_A: 1025f10485e7SMark Brown audio1 |= WM8990_AIF_TMF_DSP; 1026f10485e7SMark Brown audio1 &= ~WM8990_AIF_LRCLK_INV; 1027f10485e7SMark Brown break; 1028f10485e7SMark Brown case SND_SOC_DAIFMT_DSP_B: 1029f10485e7SMark Brown audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV; 1030f10485e7SMark Brown break; 1031f10485e7SMark Brown default: 1032f10485e7SMark Brown return -EINVAL; 1033f10485e7SMark Brown } 1034f10485e7SMark Brown 10358d50e447SMark Brown snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1); 10368d50e447SMark Brown snd_soc_write(codec, WM8990_AUDIO_INTERFACE_3, audio3); 1037f10485e7SMark Brown return 0; 1038f10485e7SMark Brown } 1039f10485e7SMark Brown 1040e550e17fSLiam Girdwood static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai, 1041f10485e7SMark Brown int div_id, int div) 1042f10485e7SMark Brown { 1043f10485e7SMark Brown struct snd_soc_codec *codec = codec_dai->codec; 1044f10485e7SMark Brown 1045f10485e7SMark Brown switch (div_id) { 1046f10485e7SMark Brown case WM8990_MCLK_DIV: 104779d07265SAxel Lin snd_soc_update_bits(codec, WM8990_CLOCKING_2, 104879d07265SAxel Lin WM8990_MCLK_DIV_MASK, div); 1049f10485e7SMark Brown break; 1050f10485e7SMark Brown case WM8990_DACCLK_DIV: 105179d07265SAxel Lin snd_soc_update_bits(codec, WM8990_CLOCKING_2, 105279d07265SAxel Lin WM8990_DAC_CLKDIV_MASK, div); 1053f10485e7SMark Brown break; 1054f10485e7SMark Brown case WM8990_ADCCLK_DIV: 105579d07265SAxel Lin snd_soc_update_bits(codec, WM8990_CLOCKING_2, 105679d07265SAxel Lin WM8990_ADC_CLKDIV_MASK, div); 1057f10485e7SMark Brown break; 1058f10485e7SMark Brown case WM8990_BCLK_DIV: 105979d07265SAxel Lin snd_soc_update_bits(codec, WM8990_CLOCKING_1, 106079d07265SAxel Lin WM8990_BCLK_DIV_MASK, div); 1061f10485e7SMark Brown break; 1062f10485e7SMark Brown default: 1063f10485e7SMark Brown return -EINVAL; 1064f10485e7SMark Brown } 1065f10485e7SMark Brown 1066f10485e7SMark Brown return 0; 1067f10485e7SMark Brown } 1068f10485e7SMark Brown 1069f10485e7SMark Brown /* 1070f10485e7SMark Brown * Set PCM DAI bit size and sample rate. 1071f10485e7SMark Brown */ 1072f10485e7SMark Brown static int wm8990_hw_params(struct snd_pcm_substream *substream, 1073dee89c4dSMark Brown struct snd_pcm_hw_params *params, 1074dee89c4dSMark Brown struct snd_soc_dai *dai) 1075f10485e7SMark Brown { 1076e6968a17SMark Brown struct snd_soc_codec *codec = dai->codec; 10778d50e447SMark Brown u16 audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1); 1078f10485e7SMark Brown 1079f10485e7SMark Brown audio1 &= ~WM8990_AIF_WL_MASK; 1080f10485e7SMark Brown /* bit size */ 1081f10485e7SMark Brown switch (params_format(params)) { 1082f10485e7SMark Brown case SNDRV_PCM_FORMAT_S16_LE: 1083f10485e7SMark Brown break; 1084f10485e7SMark Brown case SNDRV_PCM_FORMAT_S20_3LE: 1085f10485e7SMark Brown audio1 |= WM8990_AIF_WL_20BITS; 1086f10485e7SMark Brown break; 1087f10485e7SMark Brown case SNDRV_PCM_FORMAT_S24_LE: 1088f10485e7SMark Brown audio1 |= WM8990_AIF_WL_24BITS; 1089f10485e7SMark Brown break; 1090f10485e7SMark Brown case SNDRV_PCM_FORMAT_S32_LE: 1091f10485e7SMark Brown audio1 |= WM8990_AIF_WL_32BITS; 1092f10485e7SMark Brown break; 1093f10485e7SMark Brown } 1094f10485e7SMark Brown 10958d50e447SMark Brown snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1); 1096f10485e7SMark Brown return 0; 1097f10485e7SMark Brown } 1098f10485e7SMark Brown 1099e550e17fSLiam Girdwood static int wm8990_mute(struct snd_soc_dai *dai, int mute) 1100f10485e7SMark Brown { 1101f10485e7SMark Brown struct snd_soc_codec *codec = dai->codec; 1102f10485e7SMark Brown u16 val; 1103f10485e7SMark Brown 11048d50e447SMark Brown val = snd_soc_read(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE; 1105f10485e7SMark Brown 1106f10485e7SMark Brown if (mute) 11078d50e447SMark Brown snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE); 1108f10485e7SMark Brown else 11098d50e447SMark Brown snd_soc_write(codec, WM8990_DAC_CTRL, val); 1110f10485e7SMark Brown 1111f10485e7SMark Brown return 0; 1112f10485e7SMark Brown } 1113f10485e7SMark Brown 1114f10485e7SMark Brown static int wm8990_set_bias_level(struct snd_soc_codec *codec, 1115f10485e7SMark Brown enum snd_soc_bias_level level) 1116f10485e7SMark Brown { 1117416a0ce5SAxel Lin int ret; 1118f10485e7SMark Brown 1119f10485e7SMark Brown switch (level) { 1120f10485e7SMark Brown case SND_SOC_BIAS_ON: 1121f10485e7SMark Brown break; 11222adb9833SMark Brown 1123f10485e7SMark Brown case SND_SOC_BIAS_PREPARE: 11242adb9833SMark Brown /* VMID=2*50k */ 112579d07265SAxel Lin snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_1, 112679d07265SAxel Lin WM8990_VMID_MODE_MASK, 0x2); 1127f10485e7SMark Brown break; 11282adb9833SMark Brown 1129f10485e7SMark Brown case SND_SOC_BIAS_STANDBY: 1130ce6120ccSLiam Girdwood if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) { 1131416a0ce5SAxel Lin ret = snd_soc_cache_sync(codec); 1132416a0ce5SAxel Lin if (ret < 0) { 1133416a0ce5SAxel Lin dev_err(codec->dev, "Failed to sync cache: %d\n", ret); 1134416a0ce5SAxel Lin return ret; 1135416a0ce5SAxel Lin } 1136416a0ce5SAxel Lin 1137f10485e7SMark Brown /* Enable all output discharge bits */ 11388d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE | 1139f10485e7SMark Brown WM8990_DIS_RLINE | WM8990_DIS_OUT3 | 1140f10485e7SMark Brown WM8990_DIS_OUT4 | WM8990_DIS_LOUT | 1141f10485e7SMark Brown WM8990_DIS_ROUT); 1142f10485e7SMark Brown 1143f10485e7SMark Brown /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */ 11448d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST | 1145f10485e7SMark Brown WM8990_BUFDCOPEN | WM8990_POBCTRL | 1146f10485e7SMark Brown WM8990_VMIDTOG); 1147f10485e7SMark Brown 1148f10485e7SMark Brown /* Delay to allow output caps to discharge */ 11497ebcf5d6SDimitris Papastamos msleep(300); 1150f10485e7SMark Brown 1151f10485e7SMark Brown /* Disable VMIDTOG */ 11528d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST | 1153f10485e7SMark Brown WM8990_BUFDCOPEN | WM8990_POBCTRL); 1154f10485e7SMark Brown 1155f10485e7SMark Brown /* disable all output discharge bits */ 11568d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP1, 0); 1157f10485e7SMark Brown 1158f10485e7SMark Brown /* Enable outputs */ 11598d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00); 1160f10485e7SMark Brown 11617ebcf5d6SDimitris Papastamos msleep(50); 1162f10485e7SMark Brown 1163f10485e7SMark Brown /* Enable VMID at 2x50k */ 11648d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02); 1165f10485e7SMark Brown 11667ebcf5d6SDimitris Papastamos msleep(100); 1167f10485e7SMark Brown 1168f10485e7SMark Brown /* Enable VREF */ 11698d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03); 1170f10485e7SMark Brown 11717ebcf5d6SDimitris Papastamos msleep(600); 1172f10485e7SMark Brown 1173f10485e7SMark Brown /* Enable BUFIOEN */ 11748d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST | 1175f10485e7SMark Brown WM8990_BUFDCOPEN | WM8990_POBCTRL | 1176f10485e7SMark Brown WM8990_BUFIOEN); 1177f10485e7SMark Brown 1178f10485e7SMark Brown /* Disable outputs */ 11798d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3); 1180f10485e7SMark Brown 1181f10485e7SMark Brown /* disable POBCTRL, SOFT_ST and BUFDCOPEN */ 11828d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN); 1183f10485e7SMark Brown 1184be1b87c7SMark Brown /* Enable workaround for ADC clocking issue. */ 11858d50e447SMark Brown snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0x2); 11868d50e447SMark Brown snd_soc_write(codec, WM8990_EXT_CTL1, 0xa003); 11878d50e447SMark Brown snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0); 1188f10485e7SMark Brown } 11892adb9833SMark Brown 11902adb9833SMark Brown /* VMID=2*250k */ 119179d07265SAxel Lin snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_1, 119279d07265SAxel Lin WM8990_VMID_MODE_MASK, 0x4); 1193f10485e7SMark Brown break; 1194f10485e7SMark Brown 1195f10485e7SMark Brown case SND_SOC_BIAS_OFF: 1196f10485e7SMark Brown /* Enable POBCTRL and SOFT_ST */ 11978d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST | 1198f10485e7SMark Brown WM8990_POBCTRL | WM8990_BUFIOEN); 1199f10485e7SMark Brown 1200f10485e7SMark Brown /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */ 12018d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST | 1202f10485e7SMark Brown WM8990_BUFDCOPEN | WM8990_POBCTRL | 1203f10485e7SMark Brown WM8990_BUFIOEN); 1204f10485e7SMark Brown 1205f10485e7SMark Brown /* mute DAC */ 120679d07265SAxel Lin snd_soc_update_bits(codec, WM8990_DAC_CTRL, 120779d07265SAxel Lin WM8990_DAC_MUTE, WM8990_DAC_MUTE); 1208f10485e7SMark Brown 1209f10485e7SMark Brown /* Enable any disabled outputs */ 12108d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03); 1211f10485e7SMark Brown 1212f10485e7SMark Brown /* Disable VMID */ 12138d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01); 1214f10485e7SMark Brown 12157ebcf5d6SDimitris Papastamos msleep(300); 1216f10485e7SMark Brown 1217f10485e7SMark Brown /* Enable all output discharge bits */ 12188d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE | 1219f10485e7SMark Brown WM8990_DIS_RLINE | WM8990_DIS_OUT3 | 1220f10485e7SMark Brown WM8990_DIS_OUT4 | WM8990_DIS_LOUT | 1221f10485e7SMark Brown WM8990_DIS_ROUT); 1222f10485e7SMark Brown 1223f10485e7SMark Brown /* Disable VREF */ 12248d50e447SMark Brown snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0); 1225f10485e7SMark Brown 1226f10485e7SMark Brown /* disable POBCTRL, SOFT_ST and BUFDCOPEN */ 12278d50e447SMark Brown snd_soc_write(codec, WM8990_ANTIPOP2, 0x0); 12282ab2b742SMark Brown 12292ab2b742SMark Brown codec->cache_sync = 1; 1230f10485e7SMark Brown break; 1231f10485e7SMark Brown } 1232f10485e7SMark Brown 1233ce6120ccSLiam Girdwood codec->dapm.bias_level = level; 1234f10485e7SMark Brown return 0; 1235f10485e7SMark Brown } 1236f10485e7SMark Brown 1237f10485e7SMark Brown #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\ 1238f10485e7SMark Brown SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \ 1239f10485e7SMark Brown SNDRV_PCM_RATE_48000) 1240f10485e7SMark Brown 1241f10485e7SMark Brown #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\ 1242f10485e7SMark Brown SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE) 1243f10485e7SMark Brown 1244f10485e7SMark Brown /* 1245f10485e7SMark Brown * The WM8990 supports 2 different and mutually exclusive DAI 1246f10485e7SMark Brown * configurations. 1247f10485e7SMark Brown * 1248f10485e7SMark Brown * 1. ADC/DAC on Primary Interface 1249f10485e7SMark Brown * 2. ADC on Primary Interface/DAC on secondary 1250f10485e7SMark Brown */ 125185e7652dSLars-Peter Clausen static const struct snd_soc_dai_ops wm8990_dai_ops = { 12526335d055SEric Miao .hw_params = wm8990_hw_params, 12536335d055SEric Miao .digital_mute = wm8990_mute, 12546335d055SEric Miao .set_fmt = wm8990_set_dai_fmt, 12556335d055SEric Miao .set_clkdiv = wm8990_set_dai_clkdiv, 12566335d055SEric Miao .set_pll = wm8990_set_dai_pll, 12576335d055SEric Miao .set_sysclk = wm8990_set_dai_sysclk, 12586335d055SEric Miao }; 12596335d055SEric Miao 1260f0fba2adSLiam Girdwood static struct snd_soc_dai_driver wm8990_dai = { 1261f10485e7SMark Brown /* ADC/DAC on primary */ 1262f0fba2adSLiam Girdwood .name = "wm8990-hifi", 1263f10485e7SMark Brown .playback = { 1264f10485e7SMark Brown .stream_name = "Playback", 1265f10485e7SMark Brown .channels_min = 1, 1266f10485e7SMark Brown .channels_max = 2, 1267f10485e7SMark Brown .rates = WM8990_RATES, 1268f10485e7SMark Brown .formats = WM8990_FORMATS,}, 1269f10485e7SMark Brown .capture = { 1270f10485e7SMark Brown .stream_name = "Capture", 1271f10485e7SMark Brown .channels_min = 1, 1272f10485e7SMark Brown .channels_max = 2, 1273f10485e7SMark Brown .rates = WM8990_RATES, 1274f10485e7SMark Brown .formats = WM8990_FORMATS,}, 12756335d055SEric Miao .ops = &wm8990_dai_ops, 1276f10485e7SMark Brown }; 1277f10485e7SMark Brown 127884b315eeSLars-Peter Clausen static int wm8990_suspend(struct snd_soc_codec *codec) 1279f10485e7SMark Brown { 1280f10485e7SMark Brown wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF); 1281f10485e7SMark Brown return 0; 1282f10485e7SMark Brown } 1283f10485e7SMark Brown 1284f0fba2adSLiam Girdwood static int wm8990_resume(struct snd_soc_codec *codec) 1285f10485e7SMark Brown { 1286f10485e7SMark Brown wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY); 1287f10485e7SMark Brown return 0; 1288f10485e7SMark Brown } 1289f10485e7SMark Brown 1290f10485e7SMark Brown /* 1291f10485e7SMark Brown * initialise the WM8990 driver 1292f10485e7SMark Brown * register the mixer and dsp interfaces with the kernel 1293f10485e7SMark Brown */ 1294f0fba2adSLiam Girdwood static int wm8990_probe(struct snd_soc_codec *codec) 1295f10485e7SMark Brown { 1296f0fba2adSLiam Girdwood int ret; 1297f10485e7SMark Brown 12988d50e447SMark Brown ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_I2C); 12998d50e447SMark Brown if (ret < 0) { 13008d50e447SMark Brown printk(KERN_ERR "wm8990: failed to set cache I/O: %d\n", ret); 1301f0fba2adSLiam Girdwood return ret; 13028d50e447SMark Brown } 13038d50e447SMark Brown 1304f10485e7SMark Brown wm8990_reset(codec); 1305f10485e7SMark Brown 1306f10485e7SMark Brown /* charge output caps */ 1307f10485e7SMark Brown wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY); 1308f10485e7SMark Brown 130979d07265SAxel Lin snd_soc_update_bits(codec, WM8990_AUDIO_INTERFACE_4, 131079d07265SAxel Lin WM8990_ALRCGPIO1, WM8990_ALRCGPIO1); 1311f10485e7SMark Brown 131279d07265SAxel Lin snd_soc_update_bits(codec, WM8990_GPIO1_GPIO2, 131379d07265SAxel Lin WM8990_GPIO1_SEL_MASK, 1); 1314f10485e7SMark Brown 131579d07265SAxel Lin snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2, 131679d07265SAxel Lin WM8990_OPCLK_ENA, WM8990_OPCLK_ENA); 1317f10485e7SMark Brown 13188d50e447SMark Brown snd_soc_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8)); 13198d50e447SMark Brown snd_soc_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8)); 1320f10485e7SMark Brown 1321f0fba2adSLiam Girdwood return 0; 1322f10485e7SMark Brown } 1323f10485e7SMark Brown 1324f0fba2adSLiam Girdwood /* power down chip */ 1325f0fba2adSLiam Girdwood static int wm8990_remove(struct snd_soc_codec *codec) 1326f0fba2adSLiam Girdwood { 1327f0fba2adSLiam Girdwood wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF); 1328f0fba2adSLiam Girdwood return 0; 1329f0fba2adSLiam Girdwood } 1330f0fba2adSLiam Girdwood 1331f0fba2adSLiam Girdwood static struct snd_soc_codec_driver soc_codec_dev_wm8990 = { 1332f0fba2adSLiam Girdwood .probe = wm8990_probe, 1333f0fba2adSLiam Girdwood .remove = wm8990_remove, 1334f0fba2adSLiam Girdwood .suspend = wm8990_suspend, 1335f0fba2adSLiam Girdwood .resume = wm8990_resume, 1336f0fba2adSLiam Girdwood .set_bias_level = wm8990_set_bias_level, 1337f0fba2adSLiam Girdwood .reg_cache_size = ARRAY_SIZE(wm8990_reg), 1338f0fba2adSLiam Girdwood .reg_word_size = sizeof(u16), 1339f0fba2adSLiam Girdwood .reg_cache_default = wm8990_reg, 1340416a0ce5SAxel Lin .volatile_register = wm8990_volatile_register, 1341f6b415b6SMark Brown .controls = wm8990_snd_controls, 1342f6b415b6SMark Brown .num_controls = ARRAY_SIZE(wm8990_snd_controls), 1343f6b415b6SMark Brown .dapm_widgets = wm8990_dapm_widgets, 1344f6b415b6SMark Brown .num_dapm_widgets = ARRAY_SIZE(wm8990_dapm_widgets), 1345f6b415b6SMark Brown .dapm_routes = wm8990_dapm_routes, 1346f6b415b6SMark Brown .num_dapm_routes = ARRAY_SIZE(wm8990_dapm_routes), 1347f0fba2adSLiam Girdwood }; 1348f10485e7SMark Brown 13497a79e94eSBill Pemberton static int wm8990_i2c_probe(struct i2c_client *i2c, 1350e5d3fd38SJean Delvare const struct i2c_device_id *id) 1351f10485e7SMark Brown { 1352f0fba2adSLiam Girdwood struct wm8990_priv *wm8990; 1353f10485e7SMark Brown int ret; 1354f10485e7SMark Brown 1355587cbbb3SMark Brown wm8990 = devm_kzalloc(&i2c->dev, sizeof(struct wm8990_priv), 1356587cbbb3SMark Brown GFP_KERNEL); 1357f0fba2adSLiam Girdwood if (wm8990 == NULL) 1358f0fba2adSLiam Girdwood return -ENOMEM; 1359f10485e7SMark Brown 1360f0fba2adSLiam Girdwood i2c_set_clientdata(i2c, wm8990); 1361f0fba2adSLiam Girdwood 1362f0fba2adSLiam Girdwood ret = snd_soc_register_codec(&i2c->dev, 1363f0fba2adSLiam Girdwood &soc_codec_dev_wm8990, &wm8990_dai, 1); 1364587cbbb3SMark Brown 1365f10485e7SMark Brown return ret; 1366f10485e7SMark Brown } 1367f10485e7SMark Brown 13687a79e94eSBill Pemberton static int wm8990_i2c_remove(struct i2c_client *client) 1369f10485e7SMark Brown { 1370f0fba2adSLiam Girdwood snd_soc_unregister_codec(&client->dev); 1371587cbbb3SMark Brown 1372f10485e7SMark Brown return 0; 1373f10485e7SMark Brown } 1374f10485e7SMark Brown 1375e5d3fd38SJean Delvare static const struct i2c_device_id wm8990_i2c_id[] = { 1376e5d3fd38SJean Delvare { "wm8990", 0 }, 1377e5d3fd38SJean Delvare { } 1378e5d3fd38SJean Delvare }; 1379e5d3fd38SJean Delvare MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id); 1380f10485e7SMark Brown 1381f10485e7SMark Brown static struct i2c_driver wm8990_i2c_driver = { 1382f10485e7SMark Brown .driver = { 1383091edccfSMark Brown .name = "wm8990", 1384f10485e7SMark Brown .owner = THIS_MODULE, 1385f10485e7SMark Brown }, 1386e5d3fd38SJean Delvare .probe = wm8990_i2c_probe, 13877a79e94eSBill Pemberton .remove = wm8990_i2c_remove, 1388e5d3fd38SJean Delvare .id_table = wm8990_i2c_id, 1389f10485e7SMark Brown }; 1390f10485e7SMark Brown 139193818c9aSMark Brown module_i2c_driver(wm8990_i2c_driver); 139264089b84SMark Brown 1393f10485e7SMark Brown MODULE_DESCRIPTION("ASoC WM8990 driver"); 1394f10485e7SMark Brown MODULE_AUTHOR("Liam Girdwood"); 1395f10485e7SMark Brown MODULE_LICENSE("GPL"); 1396