xref: /linux/sound/soc/codecs/wm8990.c (revision 021f80cc701a31c0962de7f1cc96b16309140b1f)
1f10485e7SMark Brown /*
2f10485e7SMark Brown  * wm8990.c  --  WM8990 ALSA Soc Audio driver
3f10485e7SMark Brown  *
4f10485e7SMark Brown  * Copyright 2008 Wolfson Microelectronics PLC.
564ca0404SLiam Girdwood  * Author: Liam Girdwood <lrg@slimlogic.co.uk>
6f10485e7SMark Brown  *
7f10485e7SMark Brown  *  This program is free software; you can redistribute  it and/or modify it
8f10485e7SMark Brown  *  under  the terms of  the GNU General  Public License as published by the
9f10485e7SMark Brown  *  Free Software Foundation;  either version 2 of the  License, or (at your
10f10485e7SMark Brown  *  option) any later version.
11f10485e7SMark Brown  */
12f10485e7SMark Brown 
13f10485e7SMark Brown #include <linux/module.h>
14f10485e7SMark Brown #include <linux/moduleparam.h>
15f10485e7SMark Brown #include <linux/kernel.h>
16f10485e7SMark Brown #include <linux/init.h>
17f10485e7SMark Brown #include <linux/delay.h>
18f10485e7SMark Brown #include <linux/pm.h>
19f10485e7SMark Brown #include <linux/i2c.h>
20f10485e7SMark Brown #include <linux/platform_device.h>
21f10485e7SMark Brown #include <sound/core.h>
22f10485e7SMark Brown #include <sound/pcm.h>
23f10485e7SMark Brown #include <sound/pcm_params.h>
24f10485e7SMark Brown #include <sound/soc.h>
25f10485e7SMark Brown #include <sound/soc-dapm.h>
26f10485e7SMark Brown #include <sound/initval.h>
27f10485e7SMark Brown #include <sound/tlv.h>
28f10485e7SMark Brown #include <asm/div64.h>
29f10485e7SMark Brown 
30f10485e7SMark Brown #include "wm8990.h"
31f10485e7SMark Brown 
32f10485e7SMark Brown /* codec private data */
33f10485e7SMark Brown struct wm8990_priv {
34f10485e7SMark Brown 	unsigned int sysclk;
35f10485e7SMark Brown 	unsigned int pcmclk;
36f10485e7SMark Brown };
37f10485e7SMark Brown 
38f10485e7SMark Brown /*
39f10485e7SMark Brown  * wm8990 register cache.  Note that register 0 is not included in the
40f10485e7SMark Brown  * cache.
41f10485e7SMark Brown  */
42f10485e7SMark Brown static const u16 wm8990_reg[] = {
43f10485e7SMark Brown 	0x8990,     /* R0  - Reset */
44f10485e7SMark Brown 	0x0000,     /* R1  - Power Management (1) */
45f10485e7SMark Brown 	0x6000,     /* R2  - Power Management (2) */
46f10485e7SMark Brown 	0x0000,     /* R3  - Power Management (3) */
47f10485e7SMark Brown 	0x4050,     /* R4  - Audio Interface (1) */
48f10485e7SMark Brown 	0x4000,     /* R5  - Audio Interface (2) */
49f10485e7SMark Brown 	0x01C8,     /* R6  - Clocking (1) */
50f10485e7SMark Brown 	0x0000,     /* R7  - Clocking (2) */
51f10485e7SMark Brown 	0x0040,     /* R8  - Audio Interface (3) */
52f10485e7SMark Brown 	0x0040,     /* R9  - Audio Interface (4) */
53f10485e7SMark Brown 	0x0004,     /* R10 - DAC CTRL */
54f10485e7SMark Brown 	0x00C0,     /* R11 - Left DAC Digital Volume */
55f10485e7SMark Brown 	0x00C0,     /* R12 - Right DAC Digital Volume */
56f10485e7SMark Brown 	0x0000,     /* R13 - Digital Side Tone */
57f10485e7SMark Brown 	0x0100,     /* R14 - ADC CTRL */
58f10485e7SMark Brown 	0x00C0,     /* R15 - Left ADC Digital Volume */
59f10485e7SMark Brown 	0x00C0,     /* R16 - Right ADC Digital Volume */
60f10485e7SMark Brown 	0x0000,     /* R17 */
61f10485e7SMark Brown 	0x0000,     /* R18 - GPIO CTRL 1 */
62f10485e7SMark Brown 	0x1000,     /* R19 - GPIO1 & GPIO2 */
63f10485e7SMark Brown 	0x1010,     /* R20 - GPIO3 & GPIO4 */
64f10485e7SMark Brown 	0x1010,     /* R21 - GPIO5 & GPIO6 */
65f10485e7SMark Brown 	0x8000,     /* R22 - GPIOCTRL 2 */
66f10485e7SMark Brown 	0x0800,     /* R23 - GPIO_POL */
67f10485e7SMark Brown 	0x008B,     /* R24 - Left Line Input 1&2 Volume */
68f10485e7SMark Brown 	0x008B,     /* R25 - Left Line Input 3&4 Volume */
69f10485e7SMark Brown 	0x008B,     /* R26 - Right Line Input 1&2 Volume */
70f10485e7SMark Brown 	0x008B,     /* R27 - Right Line Input 3&4 Volume */
71f10485e7SMark Brown 	0x0000,     /* R28 - Left Output Volume */
72f10485e7SMark Brown 	0x0000,     /* R29 - Right Output Volume */
73f10485e7SMark Brown 	0x0066,     /* R30 - Line Outputs Volume */
74f10485e7SMark Brown 	0x0022,     /* R31 - Out3/4 Volume */
75f10485e7SMark Brown 	0x0079,     /* R32 - Left OPGA Volume */
76f10485e7SMark Brown 	0x0079,     /* R33 - Right OPGA Volume */
77f10485e7SMark Brown 	0x0003,     /* R34 - Speaker Volume */
78f10485e7SMark Brown 	0x0003,     /* R35 - ClassD1 */
79f10485e7SMark Brown 	0x0000,     /* R36 */
80f10485e7SMark Brown 	0x0100,     /* R37 - ClassD3 */
8197bb8129SMark Brown 	0x0079,     /* R38 - ClassD4 */
82f10485e7SMark Brown 	0x0000,     /* R39 - Input Mixer1 */
83f10485e7SMark Brown 	0x0000,     /* R40 - Input Mixer2 */
84f10485e7SMark Brown 	0x0000,     /* R41 - Input Mixer3 */
85f10485e7SMark Brown 	0x0000,     /* R42 - Input Mixer4 */
86f10485e7SMark Brown 	0x0000,     /* R43 - Input Mixer5 */
87f10485e7SMark Brown 	0x0000,     /* R44 - Input Mixer6 */
88f10485e7SMark Brown 	0x0000,     /* R45 - Output Mixer1 */
89f10485e7SMark Brown 	0x0000,     /* R46 - Output Mixer2 */
90f10485e7SMark Brown 	0x0000,     /* R47 - Output Mixer3 */
91f10485e7SMark Brown 	0x0000,     /* R48 - Output Mixer4 */
92f10485e7SMark Brown 	0x0000,     /* R49 - Output Mixer5 */
93f10485e7SMark Brown 	0x0000,     /* R50 - Output Mixer6 */
94f10485e7SMark Brown 	0x0180,     /* R51 - Out3/4 Mixer */
95f10485e7SMark Brown 	0x0000,     /* R52 - Line Mixer1 */
96f10485e7SMark Brown 	0x0000,     /* R53 - Line Mixer2 */
97f10485e7SMark Brown 	0x0000,     /* R54 - Speaker Mixer */
98f10485e7SMark Brown 	0x0000,     /* R55 - Additional Control */
99f10485e7SMark Brown 	0x0000,     /* R56 - AntiPOP1 */
100f10485e7SMark Brown 	0x0000,     /* R57 - AntiPOP2 */
101f10485e7SMark Brown 	0x0000,     /* R58 - MICBIAS */
102f10485e7SMark Brown 	0x0000,     /* R59 */
103f10485e7SMark Brown 	0x0008,     /* R60 - PLL1 */
104f10485e7SMark Brown 	0x0031,     /* R61 - PLL2 */
105f10485e7SMark Brown 	0x0026,     /* R62 - PLL3 */
106ba533e95SMark Brown 	0x0000,	    /* R63 - Driver internal */
107f10485e7SMark Brown };
108f10485e7SMark Brown 
1098d50e447SMark Brown #define wm8990_reset(c) snd_soc_write(c, WM8990_RESET, 0)
110f10485e7SMark Brown 
111*021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0);
112f10485e7SMark Brown 
113*021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0);
114f10485e7SMark Brown 
115*021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_mix_tlv, 0, -2100, 0);
116f10485e7SMark Brown 
117*021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0);
118f10485e7SMark Brown 
119*021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0);
120f10485e7SMark Brown 
121*021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0);
122f10485e7SMark Brown 
123*021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0);
124f10485e7SMark Brown 
125*021f80ccSMark Brown static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0);
126f10485e7SMark Brown 
127f10485e7SMark Brown static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
128f10485e7SMark Brown 	struct snd_ctl_elem_value *ucontrol)
129f10485e7SMark Brown {
130f10485e7SMark Brown 	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
131397d5aeeSJarkko Nikula 	struct soc_mixer_control *mc =
132397d5aeeSJarkko Nikula 		(struct soc_mixer_control *)kcontrol->private_value;
133397d5aeeSJarkko Nikula 	int reg = mc->reg;
134f10485e7SMark Brown 	int ret;
135f10485e7SMark Brown 	u16 val;
136f10485e7SMark Brown 
137f10485e7SMark Brown 	ret = snd_soc_put_volsw(kcontrol, ucontrol);
138f10485e7SMark Brown 	if (ret < 0)
139f10485e7SMark Brown 		return ret;
140f10485e7SMark Brown 
141f10485e7SMark Brown 	/* now hit the volume update bits (always bit 8) */
1428d50e447SMark Brown 	val = snd_soc_read(codec, reg);
1438d50e447SMark Brown 	return snd_soc_write(codec, reg, val | 0x0100);
144f10485e7SMark Brown }
145f10485e7SMark Brown 
146f10485e7SMark Brown #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
147f10485e7SMark Brown 	 tlv_array) {\
148f10485e7SMark Brown 	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
149f10485e7SMark Brown 	.access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
150f10485e7SMark Brown 		  SNDRV_CTL_ELEM_ACCESS_READWRITE,\
151f10485e7SMark Brown 	.tlv.p = (tlv_array), \
152f10485e7SMark Brown 	.info = snd_soc_info_volsw, \
153f10485e7SMark Brown 	.get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
154f10485e7SMark Brown 	.private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
155f10485e7SMark Brown 
156f10485e7SMark Brown 
157f10485e7SMark Brown static const char *wm8990_digital_sidetone[] =
158f10485e7SMark Brown 	{"None", "Left ADC", "Right ADC", "Reserved"};
159f10485e7SMark Brown 
160f10485e7SMark Brown static const struct soc_enum wm8990_left_digital_sidetone_enum =
161f10485e7SMark Brown SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
162f10485e7SMark Brown 	WM8990_ADC_TO_DACL_SHIFT,
163f10485e7SMark Brown 	WM8990_ADC_TO_DACL_MASK,
164f10485e7SMark Brown 	wm8990_digital_sidetone);
165f10485e7SMark Brown 
166f10485e7SMark Brown static const struct soc_enum wm8990_right_digital_sidetone_enum =
167f10485e7SMark Brown SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
168f10485e7SMark Brown 	WM8990_ADC_TO_DACR_SHIFT,
169f10485e7SMark Brown 	WM8990_ADC_TO_DACR_MASK,
170f10485e7SMark Brown 	wm8990_digital_sidetone);
171f10485e7SMark Brown 
172f10485e7SMark Brown static const char *wm8990_adcmode[] =
173f10485e7SMark Brown 	{"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
174f10485e7SMark Brown 
175f10485e7SMark Brown static const struct soc_enum wm8990_right_adcmode_enum =
176f10485e7SMark Brown SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
177f10485e7SMark Brown 	WM8990_ADC_HPF_CUT_SHIFT,
178f10485e7SMark Brown 	WM8990_ADC_HPF_CUT_MASK,
179f10485e7SMark Brown 	wm8990_adcmode);
180f10485e7SMark Brown 
181f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_snd_controls[] = {
182f10485e7SMark Brown /* INMIXL */
183f10485e7SMark Brown SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
184f10485e7SMark Brown SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
185f10485e7SMark Brown /* INMIXR */
186f10485e7SMark Brown SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
187f10485e7SMark Brown SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
188f10485e7SMark Brown 
189f10485e7SMark Brown /* LOMIX */
190f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
191f10485e7SMark Brown 	WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
192f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
193f10485e7SMark Brown 	WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
194f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
195f10485e7SMark Brown 	WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
196f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
197f10485e7SMark Brown 	WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
198f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
199f10485e7SMark Brown 	WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
200f10485e7SMark Brown SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
201f10485e7SMark Brown 	WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
202f10485e7SMark Brown 
203f10485e7SMark Brown /* ROMIX */
204f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
205f10485e7SMark Brown 	WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
206f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
207f10485e7SMark Brown 	WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
208f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
209f10485e7SMark Brown 	WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
210f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
211f10485e7SMark Brown 	WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
212f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
213f10485e7SMark Brown 	WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
214f10485e7SMark Brown SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
215f10485e7SMark Brown 	WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
216f10485e7SMark Brown 
217f10485e7SMark Brown /* LOUT */
218f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
219f10485e7SMark Brown 	WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
220f10485e7SMark Brown SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
221f10485e7SMark Brown 
222f10485e7SMark Brown /* ROUT */
223f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
224f10485e7SMark Brown 	WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
225f10485e7SMark Brown SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
226f10485e7SMark Brown 
227f10485e7SMark Brown /* LOPGA */
228f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
229f10485e7SMark Brown 	WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
230f10485e7SMark Brown SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
231f10485e7SMark Brown 	WM8990_LOPGAZC_BIT, 1, 0),
232f10485e7SMark Brown 
233f10485e7SMark Brown /* ROPGA */
234f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
235f10485e7SMark Brown 	WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
236f10485e7SMark Brown SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
237f10485e7SMark Brown 	WM8990_ROPGAZC_BIT, 1, 0),
238f10485e7SMark Brown 
239f10485e7SMark Brown SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
240f10485e7SMark Brown 	WM8990_LONMUTE_BIT, 1, 0),
241f10485e7SMark Brown SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
242f10485e7SMark Brown 	WM8990_LOPMUTE_BIT, 1, 0),
243f10485e7SMark Brown SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
244f10485e7SMark Brown 	WM8990_LOATTN_BIT, 1, 0),
245f10485e7SMark Brown SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
246f10485e7SMark Brown 	WM8990_RONMUTE_BIT, 1, 0),
247f10485e7SMark Brown SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
248f10485e7SMark Brown 	WM8990_ROPMUTE_BIT, 1, 0),
249f10485e7SMark Brown SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
250f10485e7SMark Brown 	WM8990_ROATTN_BIT, 1, 0),
251f10485e7SMark Brown 
252f10485e7SMark Brown SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
253f10485e7SMark Brown 	WM8990_OUT3MUTE_BIT, 1, 0),
254f10485e7SMark Brown SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
255f10485e7SMark Brown 	WM8990_OUT3ATTN_BIT, 1, 0),
256f10485e7SMark Brown 
257f10485e7SMark Brown SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
258f10485e7SMark Brown 	WM8990_OUT4MUTE_BIT, 1, 0),
259f10485e7SMark Brown SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
260f10485e7SMark Brown 	WM8990_OUT4ATTN_BIT, 1, 0),
261f10485e7SMark Brown 
262f10485e7SMark Brown SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
263f10485e7SMark Brown 	WM8990_CDMODE_BIT, 1, 0),
264f10485e7SMark Brown 
265f10485e7SMark Brown SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
26697bb8129SMark Brown 	WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
267f10485e7SMark Brown SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
268f10485e7SMark Brown 	WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
269f10485e7SMark Brown SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
270f10485e7SMark Brown 	WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
27197bb8129SMark Brown SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
27297bb8129SMark Brown 	WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
27397bb8129SMark Brown SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
27497bb8129SMark Brown 	WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
275f10485e7SMark Brown 
276f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
277f10485e7SMark Brown 	WM8990_LEFT_DAC_DIGITAL_VOLUME,
278f10485e7SMark Brown 	WM8990_DACL_VOL_SHIFT,
279f10485e7SMark Brown 	WM8990_DACL_VOL_MASK,
280f10485e7SMark Brown 	0,
281f10485e7SMark Brown 	out_dac_tlv),
282f10485e7SMark Brown 
283f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
284f10485e7SMark Brown 	WM8990_RIGHT_DAC_DIGITAL_VOLUME,
285f10485e7SMark Brown 	WM8990_DACR_VOL_SHIFT,
286f10485e7SMark Brown 	WM8990_DACR_VOL_MASK,
287f10485e7SMark Brown 	0,
288f10485e7SMark Brown 	out_dac_tlv),
289f10485e7SMark Brown 
290f10485e7SMark Brown SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
291f10485e7SMark Brown SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
292f10485e7SMark Brown 
293f10485e7SMark Brown SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
294f10485e7SMark Brown 	WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
295f10485e7SMark Brown 	out_sidetone_tlv),
296f10485e7SMark Brown SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
297f10485e7SMark Brown 	WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
298f10485e7SMark Brown 	out_sidetone_tlv),
299f10485e7SMark Brown 
300f10485e7SMark Brown SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
301f10485e7SMark Brown 	WM8990_ADC_HPF_ENA_BIT, 1, 0),
302f10485e7SMark Brown 
303f10485e7SMark Brown SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
304f10485e7SMark Brown 
305f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
306f10485e7SMark Brown 	WM8990_LEFT_ADC_DIGITAL_VOLUME,
307f10485e7SMark Brown 	WM8990_ADCL_VOL_SHIFT,
308f10485e7SMark Brown 	WM8990_ADCL_VOL_MASK,
309f10485e7SMark Brown 	0,
310f10485e7SMark Brown 	in_adc_tlv),
311f10485e7SMark Brown 
312f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
313f10485e7SMark Brown 	WM8990_RIGHT_ADC_DIGITAL_VOLUME,
314f10485e7SMark Brown 	WM8990_ADCR_VOL_SHIFT,
315f10485e7SMark Brown 	WM8990_ADCR_VOL_MASK,
316f10485e7SMark Brown 	0,
317f10485e7SMark Brown 	in_adc_tlv),
318f10485e7SMark Brown 
319f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
320f10485e7SMark Brown 	WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
321f10485e7SMark Brown 	WM8990_LIN12VOL_SHIFT,
322f10485e7SMark Brown 	WM8990_LIN12VOL_MASK,
323f10485e7SMark Brown 	0,
324f10485e7SMark Brown 	in_pga_tlv),
325f10485e7SMark Brown 
326f10485e7SMark Brown SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
327f10485e7SMark Brown 	WM8990_LI12ZC_BIT, 1, 0),
328f10485e7SMark Brown 
329f10485e7SMark Brown SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
330f10485e7SMark Brown 	WM8990_LI12MUTE_BIT, 1, 0),
331f10485e7SMark Brown 
332f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
333f10485e7SMark Brown 	WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
334f10485e7SMark Brown 	WM8990_LIN34VOL_SHIFT,
335f10485e7SMark Brown 	WM8990_LIN34VOL_MASK,
336f10485e7SMark Brown 	0,
337f10485e7SMark Brown 	in_pga_tlv),
338f10485e7SMark Brown 
339f10485e7SMark Brown SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
340f10485e7SMark Brown 	WM8990_LI34ZC_BIT, 1, 0),
341f10485e7SMark Brown 
342f10485e7SMark Brown SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
343f10485e7SMark Brown 	WM8990_LI34MUTE_BIT, 1, 0),
344f10485e7SMark Brown 
345f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
346f10485e7SMark Brown 	WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
347f10485e7SMark Brown 	WM8990_RIN12VOL_SHIFT,
348f10485e7SMark Brown 	WM8990_RIN12VOL_MASK,
349f10485e7SMark Brown 	0,
350f10485e7SMark Brown 	in_pga_tlv),
351f10485e7SMark Brown 
352f10485e7SMark Brown SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
353f10485e7SMark Brown 	WM8990_RI12ZC_BIT, 1, 0),
354f10485e7SMark Brown 
355f10485e7SMark Brown SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
356f10485e7SMark Brown 	WM8990_RI12MUTE_BIT, 1, 0),
357f10485e7SMark Brown 
358f10485e7SMark Brown SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
359f10485e7SMark Brown 	WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
360f10485e7SMark Brown 	WM8990_RIN34VOL_SHIFT,
361f10485e7SMark Brown 	WM8990_RIN34VOL_MASK,
362f10485e7SMark Brown 	0,
363f10485e7SMark Brown 	in_pga_tlv),
364f10485e7SMark Brown 
365f10485e7SMark Brown SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
366f10485e7SMark Brown 	WM8990_RI34ZC_BIT, 1, 0),
367f10485e7SMark Brown 
368f10485e7SMark Brown SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
369f10485e7SMark Brown 	WM8990_RI34MUTE_BIT, 1, 0),
370f10485e7SMark Brown 
371f10485e7SMark Brown };
372f10485e7SMark Brown 
373f10485e7SMark Brown /*
374f10485e7SMark Brown  * _DAPM_ Controls
375f10485e7SMark Brown  */
376f10485e7SMark Brown 
377f10485e7SMark Brown static int inmixer_event(struct snd_soc_dapm_widget *w,
378f10485e7SMark Brown 	struct snd_kcontrol *kcontrol, int event)
379f10485e7SMark Brown {
380f10485e7SMark Brown 	u16 reg, fakepower;
381f10485e7SMark Brown 
3828d50e447SMark Brown 	reg = snd_soc_read(w->codec, WM8990_POWER_MANAGEMENT_2);
3838d50e447SMark Brown 	fakepower = snd_soc_read(w->codec, WM8990_INTDRIVBITS);
384f10485e7SMark Brown 
385f10485e7SMark Brown 	if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
386f10485e7SMark Brown 		(1 << WM8990_AINLMUX_PWR_BIT))) {
387f10485e7SMark Brown 		reg |= WM8990_AINL_ENA;
388f10485e7SMark Brown 	} else {
389f10485e7SMark Brown 		reg &= ~WM8990_AINL_ENA;
390f10485e7SMark Brown 	}
391f10485e7SMark Brown 
392f10485e7SMark Brown 	if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
393f10485e7SMark Brown 		(1 << WM8990_AINRMUX_PWR_BIT))) {
394f10485e7SMark Brown 		reg |= WM8990_AINR_ENA;
395f10485e7SMark Brown 	} else {
396f10485e7SMark Brown 		reg &= ~WM8990_AINL_ENA;
397f10485e7SMark Brown 	}
3988d50e447SMark Brown 	snd_soc_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
399f10485e7SMark Brown 
400f10485e7SMark Brown 	return 0;
401f10485e7SMark Brown }
402f10485e7SMark Brown 
403f10485e7SMark Brown static int outmixer_event(struct snd_soc_dapm_widget *w,
404f10485e7SMark Brown 	struct snd_kcontrol *kcontrol, int event)
405f10485e7SMark Brown {
406f10485e7SMark Brown 	u32 reg_shift = kcontrol->private_value & 0xfff;
407f10485e7SMark Brown 	int ret = 0;
408f10485e7SMark Brown 	u16 reg;
409f10485e7SMark Brown 
410f10485e7SMark Brown 	switch (reg_shift) {
411f10485e7SMark Brown 	case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
4128d50e447SMark Brown 		reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER1);
413f10485e7SMark Brown 		if (reg & WM8990_LDLO) {
414f10485e7SMark Brown 			printk(KERN_WARNING
415f10485e7SMark Brown 			"Cannot set as Output Mixer 1 LDLO Set\n");
416f10485e7SMark Brown 			ret = -1;
417f10485e7SMark Brown 		}
418f10485e7SMark Brown 		break;
419f10485e7SMark Brown 	case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
4208d50e447SMark Brown 		reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER2);
421f10485e7SMark Brown 		if (reg & WM8990_RDRO) {
422f10485e7SMark Brown 			printk(KERN_WARNING
423f10485e7SMark Brown 			"Cannot set as Output Mixer 2 RDRO Set\n");
424f10485e7SMark Brown 			ret = -1;
425f10485e7SMark Brown 		}
426f10485e7SMark Brown 		break;
427f10485e7SMark Brown 	case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
4288d50e447SMark Brown 		reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
429f10485e7SMark Brown 		if (reg & WM8990_LDSPK) {
430f10485e7SMark Brown 			printk(KERN_WARNING
431f10485e7SMark Brown 			"Cannot set as Speaker Mixer LDSPK Set\n");
432f10485e7SMark Brown 			ret = -1;
433f10485e7SMark Brown 		}
434f10485e7SMark Brown 		break;
435f10485e7SMark Brown 	case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
4368d50e447SMark Brown 		reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
437f10485e7SMark Brown 		if (reg & WM8990_RDSPK) {
438f10485e7SMark Brown 			printk(KERN_WARNING
439f10485e7SMark Brown 			"Cannot set as Speaker Mixer RDSPK Set\n");
440f10485e7SMark Brown 			ret = -1;
441f10485e7SMark Brown 		}
442f10485e7SMark Brown 		break;
443f10485e7SMark Brown 	}
444f10485e7SMark Brown 
445f10485e7SMark Brown 	return ret;
446f10485e7SMark Brown }
447f10485e7SMark Brown 
448f10485e7SMark Brown /* INMIX dB values */
449f10485e7SMark Brown static const unsigned int in_mix_tlv[] = {
450f10485e7SMark Brown 	TLV_DB_RANGE_HEAD(1),
451*021f80ccSMark Brown 	0, 7, TLV_DB_SCALE_ITEM(-1200, 600, 0),
452f10485e7SMark Brown };
453f10485e7SMark Brown 
454f10485e7SMark Brown /* Left In PGA Connections */
455f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
456f10485e7SMark Brown SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
457f10485e7SMark Brown SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
458f10485e7SMark Brown };
459f10485e7SMark Brown 
460f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
461f10485e7SMark Brown SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
462f10485e7SMark Brown SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
463f10485e7SMark Brown };
464f10485e7SMark Brown 
465f10485e7SMark Brown /* Right In PGA Connections */
466f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
467f10485e7SMark Brown SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
468f10485e7SMark Brown SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
469f10485e7SMark Brown };
470f10485e7SMark Brown 
471f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
472f10485e7SMark Brown SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
473f10485e7SMark Brown SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
474f10485e7SMark Brown };
475f10485e7SMark Brown 
476f10485e7SMark Brown /* INMIXL */
477f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
478f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
479f10485e7SMark Brown 	WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
480f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
481f10485e7SMark Brown 	7, 0, in_mix_tlv),
482f10485e7SMark Brown SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
483f10485e7SMark Brown 	1, 0),
484f10485e7SMark Brown SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
485f10485e7SMark Brown 	1, 0),
486f10485e7SMark Brown };
487f10485e7SMark Brown 
488f10485e7SMark Brown /* INMIXR */
489f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
490f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
491f10485e7SMark Brown 	WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
492f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
493f10485e7SMark Brown 	7, 0, in_mix_tlv),
494f10485e7SMark Brown SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
495f10485e7SMark Brown 	1, 0),
496f10485e7SMark Brown SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
497f10485e7SMark Brown 	1, 0),
498f10485e7SMark Brown };
499f10485e7SMark Brown 
500f10485e7SMark Brown /* AINLMUX */
501f10485e7SMark Brown static const char *wm8990_ainlmux[] =
502f10485e7SMark Brown 	{"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
503f10485e7SMark Brown 
504f10485e7SMark Brown static const struct soc_enum wm8990_ainlmux_enum =
505f10485e7SMark Brown SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
506f10485e7SMark Brown 	ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
507f10485e7SMark Brown 
508f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
509f10485e7SMark Brown SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
510f10485e7SMark Brown 
511f10485e7SMark Brown /* DIFFINL */
512f10485e7SMark Brown 
513f10485e7SMark Brown /* AINRMUX */
514f10485e7SMark Brown static const char *wm8990_ainrmux[] =
515f10485e7SMark Brown 	{"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
516f10485e7SMark Brown 
517f10485e7SMark Brown static const struct soc_enum wm8990_ainrmux_enum =
518f10485e7SMark Brown SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
519f10485e7SMark Brown 	ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
520f10485e7SMark Brown 
521f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
522f10485e7SMark Brown SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
523f10485e7SMark Brown 
524f10485e7SMark Brown /* RXVOICE */
525f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
526f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
527f10485e7SMark Brown 			WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
528f10485e7SMark Brown SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
529f10485e7SMark Brown 			WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
530f10485e7SMark Brown };
531f10485e7SMark Brown 
532f10485e7SMark Brown /* LOMIX */
533f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
534f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
535f10485e7SMark Brown 	WM8990_LRBLO_BIT, 1, 0),
536f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
537f10485e7SMark Brown 	WM8990_LLBLO_BIT, 1, 0),
538f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
539f10485e7SMark Brown 	WM8990_LRI3LO_BIT, 1, 0),
540f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
541f10485e7SMark Brown 	WM8990_LLI3LO_BIT, 1, 0),
542f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
543f10485e7SMark Brown 	WM8990_LR12LO_BIT, 1, 0),
544f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
545f10485e7SMark Brown 	WM8990_LL12LO_BIT, 1, 0),
546f10485e7SMark Brown SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
547f10485e7SMark Brown 	WM8990_LDLO_BIT, 1, 0),
548f10485e7SMark Brown };
549f10485e7SMark Brown 
550f10485e7SMark Brown /* ROMIX */
551f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
552f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
553f10485e7SMark Brown 	WM8990_RLBRO_BIT, 1, 0),
554f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
555f10485e7SMark Brown 	WM8990_RRBRO_BIT, 1, 0),
556f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
557f10485e7SMark Brown 	WM8990_RLI3RO_BIT, 1, 0),
558f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
559f10485e7SMark Brown 	WM8990_RRI3RO_BIT, 1, 0),
560f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
561f10485e7SMark Brown 	WM8990_RL12RO_BIT, 1, 0),
562f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
563f10485e7SMark Brown 	WM8990_RR12RO_BIT, 1, 0),
564f10485e7SMark Brown SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
565f10485e7SMark Brown 	WM8990_RDRO_BIT, 1, 0),
566f10485e7SMark Brown };
567f10485e7SMark Brown 
568f10485e7SMark Brown /* LONMIX */
569f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
570f10485e7SMark Brown SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
571f10485e7SMark Brown 	WM8990_LLOPGALON_BIT, 1, 0),
572f10485e7SMark Brown SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
573f10485e7SMark Brown 	WM8990_LROPGALON_BIT, 1, 0),
574f10485e7SMark Brown SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
575f10485e7SMark Brown 	WM8990_LOPLON_BIT, 1, 0),
576f10485e7SMark Brown };
577f10485e7SMark Brown 
578f10485e7SMark Brown /* LOPMIX */
579f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
580f10485e7SMark Brown SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
581f10485e7SMark Brown 	WM8990_LR12LOP_BIT, 1, 0),
582f10485e7SMark Brown SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
583f10485e7SMark Brown 	WM8990_LL12LOP_BIT, 1, 0),
584f10485e7SMark Brown SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
585f10485e7SMark Brown 	WM8990_LLOPGALOP_BIT, 1, 0),
586f10485e7SMark Brown };
587f10485e7SMark Brown 
588f10485e7SMark Brown /* RONMIX */
589f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
590f10485e7SMark Brown SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
591f10485e7SMark Brown 	WM8990_RROPGARON_BIT, 1, 0),
592f10485e7SMark Brown SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
593f10485e7SMark Brown 	WM8990_RLOPGARON_BIT, 1, 0),
594f10485e7SMark Brown SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
595f10485e7SMark Brown 	WM8990_ROPRON_BIT, 1, 0),
596f10485e7SMark Brown };
597f10485e7SMark Brown 
598f10485e7SMark Brown /* ROPMIX */
599f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
600f10485e7SMark Brown SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
601f10485e7SMark Brown 	WM8990_RL12ROP_BIT, 1, 0),
602f10485e7SMark Brown SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
603f10485e7SMark Brown 	WM8990_RR12ROP_BIT, 1, 0),
604f10485e7SMark Brown SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
605f10485e7SMark Brown 	WM8990_RROPGAROP_BIT, 1, 0),
606f10485e7SMark Brown };
607f10485e7SMark Brown 
608f10485e7SMark Brown /* OUT3MIX */
609f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
610f10485e7SMark Brown SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
611f10485e7SMark Brown 	WM8990_LI4O3_BIT, 1, 0),
612f10485e7SMark Brown SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
613f10485e7SMark Brown 	WM8990_LPGAO3_BIT, 1, 0),
614f10485e7SMark Brown };
615f10485e7SMark Brown 
616f10485e7SMark Brown /* OUT4MIX */
617f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
618f10485e7SMark Brown SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
619f10485e7SMark Brown 	WM8990_RPGAO4_BIT, 1, 0),
620f10485e7SMark Brown SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
621f10485e7SMark Brown 	WM8990_RI4O4_BIT, 1, 0),
622f10485e7SMark Brown };
623f10485e7SMark Brown 
624f10485e7SMark Brown /* SPKMIX */
625f10485e7SMark Brown static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
626f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
627f10485e7SMark Brown 	WM8990_LI2SPK_BIT, 1, 0),
628f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
629f10485e7SMark Brown 	WM8990_LB2SPK_BIT, 1, 0),
630f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
631f10485e7SMark Brown 	WM8990_LOPGASPK_BIT, 1, 0),
632f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
633f10485e7SMark Brown 	WM8990_LDSPK_BIT, 1, 0),
634f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
635f10485e7SMark Brown 	WM8990_RDSPK_BIT, 1, 0),
636f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
637f10485e7SMark Brown 	WM8990_ROPGASPK_BIT, 1, 0),
638f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
639f10485e7SMark Brown 	WM8990_RL12ROP_BIT, 1, 0),
640f10485e7SMark Brown SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
641f10485e7SMark Brown 	WM8990_RI2SPK_BIT, 1, 0),
642f10485e7SMark Brown };
643f10485e7SMark Brown 
644f10485e7SMark Brown static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
645f10485e7SMark Brown /* Input Side */
646f10485e7SMark Brown /* Input Lines */
647f10485e7SMark Brown SND_SOC_DAPM_INPUT("LIN1"),
648f10485e7SMark Brown SND_SOC_DAPM_INPUT("LIN2"),
649f10485e7SMark Brown SND_SOC_DAPM_INPUT("LIN3"),
650f10485e7SMark Brown SND_SOC_DAPM_INPUT("LIN4/RXN"),
651f10485e7SMark Brown SND_SOC_DAPM_INPUT("RIN3"),
652f10485e7SMark Brown SND_SOC_DAPM_INPUT("RIN4/RXP"),
653f10485e7SMark Brown SND_SOC_DAPM_INPUT("RIN1"),
654f10485e7SMark Brown SND_SOC_DAPM_INPUT("RIN2"),
655f10485e7SMark Brown SND_SOC_DAPM_INPUT("Internal ADC Source"),
656f10485e7SMark Brown 
657f10485e7SMark Brown /* DACs */
658f10485e7SMark Brown SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
659f10485e7SMark Brown 	WM8990_ADCL_ENA_BIT, 0),
660f10485e7SMark Brown SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
661f10485e7SMark Brown 	WM8990_ADCR_ENA_BIT, 0),
662f10485e7SMark Brown 
663f10485e7SMark Brown /* Input PGAs */
664f10485e7SMark Brown SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
665f10485e7SMark Brown 	0, &wm8990_dapm_lin12_pga_controls[0],
666f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
667f10485e7SMark Brown SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
668f10485e7SMark Brown 	0, &wm8990_dapm_lin34_pga_controls[0],
669f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
670f10485e7SMark Brown SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
671f10485e7SMark Brown 	0, &wm8990_dapm_rin12_pga_controls[0],
672f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
673f10485e7SMark Brown SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
674f10485e7SMark Brown 	0, &wm8990_dapm_rin34_pga_controls[0],
675f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
676f10485e7SMark Brown 
677f10485e7SMark Brown /* INMIXL */
678f10485e7SMark Brown SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
679f10485e7SMark Brown 	&wm8990_dapm_inmixl_controls[0],
680f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_inmixl_controls),
681f10485e7SMark Brown 	inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
682f10485e7SMark Brown 
683f10485e7SMark Brown /* AINLMUX */
68497a775c4SJinyoung Park SND_SOC_DAPM_MUX_E("AINLMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
685f10485e7SMark Brown 	&wm8990_dapm_ainlmux_controls, inmixer_event,
686f10485e7SMark Brown 	SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
687f10485e7SMark Brown 
688f10485e7SMark Brown /* INMIXR */
689f10485e7SMark Brown SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
690f10485e7SMark Brown 	&wm8990_dapm_inmixr_controls[0],
691f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_inmixr_controls),
692f10485e7SMark Brown 	inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
693f10485e7SMark Brown 
694f10485e7SMark Brown /* AINRMUX */
69597a775c4SJinyoung Park SND_SOC_DAPM_MUX_E("AINRMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
696f10485e7SMark Brown 	&wm8990_dapm_ainrmux_controls, inmixer_event,
697f10485e7SMark Brown 	SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
698f10485e7SMark Brown 
699f10485e7SMark Brown /* Output Side */
700f10485e7SMark Brown /* DACs */
701f10485e7SMark Brown SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
702f10485e7SMark Brown 	WM8990_DACL_ENA_BIT, 0),
703f10485e7SMark Brown SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
704f10485e7SMark Brown 	WM8990_DACR_ENA_BIT, 0),
705f10485e7SMark Brown 
706f10485e7SMark Brown /* LOMIX */
707f10485e7SMark Brown SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
708f10485e7SMark Brown 	0, &wm8990_dapm_lomix_controls[0],
709f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_lomix_controls),
710f10485e7SMark Brown 	outmixer_event, SND_SOC_DAPM_PRE_REG),
711f10485e7SMark Brown 
712f10485e7SMark Brown /* LONMIX */
713f10485e7SMark Brown SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
714f10485e7SMark Brown 	&wm8990_dapm_lonmix_controls[0],
715f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
716f10485e7SMark Brown 
717f10485e7SMark Brown /* LOPMIX */
718f10485e7SMark Brown SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
719f10485e7SMark Brown 	&wm8990_dapm_lopmix_controls[0],
720f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
721f10485e7SMark Brown 
722f10485e7SMark Brown /* OUT3MIX */
723f10485e7SMark Brown SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
724f10485e7SMark Brown 	&wm8990_dapm_out3mix_controls[0],
725f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
726f10485e7SMark Brown 
727f10485e7SMark Brown /* SPKMIX */
728f10485e7SMark Brown SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
729f10485e7SMark Brown 	&wm8990_dapm_spkmix_controls[0],
730f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
731f10485e7SMark Brown 	SND_SOC_DAPM_PRE_REG),
732f10485e7SMark Brown 
733f10485e7SMark Brown /* OUT4MIX */
734f10485e7SMark Brown SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
735f10485e7SMark Brown 	&wm8990_dapm_out4mix_controls[0],
736f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
737f10485e7SMark Brown 
738f10485e7SMark Brown /* ROPMIX */
739f10485e7SMark Brown SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
740f10485e7SMark Brown 	&wm8990_dapm_ropmix_controls[0],
741f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
742f10485e7SMark Brown 
743f10485e7SMark Brown /* RONMIX */
744f10485e7SMark Brown SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
745f10485e7SMark Brown 	&wm8990_dapm_ronmix_controls[0],
746f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
747f10485e7SMark Brown 
748f10485e7SMark Brown /* ROMIX */
749f10485e7SMark Brown SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
750f10485e7SMark Brown 	0, &wm8990_dapm_romix_controls[0],
751f10485e7SMark Brown 	ARRAY_SIZE(wm8990_dapm_romix_controls),
752f10485e7SMark Brown 	outmixer_event, SND_SOC_DAPM_PRE_REG),
753f10485e7SMark Brown 
754f10485e7SMark Brown /* LOUT PGA */
755f10485e7SMark Brown SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
756f10485e7SMark Brown 	NULL, 0),
757f10485e7SMark Brown 
758f10485e7SMark Brown /* ROUT PGA */
759f10485e7SMark Brown SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
760f10485e7SMark Brown 	NULL, 0),
761f10485e7SMark Brown 
762f10485e7SMark Brown /* LOPGA */
763f10485e7SMark Brown SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
764f10485e7SMark Brown 	NULL, 0),
765f10485e7SMark Brown 
766f10485e7SMark Brown /* ROPGA */
767f10485e7SMark Brown SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
768f10485e7SMark Brown 	NULL, 0),
769f10485e7SMark Brown 
770f10485e7SMark Brown /* MICBIAS */
771f10485e7SMark Brown SND_SOC_DAPM_MICBIAS("MICBIAS", WM8990_POWER_MANAGEMENT_1,
772f10485e7SMark Brown 	WM8990_MICBIAS_ENA_BIT, 0),
773f10485e7SMark Brown 
774f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("LON"),
775f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("LOP"),
776f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("OUT3"),
777f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("LOUT"),
778f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("SPKN"),
779f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("SPKP"),
780f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("ROUT"),
781f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("OUT4"),
782f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("ROP"),
783f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("RON"),
784f10485e7SMark Brown 
785f10485e7SMark Brown SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
786f10485e7SMark Brown };
787f10485e7SMark Brown 
788f10485e7SMark Brown static const struct snd_soc_dapm_route audio_map[] = {
789f10485e7SMark Brown 	/* Make DACs turn on when playing even if not mixed into any outputs */
790f10485e7SMark Brown 	{"Internal DAC Sink", NULL, "Left DAC"},
791f10485e7SMark Brown 	{"Internal DAC Sink", NULL, "Right DAC"},
792f10485e7SMark Brown 
793f10485e7SMark Brown 	/* Make ADCs turn on when recording even if not mixed from any inputs */
794f10485e7SMark Brown 	{"Left ADC", NULL, "Internal ADC Source"},
795f10485e7SMark Brown 	{"Right ADC", NULL, "Internal ADC Source"},
796f10485e7SMark Brown 
797f10485e7SMark Brown 	/* Input Side */
798f10485e7SMark Brown 	/* LIN12 PGA */
799f10485e7SMark Brown 	{"LIN12 PGA", "LIN1 Switch", "LIN1"},
800f10485e7SMark Brown 	{"LIN12 PGA", "LIN2 Switch", "LIN2"},
801f10485e7SMark Brown 	/* LIN34 PGA */
802f10485e7SMark Brown 	{"LIN34 PGA", "LIN3 Switch", "LIN3"},
80397a775c4SJinyoung Park 	{"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
804f10485e7SMark Brown 	/* INMIXL */
805f10485e7SMark Brown 	{"INMIXL", "Record Left Volume", "LOMIX"},
806f10485e7SMark Brown 	{"INMIXL", "LIN2 Volume", "LIN2"},
807f10485e7SMark Brown 	{"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
808f10485e7SMark Brown 	{"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
80997a775c4SJinyoung Park 	/* AINLMUX */
81097a775c4SJinyoung Park 	{"AINLMUX", "INMIXL Mix", "INMIXL"},
81197a775c4SJinyoung Park 	{"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
81297a775c4SJinyoung Park 	{"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
81397a775c4SJinyoung Park 	{"AINLMUX", "RXVOICE Mix", "LIN4/RXN"},
81497a775c4SJinyoung Park 	{"AINLMUX", "RXVOICE Mix", "RIN4/RXP"},
815f10485e7SMark Brown 	/* ADC */
81697a775c4SJinyoung Park 	{"Left ADC", NULL, "AINLMUX"},
817f10485e7SMark Brown 
818f10485e7SMark Brown 	/* RIN12 PGA */
819f10485e7SMark Brown 	{"RIN12 PGA", "RIN1 Switch", "RIN1"},
820f10485e7SMark Brown 	{"RIN12 PGA", "RIN2 Switch", "RIN2"},
821f10485e7SMark Brown 	/* RIN34 PGA */
822f10485e7SMark Brown 	{"RIN34 PGA", "RIN3 Switch", "RIN3"},
82397a775c4SJinyoung Park 	{"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
824f10485e7SMark Brown 	/* INMIXL */
825f10485e7SMark Brown 	{"INMIXR", "Record Right Volume", "ROMIX"},
826f10485e7SMark Brown 	{"INMIXR", "RIN2 Volume", "RIN2"},
827f10485e7SMark Brown 	{"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
828f10485e7SMark Brown 	{"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
82997a775c4SJinyoung Park 	/* AINRMUX */
83097a775c4SJinyoung Park 	{"AINRMUX", "INMIXR Mix", "INMIXR"},
83197a775c4SJinyoung Park 	{"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
83297a775c4SJinyoung Park 	{"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
83397a775c4SJinyoung Park 	{"AINRMUX", "RXVOICE Mix", "LIN4/RXN"},
83497a775c4SJinyoung Park 	{"AINRMUX", "RXVOICE Mix", "RIN4/RXP"},
835f10485e7SMark Brown 	/* ADC */
83697a775c4SJinyoung Park 	{"Right ADC", NULL, "AINRMUX"},
837f10485e7SMark Brown 
838f10485e7SMark Brown 	/* LOMIX */
839f10485e7SMark Brown 	{"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
840f10485e7SMark Brown 	{"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
841f10485e7SMark Brown 	{"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
842f10485e7SMark Brown 	{"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
843f10485e7SMark Brown 	{"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
844f10485e7SMark Brown 	{"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
845f10485e7SMark Brown 	{"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
846f10485e7SMark Brown 
847f10485e7SMark Brown 	/* ROMIX */
848f10485e7SMark Brown 	{"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
849f10485e7SMark Brown 	{"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
850f10485e7SMark Brown 	{"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
851f10485e7SMark Brown 	{"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
852f10485e7SMark Brown 	{"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
853f10485e7SMark Brown 	{"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
854f10485e7SMark Brown 	{"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
855f10485e7SMark Brown 
856f10485e7SMark Brown 	/* SPKMIX */
857f10485e7SMark Brown 	{"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
858f10485e7SMark Brown 	{"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
859f10485e7SMark Brown 	{"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
860f10485e7SMark Brown 	{"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
861f10485e7SMark Brown 	{"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
862f10485e7SMark Brown 	{"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
863f10485e7SMark Brown 	{"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
864436a7459SMark Brown 	{"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
865f10485e7SMark Brown 
866f10485e7SMark Brown 	/* LONMIX */
867f10485e7SMark Brown 	{"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
868f10485e7SMark Brown 	{"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
869f10485e7SMark Brown 	{"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
870f10485e7SMark Brown 
871f10485e7SMark Brown 	/* LOPMIX */
872f10485e7SMark Brown 	{"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
873f10485e7SMark Brown 	{"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
874f10485e7SMark Brown 	{"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
875f10485e7SMark Brown 
876f10485e7SMark Brown 	/* OUT3MIX */
87797a775c4SJinyoung Park 	{"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
878f10485e7SMark Brown 	{"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
879f10485e7SMark Brown 
880f10485e7SMark Brown 	/* OUT4MIX */
881f10485e7SMark Brown 	{"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
882f10485e7SMark Brown 	{"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
883f10485e7SMark Brown 
884f10485e7SMark Brown 	/* RONMIX */
885f10485e7SMark Brown 	{"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
886f10485e7SMark Brown 	{"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
887f10485e7SMark Brown 	{"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
888f10485e7SMark Brown 
889f10485e7SMark Brown 	/* ROPMIX */
890f10485e7SMark Brown 	{"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
891f10485e7SMark Brown 	{"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
892f10485e7SMark Brown 	{"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
893f10485e7SMark Brown 
894f10485e7SMark Brown 	/* Out Mixer PGAs */
895f10485e7SMark Brown 	{"LOPGA", NULL, "LOMIX"},
896f10485e7SMark Brown 	{"ROPGA", NULL, "ROMIX"},
897f10485e7SMark Brown 
898f10485e7SMark Brown 	{"LOUT PGA", NULL, "LOMIX"},
899f10485e7SMark Brown 	{"ROUT PGA", NULL, "ROMIX"},
900f10485e7SMark Brown 
901f10485e7SMark Brown 	/* Output Pins */
902f10485e7SMark Brown 	{"LON", NULL, "LONMIX"},
903f10485e7SMark Brown 	{"LOP", NULL, "LOPMIX"},
90497a775c4SJinyoung Park 	{"OUT3", NULL, "OUT3MIX"},
905f10485e7SMark Brown 	{"LOUT", NULL, "LOUT PGA"},
906f10485e7SMark Brown 	{"SPKN", NULL, "SPKMIX"},
907f10485e7SMark Brown 	{"ROUT", NULL, "ROUT PGA"},
908f10485e7SMark Brown 	{"OUT4", NULL, "OUT4MIX"},
909f10485e7SMark Brown 	{"ROP", NULL, "ROPMIX"},
910f10485e7SMark Brown 	{"RON", NULL, "RONMIX"},
911f10485e7SMark Brown };
912f10485e7SMark Brown 
913f10485e7SMark Brown static int wm8990_add_widgets(struct snd_soc_codec *codec)
914f10485e7SMark Brown {
915f10485e7SMark Brown 	snd_soc_dapm_new_controls(codec, wm8990_dapm_widgets,
916f10485e7SMark Brown 				  ARRAY_SIZE(wm8990_dapm_widgets));
917f10485e7SMark Brown 
918f10485e7SMark Brown 	/* set up the WM8990 audio map */
919f10485e7SMark Brown 	snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
920f10485e7SMark Brown 
921f10485e7SMark Brown 	return 0;
922f10485e7SMark Brown }
923f10485e7SMark Brown 
924f10485e7SMark Brown /* PLL divisors */
925f10485e7SMark Brown struct _pll_div {
926f10485e7SMark Brown 	u32 div2;
927f10485e7SMark Brown 	u32 n;
928f10485e7SMark Brown 	u32 k;
929f10485e7SMark Brown };
930f10485e7SMark Brown 
931f10485e7SMark Brown /* The size in bits of the pll divide multiplied by 10
932f10485e7SMark Brown  * to allow rounding later */
933f10485e7SMark Brown #define FIXED_PLL_SIZE ((1 << 16) * 10)
934f10485e7SMark Brown 
935f10485e7SMark Brown static void pll_factors(struct _pll_div *pll_div, unsigned int target,
936f10485e7SMark Brown 	unsigned int source)
937f10485e7SMark Brown {
938f10485e7SMark Brown 	u64 Kpart;
939f10485e7SMark Brown 	unsigned int K, Ndiv, Nmod;
940f10485e7SMark Brown 
941f10485e7SMark Brown 
942f10485e7SMark Brown 	Ndiv = target / source;
943f10485e7SMark Brown 	if (Ndiv < 6) {
944f10485e7SMark Brown 		source >>= 1;
945f10485e7SMark Brown 		pll_div->div2 = 1;
946f10485e7SMark Brown 		Ndiv = target / source;
947f10485e7SMark Brown 	} else
948f10485e7SMark Brown 		pll_div->div2 = 0;
949f10485e7SMark Brown 
950f10485e7SMark Brown 	if ((Ndiv < 6) || (Ndiv > 12))
951f10485e7SMark Brown 		printk(KERN_WARNING
952449bd54dSRoel Kluin 		"WM8990 N value outwith recommended range! N = %u\n", Ndiv);
953f10485e7SMark Brown 
954f10485e7SMark Brown 	pll_div->n = Ndiv;
955f10485e7SMark Brown 	Nmod = target % source;
956f10485e7SMark Brown 	Kpart = FIXED_PLL_SIZE * (long long)Nmod;
957f10485e7SMark Brown 
958f10485e7SMark Brown 	do_div(Kpart, source);
959f10485e7SMark Brown 
960f10485e7SMark Brown 	K = Kpart & 0xFFFFFFFF;
961f10485e7SMark Brown 
962f10485e7SMark Brown 	/* Check if we need to round */
963f10485e7SMark Brown 	if ((K % 10) >= 5)
964f10485e7SMark Brown 		K += 5;
965f10485e7SMark Brown 
966f10485e7SMark Brown 	/* Move down to proper range now rounding is done */
967f10485e7SMark Brown 	K /= 10;
968f10485e7SMark Brown 
969f10485e7SMark Brown 	pll_div->k = K;
970f10485e7SMark Brown }
971f10485e7SMark Brown 
97285488037SMark Brown static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
97385488037SMark Brown 		int source, unsigned int freq_in, unsigned int freq_out)
974f10485e7SMark Brown {
975f10485e7SMark Brown 	u16 reg;
976f10485e7SMark Brown 	struct snd_soc_codec *codec = codec_dai->codec;
977f10485e7SMark Brown 	struct _pll_div pll_div;
978f10485e7SMark Brown 
979f10485e7SMark Brown 	if (freq_in && freq_out) {
980f10485e7SMark Brown 		pll_factors(&pll_div, freq_out * 4, freq_in);
981f10485e7SMark Brown 
982f10485e7SMark Brown 		/* Turn on PLL */
9838d50e447SMark Brown 		reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
984f10485e7SMark Brown 		reg |= WM8990_PLL_ENA;
9858d50e447SMark Brown 		snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
986f10485e7SMark Brown 
987f10485e7SMark Brown 		/* sysclk comes from PLL */
9888d50e447SMark Brown 		reg = snd_soc_read(codec, WM8990_CLOCKING_2);
9898d50e447SMark Brown 		snd_soc_write(codec, WM8990_CLOCKING_2, reg | WM8990_SYSCLK_SRC);
990f10485e7SMark Brown 
9913ad2f3fbSDaniel Mack 		/* set up N , fractional mode and pre-divisor if necessary */
9928d50e447SMark Brown 		snd_soc_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
993f10485e7SMark Brown 			(pll_div.div2?WM8990_PRESCALE:0));
9948d50e447SMark Brown 		snd_soc_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
9958d50e447SMark Brown 		snd_soc_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
996f10485e7SMark Brown 	} else {
997f10485e7SMark Brown 		/* Turn on PLL */
9988d50e447SMark Brown 		reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
999f10485e7SMark Brown 		reg &= ~WM8990_PLL_ENA;
10008d50e447SMark Brown 		snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
1001f10485e7SMark Brown 	}
1002f10485e7SMark Brown 	return 0;
1003f10485e7SMark Brown }
1004f10485e7SMark Brown 
1005f10485e7SMark Brown /*
1006f10485e7SMark Brown  * Clock after PLL and dividers
1007f10485e7SMark Brown  */
1008e550e17fSLiam Girdwood static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
1009f10485e7SMark Brown 		int clk_id, unsigned int freq, int dir)
1010f10485e7SMark Brown {
1011f10485e7SMark Brown 	struct snd_soc_codec *codec = codec_dai->codec;
1012b2c812e2SMark Brown 	struct wm8990_priv *wm8990 = snd_soc_codec_get_drvdata(codec);
1013f10485e7SMark Brown 
1014f10485e7SMark Brown 	wm8990->sysclk = freq;
1015f10485e7SMark Brown 	return 0;
1016f10485e7SMark Brown }
1017f10485e7SMark Brown 
1018f10485e7SMark Brown /*
1019f10485e7SMark Brown  * Set's ADC and Voice DAC format.
1020f10485e7SMark Brown  */
1021e550e17fSLiam Girdwood static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
1022f10485e7SMark Brown 		unsigned int fmt)
1023f10485e7SMark Brown {
1024f10485e7SMark Brown 	struct snd_soc_codec *codec = codec_dai->codec;
1025f10485e7SMark Brown 	u16 audio1, audio3;
1026f10485e7SMark Brown 
10278d50e447SMark Brown 	audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
10288d50e447SMark Brown 	audio3 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_3);
1029f10485e7SMark Brown 
1030f10485e7SMark Brown 	/* set master/slave audio interface */
1031f10485e7SMark Brown 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1032f10485e7SMark Brown 	case SND_SOC_DAIFMT_CBS_CFS:
1033f10485e7SMark Brown 		audio3 &= ~WM8990_AIF_MSTR1;
1034f10485e7SMark Brown 		break;
1035f10485e7SMark Brown 	case SND_SOC_DAIFMT_CBM_CFM:
1036f10485e7SMark Brown 		audio3 |= WM8990_AIF_MSTR1;
1037f10485e7SMark Brown 		break;
1038f10485e7SMark Brown 	default:
1039f10485e7SMark Brown 		return -EINVAL;
1040f10485e7SMark Brown 	}
1041f10485e7SMark Brown 
1042f10485e7SMark Brown 	audio1 &= ~WM8990_AIF_FMT_MASK;
1043f10485e7SMark Brown 
1044f10485e7SMark Brown 	/* interface format */
1045f10485e7SMark Brown 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1046f10485e7SMark Brown 	case SND_SOC_DAIFMT_I2S:
1047f10485e7SMark Brown 		audio1 |= WM8990_AIF_TMF_I2S;
1048f10485e7SMark Brown 		audio1 &= ~WM8990_AIF_LRCLK_INV;
1049f10485e7SMark Brown 		break;
1050f10485e7SMark Brown 	case SND_SOC_DAIFMT_RIGHT_J:
1051f10485e7SMark Brown 		audio1 |= WM8990_AIF_TMF_RIGHTJ;
1052f10485e7SMark Brown 		audio1 &= ~WM8990_AIF_LRCLK_INV;
1053f10485e7SMark Brown 		break;
1054f10485e7SMark Brown 	case SND_SOC_DAIFMT_LEFT_J:
1055f10485e7SMark Brown 		audio1 |= WM8990_AIF_TMF_LEFTJ;
1056f10485e7SMark Brown 		audio1 &= ~WM8990_AIF_LRCLK_INV;
1057f10485e7SMark Brown 		break;
1058f10485e7SMark Brown 	case SND_SOC_DAIFMT_DSP_A:
1059f10485e7SMark Brown 		audio1 |= WM8990_AIF_TMF_DSP;
1060f10485e7SMark Brown 		audio1 &= ~WM8990_AIF_LRCLK_INV;
1061f10485e7SMark Brown 		break;
1062f10485e7SMark Brown 	case SND_SOC_DAIFMT_DSP_B:
1063f10485e7SMark Brown 		audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
1064f10485e7SMark Brown 		break;
1065f10485e7SMark Brown 	default:
1066f10485e7SMark Brown 		return -EINVAL;
1067f10485e7SMark Brown 	}
1068f10485e7SMark Brown 
10698d50e447SMark Brown 	snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
10708d50e447SMark Brown 	snd_soc_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
1071f10485e7SMark Brown 	return 0;
1072f10485e7SMark Brown }
1073f10485e7SMark Brown 
1074e550e17fSLiam Girdwood static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
1075f10485e7SMark Brown 		int div_id, int div)
1076f10485e7SMark Brown {
1077f10485e7SMark Brown 	struct snd_soc_codec *codec = codec_dai->codec;
1078f10485e7SMark Brown 	u16 reg;
1079f10485e7SMark Brown 
1080f10485e7SMark Brown 	switch (div_id) {
1081f10485e7SMark Brown 	case WM8990_MCLK_DIV:
10828d50e447SMark Brown 		reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
1083f10485e7SMark Brown 			~WM8990_MCLK_DIV_MASK;
10848d50e447SMark Brown 		snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
1085f10485e7SMark Brown 		break;
1086f10485e7SMark Brown 	case WM8990_DACCLK_DIV:
10878d50e447SMark Brown 		reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
1088f10485e7SMark Brown 			~WM8990_DAC_CLKDIV_MASK;
10898d50e447SMark Brown 		snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
1090f10485e7SMark Brown 		break;
1091f10485e7SMark Brown 	case WM8990_ADCCLK_DIV:
10928d50e447SMark Brown 		reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
1093f10485e7SMark Brown 			~WM8990_ADC_CLKDIV_MASK;
10948d50e447SMark Brown 		snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
1095f10485e7SMark Brown 		break;
1096f10485e7SMark Brown 	case WM8990_BCLK_DIV:
10978d50e447SMark Brown 		reg = snd_soc_read(codec, WM8990_CLOCKING_1) &
1098f10485e7SMark Brown 			~WM8990_BCLK_DIV_MASK;
10998d50e447SMark Brown 		snd_soc_write(codec, WM8990_CLOCKING_1, reg | div);
1100f10485e7SMark Brown 		break;
1101f10485e7SMark Brown 	default:
1102f10485e7SMark Brown 		return -EINVAL;
1103f10485e7SMark Brown 	}
1104f10485e7SMark Brown 
1105f10485e7SMark Brown 	return 0;
1106f10485e7SMark Brown }
1107f10485e7SMark Brown 
1108f10485e7SMark Brown /*
1109f10485e7SMark Brown  * Set PCM DAI bit size and sample rate.
1110f10485e7SMark Brown  */
1111f10485e7SMark Brown static int wm8990_hw_params(struct snd_pcm_substream *substream,
1112dee89c4dSMark Brown 			    struct snd_pcm_hw_params *params,
1113dee89c4dSMark Brown 			    struct snd_soc_dai *dai)
1114f10485e7SMark Brown {
1115f10485e7SMark Brown 	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1116f10485e7SMark Brown 	struct snd_soc_device *socdev = rtd->socdev;
11176627a653SMark Brown 	struct snd_soc_codec *codec = socdev->card->codec;
11188d50e447SMark Brown 	u16 audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
1119f10485e7SMark Brown 
1120f10485e7SMark Brown 	audio1 &= ~WM8990_AIF_WL_MASK;
1121f10485e7SMark Brown 	/* bit size */
1122f10485e7SMark Brown 	switch (params_format(params)) {
1123f10485e7SMark Brown 	case SNDRV_PCM_FORMAT_S16_LE:
1124f10485e7SMark Brown 		break;
1125f10485e7SMark Brown 	case SNDRV_PCM_FORMAT_S20_3LE:
1126f10485e7SMark Brown 		audio1 |= WM8990_AIF_WL_20BITS;
1127f10485e7SMark Brown 		break;
1128f10485e7SMark Brown 	case SNDRV_PCM_FORMAT_S24_LE:
1129f10485e7SMark Brown 		audio1 |= WM8990_AIF_WL_24BITS;
1130f10485e7SMark Brown 		break;
1131f10485e7SMark Brown 	case SNDRV_PCM_FORMAT_S32_LE:
1132f10485e7SMark Brown 		audio1 |= WM8990_AIF_WL_32BITS;
1133f10485e7SMark Brown 		break;
1134f10485e7SMark Brown 	}
1135f10485e7SMark Brown 
11368d50e447SMark Brown 	snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
1137f10485e7SMark Brown 	return 0;
1138f10485e7SMark Brown }
1139f10485e7SMark Brown 
1140e550e17fSLiam Girdwood static int wm8990_mute(struct snd_soc_dai *dai, int mute)
1141f10485e7SMark Brown {
1142f10485e7SMark Brown 	struct snd_soc_codec *codec = dai->codec;
1143f10485e7SMark Brown 	u16 val;
1144f10485e7SMark Brown 
11458d50e447SMark Brown 	val  = snd_soc_read(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
1146f10485e7SMark Brown 
1147f10485e7SMark Brown 	if (mute)
11488d50e447SMark Brown 		snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
1149f10485e7SMark Brown 	else
11508d50e447SMark Brown 		snd_soc_write(codec, WM8990_DAC_CTRL, val);
1151f10485e7SMark Brown 
1152f10485e7SMark Brown 	return 0;
1153f10485e7SMark Brown }
1154f10485e7SMark Brown 
1155f10485e7SMark Brown static int wm8990_set_bias_level(struct snd_soc_codec *codec,
1156f10485e7SMark Brown 	enum snd_soc_bias_level level)
1157f10485e7SMark Brown {
1158f10485e7SMark Brown 	u16 val;
1159f10485e7SMark Brown 
1160f10485e7SMark Brown 	switch (level) {
1161f10485e7SMark Brown 	case SND_SOC_BIAS_ON:
1162f10485e7SMark Brown 		break;
11632adb9833SMark Brown 
1164f10485e7SMark Brown 	case SND_SOC_BIAS_PREPARE:
11652adb9833SMark Brown 		/* VMID=2*50k */
11668d50e447SMark Brown 		val = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_1) &
11672adb9833SMark Brown 			~WM8990_VMID_MODE_MASK;
11688d50e447SMark Brown 		snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x2);
1169f10485e7SMark Brown 		break;
11702adb9833SMark Brown 
1171f10485e7SMark Brown 	case SND_SOC_BIAS_STANDBY:
1172f10485e7SMark Brown 		if (codec->bias_level == SND_SOC_BIAS_OFF) {
1173f10485e7SMark Brown 			/* Enable all output discharge bits */
11748d50e447SMark Brown 			snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
1175f10485e7SMark Brown 				WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
1176f10485e7SMark Brown 				WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
1177f10485e7SMark Brown 				WM8990_DIS_ROUT);
1178f10485e7SMark Brown 
1179f10485e7SMark Brown 			/* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
11808d50e447SMark Brown 			snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
1181f10485e7SMark Brown 				     WM8990_BUFDCOPEN | WM8990_POBCTRL |
1182f10485e7SMark Brown 				     WM8990_VMIDTOG);
1183f10485e7SMark Brown 
1184f10485e7SMark Brown 			/* Delay to allow output caps to discharge */
1185f10485e7SMark Brown 			msleep(msecs_to_jiffies(300));
1186f10485e7SMark Brown 
1187f10485e7SMark Brown 			/* Disable VMIDTOG */
11888d50e447SMark Brown 			snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
1189f10485e7SMark Brown 				     WM8990_BUFDCOPEN | WM8990_POBCTRL);
1190f10485e7SMark Brown 
1191f10485e7SMark Brown 			/* disable all output discharge bits */
11928d50e447SMark Brown 			snd_soc_write(codec, WM8990_ANTIPOP1, 0);
1193f10485e7SMark Brown 
1194f10485e7SMark Brown 			/* Enable outputs */
11958d50e447SMark Brown 			snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
1196f10485e7SMark Brown 
1197f10485e7SMark Brown 			msleep(msecs_to_jiffies(50));
1198f10485e7SMark Brown 
1199f10485e7SMark Brown 			/* Enable VMID at 2x50k */
12008d50e447SMark Brown 			snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
1201f10485e7SMark Brown 
1202f10485e7SMark Brown 			msleep(msecs_to_jiffies(100));
1203f10485e7SMark Brown 
1204f10485e7SMark Brown 			/* Enable VREF */
12058d50e447SMark Brown 			snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
1206f10485e7SMark Brown 
1207f10485e7SMark Brown 			msleep(msecs_to_jiffies(600));
1208f10485e7SMark Brown 
1209f10485e7SMark Brown 			/* Enable BUFIOEN */
12108d50e447SMark Brown 			snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
1211f10485e7SMark Brown 				     WM8990_BUFDCOPEN | WM8990_POBCTRL |
1212f10485e7SMark Brown 				     WM8990_BUFIOEN);
1213f10485e7SMark Brown 
1214f10485e7SMark Brown 			/* Disable outputs */
12158d50e447SMark Brown 			snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
1216f10485e7SMark Brown 
1217f10485e7SMark Brown 			/* disable POBCTRL, SOFT_ST and BUFDCOPEN */
12188d50e447SMark Brown 			snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
1219f10485e7SMark Brown 
1220be1b87c7SMark Brown 			/* Enable workaround for ADC clocking issue. */
12218d50e447SMark Brown 			snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0x2);
12228d50e447SMark Brown 			snd_soc_write(codec, WM8990_EXT_CTL1, 0xa003);
12238d50e447SMark Brown 			snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0);
1224f10485e7SMark Brown 		}
12252adb9833SMark Brown 
12262adb9833SMark Brown 		/* VMID=2*250k */
12278d50e447SMark Brown 		val = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_1) &
12282adb9833SMark Brown 			~WM8990_VMID_MODE_MASK;
12298d50e447SMark Brown 		snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x4);
1230f10485e7SMark Brown 		break;
1231f10485e7SMark Brown 
1232f10485e7SMark Brown 	case SND_SOC_BIAS_OFF:
1233f10485e7SMark Brown 		/* Enable POBCTRL and SOFT_ST */
12348d50e447SMark Brown 		snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
1235f10485e7SMark Brown 			WM8990_POBCTRL | WM8990_BUFIOEN);
1236f10485e7SMark Brown 
1237f10485e7SMark Brown 		/* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
12388d50e447SMark Brown 		snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
1239f10485e7SMark Brown 			WM8990_BUFDCOPEN | WM8990_POBCTRL |
1240f10485e7SMark Brown 			WM8990_BUFIOEN);
1241f10485e7SMark Brown 
1242f10485e7SMark Brown 		/* mute DAC */
12438d50e447SMark Brown 		val = snd_soc_read(codec, WM8990_DAC_CTRL);
12448d50e447SMark Brown 		snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
1245f10485e7SMark Brown 
1246f10485e7SMark Brown 		/* Enable any disabled outputs */
12478d50e447SMark Brown 		snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
1248f10485e7SMark Brown 
1249f10485e7SMark Brown 		/* Disable VMID */
12508d50e447SMark Brown 		snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
1251f10485e7SMark Brown 
1252f10485e7SMark Brown 		msleep(msecs_to_jiffies(300));
1253f10485e7SMark Brown 
1254f10485e7SMark Brown 		/* Enable all output discharge bits */
12558d50e447SMark Brown 		snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
1256f10485e7SMark Brown 			WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
1257f10485e7SMark Brown 			WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
1258f10485e7SMark Brown 			WM8990_DIS_ROUT);
1259f10485e7SMark Brown 
1260f10485e7SMark Brown 		/* Disable VREF */
12618d50e447SMark Brown 		snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
1262f10485e7SMark Brown 
1263f10485e7SMark Brown 		/* disable POBCTRL, SOFT_ST and BUFDCOPEN */
12648d50e447SMark Brown 		snd_soc_write(codec, WM8990_ANTIPOP2, 0x0);
1265f10485e7SMark Brown 		break;
1266f10485e7SMark Brown 	}
1267f10485e7SMark Brown 
1268f10485e7SMark Brown 	codec->bias_level = level;
1269f10485e7SMark Brown 	return 0;
1270f10485e7SMark Brown }
1271f10485e7SMark Brown 
1272f10485e7SMark Brown #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
1273f10485e7SMark Brown 	SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
1274f10485e7SMark Brown 	SNDRV_PCM_RATE_48000)
1275f10485e7SMark Brown 
1276f10485e7SMark Brown #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
1277f10485e7SMark Brown 	SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1278f10485e7SMark Brown 
1279f10485e7SMark Brown /*
1280f10485e7SMark Brown  * The WM8990 supports 2 different and mutually exclusive DAI
1281f10485e7SMark Brown  * configurations.
1282f10485e7SMark Brown  *
1283f10485e7SMark Brown  * 1. ADC/DAC on Primary Interface
1284f10485e7SMark Brown  * 2. ADC on Primary Interface/DAC on secondary
1285f10485e7SMark Brown  */
12866335d055SEric Miao static struct snd_soc_dai_ops wm8990_dai_ops = {
12876335d055SEric Miao 	.hw_params	= wm8990_hw_params,
12886335d055SEric Miao 	.digital_mute	= wm8990_mute,
12896335d055SEric Miao 	.set_fmt	= wm8990_set_dai_fmt,
12906335d055SEric Miao 	.set_clkdiv	= wm8990_set_dai_clkdiv,
12916335d055SEric Miao 	.set_pll	= wm8990_set_dai_pll,
12926335d055SEric Miao 	.set_sysclk	= wm8990_set_dai_sysclk,
12936335d055SEric Miao };
12946335d055SEric Miao 
1295e550e17fSLiam Girdwood struct snd_soc_dai wm8990_dai = {
1296f10485e7SMark Brown /* ADC/DAC on primary */
1297f10485e7SMark Brown 	.name = "WM8990 ADC/DAC Primary",
1298f10485e7SMark Brown 	.id = 1,
1299f10485e7SMark Brown 	.playback = {
1300f10485e7SMark Brown 		.stream_name = "Playback",
1301f10485e7SMark Brown 		.channels_min = 1,
1302f10485e7SMark Brown 		.channels_max = 2,
1303f10485e7SMark Brown 		.rates = WM8990_RATES,
1304f10485e7SMark Brown 		.formats = WM8990_FORMATS,},
1305f10485e7SMark Brown 	.capture = {
1306f10485e7SMark Brown 		.stream_name = "Capture",
1307f10485e7SMark Brown 		.channels_min = 1,
1308f10485e7SMark Brown 		.channels_max = 2,
1309f10485e7SMark Brown 		.rates = WM8990_RATES,
1310f10485e7SMark Brown 		.formats = WM8990_FORMATS,},
13116335d055SEric Miao 	.ops = &wm8990_dai_ops,
1312f10485e7SMark Brown };
1313f10485e7SMark Brown EXPORT_SYMBOL_GPL(wm8990_dai);
1314f10485e7SMark Brown 
1315f10485e7SMark Brown static int wm8990_suspend(struct platform_device *pdev, pm_message_t state)
1316f10485e7SMark Brown {
1317f10485e7SMark Brown 	struct snd_soc_device *socdev = platform_get_drvdata(pdev);
13186627a653SMark Brown 	struct snd_soc_codec *codec = socdev->card->codec;
1319f10485e7SMark Brown 
1320f10485e7SMark Brown 	wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
1321f10485e7SMark Brown 	return 0;
1322f10485e7SMark Brown }
1323f10485e7SMark Brown 
1324f10485e7SMark Brown static int wm8990_resume(struct platform_device *pdev)
1325f10485e7SMark Brown {
1326f10485e7SMark Brown 	struct snd_soc_device *socdev = platform_get_drvdata(pdev);
13276627a653SMark Brown 	struct snd_soc_codec *codec = socdev->card->codec;
1328f10485e7SMark Brown 	int i;
1329f10485e7SMark Brown 	u8 data[2];
1330f10485e7SMark Brown 	u16 *cache = codec->reg_cache;
1331f10485e7SMark Brown 
1332f10485e7SMark Brown 	/* Sync reg_cache with the hardware */
1333f10485e7SMark Brown 	for (i = 0; i < ARRAY_SIZE(wm8990_reg); i++) {
1334f10485e7SMark Brown 		if (i + 1 == WM8990_RESET)
1335f10485e7SMark Brown 			continue;
1336f10485e7SMark Brown 		data[0] = ((i + 1) << 1) | ((cache[i] >> 8) & 0x0001);
1337f10485e7SMark Brown 		data[1] = cache[i] & 0x00ff;
1338f10485e7SMark Brown 		codec->hw_write(codec->control_data, data, 2);
1339f10485e7SMark Brown 	}
1340f10485e7SMark Brown 
1341f10485e7SMark Brown 	wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1342f10485e7SMark Brown 	return 0;
1343f10485e7SMark Brown }
1344f10485e7SMark Brown 
1345f10485e7SMark Brown /*
1346f10485e7SMark Brown  * initialise the WM8990 driver
1347f10485e7SMark Brown  * register the mixer and dsp interfaces with the kernel
1348f10485e7SMark Brown  */
1349f10485e7SMark Brown static int wm8990_init(struct snd_soc_device *socdev)
1350f10485e7SMark Brown {
13516627a653SMark Brown 	struct snd_soc_codec *codec = socdev->card->codec;
1352f10485e7SMark Brown 	u16 reg;
1353f10485e7SMark Brown 	int ret = 0;
1354f10485e7SMark Brown 
1355f10485e7SMark Brown 	codec->name = "WM8990";
1356f10485e7SMark Brown 	codec->owner = THIS_MODULE;
1357f10485e7SMark Brown 	codec->set_bias_level = wm8990_set_bias_level;
1358f10485e7SMark Brown 	codec->dai = &wm8990_dai;
1359f10485e7SMark Brown 	codec->num_dai = 2;
1360f10485e7SMark Brown 	codec->reg_cache_size = ARRAY_SIZE(wm8990_reg);
1361f10485e7SMark Brown 	codec->reg_cache = kmemdup(wm8990_reg, sizeof(wm8990_reg), GFP_KERNEL);
1362f10485e7SMark Brown 
1363f10485e7SMark Brown 	if (codec->reg_cache == NULL)
1364f10485e7SMark Brown 		return -ENOMEM;
1365f10485e7SMark Brown 
13668d50e447SMark Brown 	ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_I2C);
13678d50e447SMark Brown 	if (ret < 0) {
13688d50e447SMark Brown 		printk(KERN_ERR "wm8990: failed to set cache I/O: %d\n", ret);
13698d50e447SMark Brown 		goto pcm_err;
13708d50e447SMark Brown 	}
13718d50e447SMark Brown 
1372f10485e7SMark Brown 	wm8990_reset(codec);
1373f10485e7SMark Brown 
1374f10485e7SMark Brown 	/* register pcms */
1375f10485e7SMark Brown 	ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
1376f10485e7SMark Brown 	if (ret < 0) {
1377f10485e7SMark Brown 		printk(KERN_ERR "wm8990: failed to create pcms\n");
1378f10485e7SMark Brown 		goto pcm_err;
1379f10485e7SMark Brown 	}
1380f10485e7SMark Brown 
1381f10485e7SMark Brown 	/* charge output caps */
1382f10485e7SMark Brown 	codec->bias_level = SND_SOC_BIAS_OFF;
1383f10485e7SMark Brown 	wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1384f10485e7SMark Brown 
13858d50e447SMark Brown 	reg = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_4);
13868d50e447SMark Brown 	snd_soc_write(codec, WM8990_AUDIO_INTERFACE_4, reg | WM8990_ALRCGPIO1);
1387f10485e7SMark Brown 
13888d50e447SMark Brown 	reg = snd_soc_read(codec, WM8990_GPIO1_GPIO2) &
1389f10485e7SMark Brown 		~WM8990_GPIO1_SEL_MASK;
13908d50e447SMark Brown 	snd_soc_write(codec, WM8990_GPIO1_GPIO2, reg | 1);
1391f10485e7SMark Brown 
13928d50e447SMark Brown 	reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
13938d50e447SMark Brown 	snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg | WM8990_OPCLK_ENA);
1394f10485e7SMark Brown 
13958d50e447SMark Brown 	snd_soc_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
13968d50e447SMark Brown 	snd_soc_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
1397f10485e7SMark Brown 
13983e8e1952SIan Molton 	snd_soc_add_controls(codec, wm8990_snd_controls,
13993e8e1952SIan Molton 				ARRAY_SIZE(wm8990_snd_controls));
1400f10485e7SMark Brown 	wm8990_add_widgets(codec);
1401fe3e78e0SMark Brown 
1402f10485e7SMark Brown 	return ret;
1403f10485e7SMark Brown 
1404f10485e7SMark Brown pcm_err:
1405f10485e7SMark Brown 	kfree(codec->reg_cache);
1406f10485e7SMark Brown 	return ret;
1407f10485e7SMark Brown }
1408f10485e7SMark Brown 
1409f10485e7SMark Brown /* If the i2c layer weren't so broken, we could pass this kind of data
1410f10485e7SMark Brown    around */
1411f10485e7SMark Brown static struct snd_soc_device *wm8990_socdev;
1412f10485e7SMark Brown 
1413f10485e7SMark Brown #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1414f10485e7SMark Brown 
1415f10485e7SMark Brown /*
1416f10485e7SMark Brown  * WM891 2 wire address is determined by GPIO5
1417f10485e7SMark Brown  * state during powerup.
1418f10485e7SMark Brown  *    low  = 0x34
1419f10485e7SMark Brown  *    high = 0x36
1420f10485e7SMark Brown  */
1421f10485e7SMark Brown 
1422e5d3fd38SJean Delvare static int wm8990_i2c_probe(struct i2c_client *i2c,
1423e5d3fd38SJean Delvare 			    const struct i2c_device_id *id)
1424f10485e7SMark Brown {
1425f10485e7SMark Brown 	struct snd_soc_device *socdev = wm8990_socdev;
14266627a653SMark Brown 	struct snd_soc_codec *codec = socdev->card->codec;
1427f10485e7SMark Brown 	int ret;
1428f10485e7SMark Brown 
1429f10485e7SMark Brown 	i2c_set_clientdata(i2c, codec);
1430f10485e7SMark Brown 	codec->control_data = i2c;
1431f10485e7SMark Brown 
1432f10485e7SMark Brown 	ret = wm8990_init(socdev);
1433e5d3fd38SJean Delvare 	if (ret < 0)
1434a5c95e90SMark Brown 		pr_err("failed to initialise WM8990\n");
1435f10485e7SMark Brown 
1436f10485e7SMark Brown 	return ret;
1437f10485e7SMark Brown }
1438f10485e7SMark Brown 
1439e5d3fd38SJean Delvare static int wm8990_i2c_remove(struct i2c_client *client)
1440f10485e7SMark Brown {
1441f10485e7SMark Brown 	struct snd_soc_codec *codec = i2c_get_clientdata(client);
1442f10485e7SMark Brown 	kfree(codec->reg_cache);
1443f10485e7SMark Brown 	return 0;
1444f10485e7SMark Brown }
1445f10485e7SMark Brown 
1446e5d3fd38SJean Delvare static const struct i2c_device_id wm8990_i2c_id[] = {
1447e5d3fd38SJean Delvare 	{ "wm8990", 0 },
1448e5d3fd38SJean Delvare 	{ }
1449e5d3fd38SJean Delvare };
1450e5d3fd38SJean Delvare MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
1451f10485e7SMark Brown 
1452f10485e7SMark Brown static struct i2c_driver wm8990_i2c_driver = {
1453f10485e7SMark Brown 	.driver = {
1454f10485e7SMark Brown 		.name = "WM8990 I2C Codec",
1455f10485e7SMark Brown 		.owner = THIS_MODULE,
1456f10485e7SMark Brown 	},
1457e5d3fd38SJean Delvare 	.probe =    wm8990_i2c_probe,
1458e5d3fd38SJean Delvare 	.remove =   wm8990_i2c_remove,
1459e5d3fd38SJean Delvare 	.id_table = wm8990_i2c_id,
1460f10485e7SMark Brown };
1461f10485e7SMark Brown 
1462e5d3fd38SJean Delvare static int wm8990_add_i2c_device(struct platform_device *pdev,
1463e5d3fd38SJean Delvare 				 const struct wm8990_setup_data *setup)
1464e5d3fd38SJean Delvare {
1465e5d3fd38SJean Delvare 	struct i2c_board_info info;
1466e5d3fd38SJean Delvare 	struct i2c_adapter *adapter;
1467e5d3fd38SJean Delvare 	struct i2c_client *client;
1468e5d3fd38SJean Delvare 	int ret;
1469e5d3fd38SJean Delvare 
1470e5d3fd38SJean Delvare 	ret = i2c_add_driver(&wm8990_i2c_driver);
1471e5d3fd38SJean Delvare 	if (ret != 0) {
1472e5d3fd38SJean Delvare 		dev_err(&pdev->dev, "can't add i2c driver\n");
1473e5d3fd38SJean Delvare 		return ret;
1474e5d3fd38SJean Delvare 	}
1475e5d3fd38SJean Delvare 
1476e5d3fd38SJean Delvare 	memset(&info, 0, sizeof(struct i2c_board_info));
1477e5d3fd38SJean Delvare 	info.addr = setup->i2c_address;
1478e5d3fd38SJean Delvare 	strlcpy(info.type, "wm8990", I2C_NAME_SIZE);
1479e5d3fd38SJean Delvare 
1480e5d3fd38SJean Delvare 	adapter = i2c_get_adapter(setup->i2c_bus);
1481e5d3fd38SJean Delvare 	if (!adapter) {
1482e5d3fd38SJean Delvare 		dev_err(&pdev->dev, "can't get i2c adapter %d\n",
1483e5d3fd38SJean Delvare 			setup->i2c_bus);
1484e5d3fd38SJean Delvare 		goto err_driver;
1485e5d3fd38SJean Delvare 	}
1486e5d3fd38SJean Delvare 
1487e5d3fd38SJean Delvare 	client = i2c_new_device(adapter, &info);
1488e5d3fd38SJean Delvare 	i2c_put_adapter(adapter);
1489e5d3fd38SJean Delvare 	if (!client) {
1490e5d3fd38SJean Delvare 		dev_err(&pdev->dev, "can't add i2c device at 0x%x\n",
1491e5d3fd38SJean Delvare 			(unsigned int)info.addr);
1492e5d3fd38SJean Delvare 		goto err_driver;
1493e5d3fd38SJean Delvare 	}
1494e5d3fd38SJean Delvare 
1495e5d3fd38SJean Delvare 	return 0;
1496e5d3fd38SJean Delvare 
1497e5d3fd38SJean Delvare err_driver:
1498e5d3fd38SJean Delvare 	i2c_del_driver(&wm8990_i2c_driver);
1499e5d3fd38SJean Delvare 	return -ENODEV;
1500e5d3fd38SJean Delvare }
1501f10485e7SMark Brown #endif
1502f10485e7SMark Brown 
1503f10485e7SMark Brown static int wm8990_probe(struct platform_device *pdev)
1504f10485e7SMark Brown {
1505f10485e7SMark Brown 	struct snd_soc_device *socdev = platform_get_drvdata(pdev);
1506f10485e7SMark Brown 	struct wm8990_setup_data *setup;
1507f10485e7SMark Brown 	struct snd_soc_codec *codec;
1508f10485e7SMark Brown 	struct wm8990_priv *wm8990;
1509b7c9d852SMark Brown 	int ret;
1510f10485e7SMark Brown 
1511f10485e7SMark Brown 	setup = socdev->codec_data;
1512f10485e7SMark Brown 	codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
1513f10485e7SMark Brown 	if (codec == NULL)
1514f10485e7SMark Brown 		return -ENOMEM;
1515f10485e7SMark Brown 
1516f10485e7SMark Brown 	wm8990 = kzalloc(sizeof(struct wm8990_priv), GFP_KERNEL);
1517f10485e7SMark Brown 	if (wm8990 == NULL) {
1518f10485e7SMark Brown 		kfree(codec);
1519f10485e7SMark Brown 		return -ENOMEM;
1520f10485e7SMark Brown 	}
1521f10485e7SMark Brown 
1522b2c812e2SMark Brown 	snd_soc_codec_set_drvdata(codec, wm8990);
15236627a653SMark Brown 	socdev->card->codec = codec;
1524f10485e7SMark Brown 	mutex_init(&codec->mutex);
1525f10485e7SMark Brown 	INIT_LIST_HEAD(&codec->dapm_widgets);
1526f10485e7SMark Brown 	INIT_LIST_HEAD(&codec->dapm_paths);
1527f10485e7SMark Brown 	wm8990_socdev = socdev;
1528f10485e7SMark Brown 
1529b7c9d852SMark Brown 	ret = -ENODEV;
1530b7c9d852SMark Brown 
1531f10485e7SMark Brown #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1532f10485e7SMark Brown 	if (setup->i2c_address) {
1533f10485e7SMark Brown 		codec->hw_write = (hw_write_t)i2c_master_send;
1534e5d3fd38SJean Delvare 		ret = wm8990_add_i2c_device(pdev, setup);
1535f10485e7SMark Brown 	}
1536f10485e7SMark Brown #endif
15373051e41aSJean Delvare 
15383051e41aSJean Delvare 	if (ret != 0) {
1539b2c812e2SMark Brown 		kfree(snd_soc_codec_get_drvdata(codec));
15403051e41aSJean Delvare 		kfree(codec);
15413051e41aSJean Delvare 	}
1542f10485e7SMark Brown 	return ret;
1543f10485e7SMark Brown }
1544f10485e7SMark Brown 
1545f10485e7SMark Brown /* power down chip */
1546f10485e7SMark Brown static int wm8990_remove(struct platform_device *pdev)
1547f10485e7SMark Brown {
1548f10485e7SMark Brown 	struct snd_soc_device *socdev = platform_get_drvdata(pdev);
15496627a653SMark Brown 	struct snd_soc_codec *codec = socdev->card->codec;
1550f10485e7SMark Brown 
1551f10485e7SMark Brown 	if (codec->control_data)
1552f10485e7SMark Brown 		wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
1553f10485e7SMark Brown 	snd_soc_free_pcms(socdev);
1554f10485e7SMark Brown 	snd_soc_dapm_free(socdev);
1555f10485e7SMark Brown #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1556e5d3fd38SJean Delvare 	i2c_unregister_device(codec->control_data);
1557f10485e7SMark Brown 	i2c_del_driver(&wm8990_i2c_driver);
1558f10485e7SMark Brown #endif
1559b2c812e2SMark Brown 	kfree(snd_soc_codec_get_drvdata(codec));
1560f10485e7SMark Brown 	kfree(codec);
1561f10485e7SMark Brown 
1562f10485e7SMark Brown 	return 0;
1563f10485e7SMark Brown }
1564f10485e7SMark Brown 
1565f10485e7SMark Brown struct snd_soc_codec_device soc_codec_dev_wm8990 = {
1566f10485e7SMark Brown 	.probe =	wm8990_probe,
1567f10485e7SMark Brown 	.remove =	wm8990_remove,
1568f10485e7SMark Brown 	.suspend =	wm8990_suspend,
1569f10485e7SMark Brown 	.resume =	wm8990_resume,
1570f10485e7SMark Brown };
1571f10485e7SMark Brown EXPORT_SYMBOL_GPL(soc_codec_dev_wm8990);
1572f10485e7SMark Brown 
1573c9b3a40fSTakashi Iwai static int __init wm8990_modinit(void)
157464089b84SMark Brown {
157564089b84SMark Brown 	return snd_soc_register_dai(&wm8990_dai);
157664089b84SMark Brown }
157764089b84SMark Brown module_init(wm8990_modinit);
157864089b84SMark Brown 
157964089b84SMark Brown static void __exit wm8990_exit(void)
158064089b84SMark Brown {
158164089b84SMark Brown 	snd_soc_unregister_dai(&wm8990_dai);
158264089b84SMark Brown }
158364089b84SMark Brown module_exit(wm8990_exit);
158464089b84SMark Brown 
1585f10485e7SMark Brown MODULE_DESCRIPTION("ASoC WM8990 driver");
1586f10485e7SMark Brown MODULE_AUTHOR("Liam Girdwood");
1587f10485e7SMark Brown MODULE_LICENSE("GPL");
1588