xref: /linux/sound/soc/codecs/wm8988.c (revision e58e871becec2d3b04ed91c0c16fe8deac9c9dfa)
1 /*
2  * wm8988.c -- WM8988 ALSA SoC audio driver
3  *
4  * Copyright 2009 Wolfson Microelectronics plc
5  * Copyright 2005 Openedhand Ltd.
6  *
7  * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License version 2 as
11  * published by the Free Software Foundation.
12  */
13 
14 #include <linux/module.h>
15 #include <linux/moduleparam.h>
16 #include <linux/init.h>
17 #include <linux/delay.h>
18 #include <linux/pm.h>
19 #include <linux/i2c.h>
20 #include <linux/spi/spi.h>
21 #include <linux/slab.h>
22 #include <sound/core.h>
23 #include <sound/pcm.h>
24 #include <sound/pcm_params.h>
25 #include <sound/tlv.h>
26 #include <sound/soc.h>
27 #include <sound/initval.h>
28 
29 #include "wm8988.h"
30 
31 /*
32  * wm8988 register cache
33  * We can't read the WM8988 register space when we
34  * are using 2 wire for device control, so we cache them instead.
35  */
36 static const struct reg_default wm8988_reg_defaults[] = {
37 	{ 0, 0x0097 },
38 	{ 1, 0x0097 },
39 	{ 2, 0x0079 },
40 	{ 3, 0x0079 },
41 	{ 5, 0x0008 },
42 	{ 7, 0x000a },
43 	{ 8, 0x0000 },
44 	{ 10, 0x00ff },
45 	{ 11, 0x00ff },
46 	{ 12, 0x000f },
47 	{ 13, 0x000f },
48 	{ 16, 0x0000 },
49 	{ 17, 0x007b },
50 	{ 18, 0x0000 },
51 	{ 19, 0x0032 },
52 	{ 20, 0x0000 },
53 	{ 21, 0x00c3 },
54 	{ 22, 0x00c3 },
55 	{ 23, 0x00c0 },
56 	{ 24, 0x0000 },
57 	{ 25, 0x0000 },
58 	{ 26, 0x0000 },
59 	{ 27, 0x0000 },
60 	{ 31, 0x0000 },
61 	{ 32, 0x0000 },
62 	{ 33, 0x0000 },
63 	{ 34, 0x0050 },
64 	{ 35, 0x0050 },
65 	{ 36, 0x0050 },
66 	{ 37, 0x0050 },
67 	{ 40, 0x0079 },
68 	{ 41, 0x0079 },
69 	{ 42, 0x0079 },
70 };
71 
72 static bool wm8988_writeable(struct device *dev, unsigned int reg)
73 {
74 	switch (reg) {
75 	case WM8988_LINVOL:
76 	case WM8988_RINVOL:
77 	case WM8988_LOUT1V:
78 	case WM8988_ROUT1V:
79 	case WM8988_ADCDAC:
80 	case WM8988_IFACE:
81 	case WM8988_SRATE:
82 	case WM8988_LDAC:
83 	case WM8988_RDAC:
84 	case WM8988_BASS:
85 	case WM8988_TREBLE:
86 	case WM8988_RESET:
87 	case WM8988_3D:
88 	case WM8988_ALC1:
89 	case WM8988_ALC2:
90 	case WM8988_ALC3:
91 	case WM8988_NGATE:
92 	case WM8988_LADC:
93 	case WM8988_RADC:
94 	case WM8988_ADCTL1:
95 	case WM8988_ADCTL2:
96 	case WM8988_PWR1:
97 	case WM8988_PWR2:
98 	case WM8988_ADCTL3:
99 	case WM8988_ADCIN:
100 	case WM8988_LADCIN:
101 	case WM8988_RADCIN:
102 	case WM8988_LOUTM1:
103 	case WM8988_LOUTM2:
104 	case WM8988_ROUTM1:
105 	case WM8988_ROUTM2:
106 	case WM8988_LOUT2V:
107 	case WM8988_ROUT2V:
108 	case WM8988_LPPB:
109 		return true;
110 	default:
111 		return false;
112 	}
113 }
114 
115 /* codec private data */
116 struct wm8988_priv {
117 	struct regmap *regmap;
118 	unsigned int sysclk;
119 	const struct snd_pcm_hw_constraint_list *sysclk_constraints;
120 };
121 
122 #define wm8988_reset(c)	snd_soc_write(c, WM8988_RESET, 0)
123 
124 /*
125  * WM8988 Controls
126  */
127 
128 static const char *bass_boost_txt[] = {"Linear Control", "Adaptive Boost"};
129 static SOC_ENUM_SINGLE_DECL(bass_boost,
130 			    WM8988_BASS, 7, bass_boost_txt);
131 
132 static const char *bass_filter_txt[] = { "130Hz @ 48kHz", "200Hz @ 48kHz" };
133 static SOC_ENUM_SINGLE_DECL(bass_filter,
134 			    WM8988_BASS, 6, bass_filter_txt);
135 
136 static const char *treble_txt[] = {"8kHz", "4kHz"};
137 static SOC_ENUM_SINGLE_DECL(treble,
138 			    WM8988_TREBLE, 6, treble_txt);
139 
140 static const char *stereo_3d_lc_txt[] = {"200Hz", "500Hz"};
141 static SOC_ENUM_SINGLE_DECL(stereo_3d_lc,
142 			    WM8988_3D, 5, stereo_3d_lc_txt);
143 
144 static const char *stereo_3d_uc_txt[] = {"2.2kHz", "1.5kHz"};
145 static SOC_ENUM_SINGLE_DECL(stereo_3d_uc,
146 			    WM8988_3D, 6, stereo_3d_uc_txt);
147 
148 static const char *stereo_3d_func_txt[] = {"Capture", "Playback"};
149 static SOC_ENUM_SINGLE_DECL(stereo_3d_func,
150 			    WM8988_3D, 7, stereo_3d_func_txt);
151 
152 static const char *alc_func_txt[] = {"Off", "Right", "Left", "Stereo"};
153 static SOC_ENUM_SINGLE_DECL(alc_func,
154 			    WM8988_ALC1, 7, alc_func_txt);
155 
156 static const char *ng_type_txt[] = {"Constant PGA Gain",
157 				    "Mute ADC Output"};
158 static SOC_ENUM_SINGLE_DECL(ng_type,
159 			    WM8988_NGATE, 1, ng_type_txt);
160 
161 static const char *deemph_txt[] = {"None", "32Khz", "44.1Khz", "48Khz"};
162 static SOC_ENUM_SINGLE_DECL(deemph,
163 			    WM8988_ADCDAC, 1, deemph_txt);
164 
165 static const char *adcpol_txt[] = {"Normal", "L Invert", "R Invert",
166 				   "L + R Invert"};
167 static SOC_ENUM_SINGLE_DECL(adcpol,
168 			    WM8988_ADCDAC, 5, adcpol_txt);
169 
170 static const DECLARE_TLV_DB_SCALE(pga_tlv, -1725, 75, 0);
171 static const DECLARE_TLV_DB_SCALE(adc_tlv, -9750, 50, 1);
172 static const DECLARE_TLV_DB_SCALE(dac_tlv, -12750, 50, 1);
173 static const DECLARE_TLV_DB_SCALE(out_tlv, -12100, 100, 1);
174 static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
175 
176 static const struct snd_kcontrol_new wm8988_snd_controls[] = {
177 
178 SOC_ENUM("Bass Boost", bass_boost),
179 SOC_ENUM("Bass Filter", bass_filter),
180 SOC_SINGLE("Bass Volume", WM8988_BASS, 0, 15, 1),
181 
182 SOC_SINGLE("Treble Volume", WM8988_TREBLE, 0, 15, 0),
183 SOC_ENUM("Treble Cut-off", treble),
184 
185 SOC_SINGLE("3D Switch", WM8988_3D, 0, 1, 0),
186 SOC_SINGLE("3D Volume", WM8988_3D, 1, 15, 0),
187 SOC_ENUM("3D Lower Cut-off", stereo_3d_lc),
188 SOC_ENUM("3D Upper Cut-off", stereo_3d_uc),
189 SOC_ENUM("3D Mode", stereo_3d_func),
190 
191 SOC_SINGLE("ALC Capture Target Volume", WM8988_ALC1, 0, 7, 0),
192 SOC_SINGLE("ALC Capture Max Volume", WM8988_ALC1, 4, 7, 0),
193 SOC_ENUM("ALC Capture Function", alc_func),
194 SOC_SINGLE("ALC Capture ZC Switch", WM8988_ALC2, 7, 1, 0),
195 SOC_SINGLE("ALC Capture Hold Time", WM8988_ALC2, 0, 15, 0),
196 SOC_SINGLE("ALC Capture Decay Time", WM8988_ALC3, 4, 15, 0),
197 SOC_SINGLE("ALC Capture Attack Time", WM8988_ALC3, 0, 15, 0),
198 SOC_SINGLE("ALC Capture NG Threshold", WM8988_NGATE, 3, 31, 0),
199 SOC_ENUM("ALC Capture NG Type", ng_type),
200 SOC_SINGLE("ALC Capture NG Switch", WM8988_NGATE, 0, 1, 0),
201 
202 SOC_SINGLE("ZC Timeout Switch", WM8988_ADCTL1, 0, 1, 0),
203 
204 SOC_DOUBLE_R_TLV("Capture Digital Volume", WM8988_LADC, WM8988_RADC,
205 		 0, 255, 0, adc_tlv),
206 SOC_DOUBLE_R_TLV("Capture Volume", WM8988_LINVOL, WM8988_RINVOL,
207 		 0, 63, 0, pga_tlv),
208 SOC_DOUBLE_R("Capture ZC Switch", WM8988_LINVOL, WM8988_RINVOL, 6, 1, 0),
209 SOC_DOUBLE_R("Capture Switch", WM8988_LINVOL, WM8988_RINVOL, 7, 1, 1),
210 
211 SOC_ENUM("Playback De-emphasis", deemph),
212 
213 SOC_ENUM("Capture Polarity", adcpol),
214 SOC_SINGLE("Playback 6dB Attenuate", WM8988_ADCDAC, 7, 1, 0),
215 SOC_SINGLE("Capture 6dB Attenuate", WM8988_ADCDAC, 8, 1, 0),
216 
217 SOC_DOUBLE_R_TLV("PCM Volume", WM8988_LDAC, WM8988_RDAC, 0, 255, 0, dac_tlv),
218 
219 SOC_SINGLE_TLV("Left Mixer Left Bypass Volume", WM8988_LOUTM1, 4, 7, 1,
220 	       bypass_tlv),
221 SOC_SINGLE_TLV("Left Mixer Right Bypass Volume", WM8988_LOUTM2, 4, 7, 1,
222 	       bypass_tlv),
223 SOC_SINGLE_TLV("Right Mixer Left Bypass Volume", WM8988_ROUTM1, 4, 7, 1,
224 	       bypass_tlv),
225 SOC_SINGLE_TLV("Right Mixer Right Bypass Volume", WM8988_ROUTM2, 4, 7, 1,
226 	       bypass_tlv),
227 
228 SOC_DOUBLE_R("Output 1 Playback ZC Switch", WM8988_LOUT1V,
229 	     WM8988_ROUT1V, 7, 1, 0),
230 SOC_DOUBLE_R_TLV("Output 1 Playback Volume", WM8988_LOUT1V, WM8988_ROUT1V,
231 		 0, 127, 0, out_tlv),
232 
233 SOC_DOUBLE_R("Output 2 Playback ZC Switch", WM8988_LOUT2V,
234 	     WM8988_ROUT2V, 7, 1, 0),
235 SOC_DOUBLE_R_TLV("Output 2 Playback Volume", WM8988_LOUT2V, WM8988_ROUT2V,
236 		 0, 127, 0, out_tlv),
237 
238 };
239 
240 /*
241  * DAPM Controls
242  */
243 
244 static int wm8988_lrc_control(struct snd_soc_dapm_widget *w,
245 			      struct snd_kcontrol *kcontrol, int event)
246 {
247 	struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
248 	u16 adctl2 = snd_soc_read(codec, WM8988_ADCTL2);
249 
250 	/* Use the DAC to gate LRC if active, otherwise use ADC */
251 	if (snd_soc_read(codec, WM8988_PWR2) & 0x180)
252 		adctl2 &= ~0x4;
253 	else
254 		adctl2 |= 0x4;
255 
256 	return snd_soc_write(codec, WM8988_ADCTL2, adctl2);
257 }
258 
259 static const char *wm8988_line_texts[] = {
260 	"Line 1", "Line 2", "PGA", "Differential"};
261 
262 static const unsigned int wm8988_line_values[] = {
263 	0, 1, 3, 4};
264 
265 static const struct soc_enum wm8988_lline_enum =
266 	SOC_VALUE_ENUM_SINGLE(WM8988_LOUTM1, 0, 7,
267 			      ARRAY_SIZE(wm8988_line_texts),
268 			      wm8988_line_texts,
269 			      wm8988_line_values);
270 static const struct snd_kcontrol_new wm8988_left_line_controls =
271 	SOC_DAPM_ENUM("Route", wm8988_lline_enum);
272 
273 static const struct soc_enum wm8988_rline_enum =
274 	SOC_VALUE_ENUM_SINGLE(WM8988_ROUTM1, 0, 7,
275 			      ARRAY_SIZE(wm8988_line_texts),
276 			      wm8988_line_texts,
277 			      wm8988_line_values);
278 static const struct snd_kcontrol_new wm8988_right_line_controls =
279 	SOC_DAPM_ENUM("Route", wm8988_lline_enum);
280 
281 /* Left Mixer */
282 static const struct snd_kcontrol_new wm8988_left_mixer_controls[] = {
283 	SOC_DAPM_SINGLE("Playback Switch", WM8988_LOUTM1, 8, 1, 0),
284 	SOC_DAPM_SINGLE("Left Bypass Switch", WM8988_LOUTM1, 7, 1, 0),
285 	SOC_DAPM_SINGLE("Right Playback Switch", WM8988_LOUTM2, 8, 1, 0),
286 	SOC_DAPM_SINGLE("Right Bypass Switch", WM8988_LOUTM2, 7, 1, 0),
287 };
288 
289 /* Right Mixer */
290 static const struct snd_kcontrol_new wm8988_right_mixer_controls[] = {
291 	SOC_DAPM_SINGLE("Left Playback Switch", WM8988_ROUTM1, 8, 1, 0),
292 	SOC_DAPM_SINGLE("Left Bypass Switch", WM8988_ROUTM1, 7, 1, 0),
293 	SOC_DAPM_SINGLE("Playback Switch", WM8988_ROUTM2, 8, 1, 0),
294 	SOC_DAPM_SINGLE("Right Bypass Switch", WM8988_ROUTM2, 7, 1, 0),
295 };
296 
297 static const char *wm8988_pga_sel[] = {"Line 1", "Line 2", "Differential"};
298 static const unsigned int wm8988_pga_val[] = { 0, 1, 3 };
299 
300 /* Left PGA Mux */
301 static const struct soc_enum wm8988_lpga_enum =
302 	SOC_VALUE_ENUM_SINGLE(WM8988_LADCIN, 6, 3,
303 			      ARRAY_SIZE(wm8988_pga_sel),
304 			      wm8988_pga_sel,
305 			      wm8988_pga_val);
306 static const struct snd_kcontrol_new wm8988_left_pga_controls =
307 	SOC_DAPM_ENUM("Route", wm8988_lpga_enum);
308 
309 /* Right PGA Mux */
310 static const struct soc_enum wm8988_rpga_enum =
311 	SOC_VALUE_ENUM_SINGLE(WM8988_RADCIN, 6, 3,
312 			      ARRAY_SIZE(wm8988_pga_sel),
313 			      wm8988_pga_sel,
314 			      wm8988_pga_val);
315 static const struct snd_kcontrol_new wm8988_right_pga_controls =
316 	SOC_DAPM_ENUM("Route", wm8988_rpga_enum);
317 
318 /* Differential Mux */
319 static const char *wm8988_diff_sel[] = {"Line 1", "Line 2"};
320 static SOC_ENUM_SINGLE_DECL(diffmux,
321 			    WM8988_ADCIN, 8, wm8988_diff_sel);
322 static const struct snd_kcontrol_new wm8988_diffmux_controls =
323 	SOC_DAPM_ENUM("Route", diffmux);
324 
325 /* Mono ADC Mux */
326 static const char *wm8988_mono_mux[] = {"Stereo", "Mono (Left)",
327 	"Mono (Right)", "Digital Mono"};
328 static SOC_ENUM_SINGLE_DECL(monomux,
329 			    WM8988_ADCIN, 6, wm8988_mono_mux);
330 static const struct snd_kcontrol_new wm8988_monomux_controls =
331 	SOC_DAPM_ENUM("Route", monomux);
332 
333 static const struct snd_soc_dapm_widget wm8988_dapm_widgets[] = {
334 	SND_SOC_DAPM_SUPPLY("Mic Bias", WM8988_PWR1, 1, 0, NULL, 0),
335 
336 	SND_SOC_DAPM_MUX("Differential Mux", SND_SOC_NOPM, 0, 0,
337 		&wm8988_diffmux_controls),
338 	SND_SOC_DAPM_MUX("Left ADC Mux", SND_SOC_NOPM, 0, 0,
339 		&wm8988_monomux_controls),
340 	SND_SOC_DAPM_MUX("Right ADC Mux", SND_SOC_NOPM, 0, 0,
341 		&wm8988_monomux_controls),
342 
343 	SND_SOC_DAPM_MUX("Left PGA Mux", WM8988_PWR1, 5, 0,
344 		&wm8988_left_pga_controls),
345 	SND_SOC_DAPM_MUX("Right PGA Mux", WM8988_PWR1, 4, 0,
346 		&wm8988_right_pga_controls),
347 
348 	SND_SOC_DAPM_MUX("Left Line Mux", SND_SOC_NOPM, 0, 0,
349 		&wm8988_left_line_controls),
350 	SND_SOC_DAPM_MUX("Right Line Mux", SND_SOC_NOPM, 0, 0,
351 		&wm8988_right_line_controls),
352 
353 	SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8988_PWR1, 2, 0),
354 	SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8988_PWR1, 3, 0),
355 
356 	SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8988_PWR2, 7, 0),
357 	SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8988_PWR2, 8, 0),
358 
359 	SND_SOC_DAPM_MIXER("Left Mixer", SND_SOC_NOPM, 0, 0,
360 		&wm8988_left_mixer_controls[0],
361 		ARRAY_SIZE(wm8988_left_mixer_controls)),
362 	SND_SOC_DAPM_MIXER("Right Mixer", SND_SOC_NOPM, 0, 0,
363 		&wm8988_right_mixer_controls[0],
364 		ARRAY_SIZE(wm8988_right_mixer_controls)),
365 
366 	SND_SOC_DAPM_PGA("Right Out 2", WM8988_PWR2, 3, 0, NULL, 0),
367 	SND_SOC_DAPM_PGA("Left Out 2", WM8988_PWR2, 4, 0, NULL, 0),
368 	SND_SOC_DAPM_PGA("Right Out 1", WM8988_PWR2, 5, 0, NULL, 0),
369 	SND_SOC_DAPM_PGA("Left Out 1", WM8988_PWR2, 6, 0, NULL, 0),
370 
371 	SND_SOC_DAPM_POST("LRC control", wm8988_lrc_control),
372 
373 	SND_SOC_DAPM_OUTPUT("LOUT1"),
374 	SND_SOC_DAPM_OUTPUT("ROUT1"),
375 	SND_SOC_DAPM_OUTPUT("LOUT2"),
376 	SND_SOC_DAPM_OUTPUT("ROUT2"),
377 	SND_SOC_DAPM_OUTPUT("VREF"),
378 
379 	SND_SOC_DAPM_INPUT("LINPUT1"),
380 	SND_SOC_DAPM_INPUT("LINPUT2"),
381 	SND_SOC_DAPM_INPUT("RINPUT1"),
382 	SND_SOC_DAPM_INPUT("RINPUT2"),
383 };
384 
385 static const struct snd_soc_dapm_route wm8988_dapm_routes[] = {
386 
387 	{ "Left Line Mux", "Line 1", "LINPUT1" },
388 	{ "Left Line Mux", "Line 2", "LINPUT2" },
389 	{ "Left Line Mux", "PGA", "Left PGA Mux" },
390 	{ "Left Line Mux", "Differential", "Differential Mux" },
391 
392 	{ "Right Line Mux", "Line 1", "RINPUT1" },
393 	{ "Right Line Mux", "Line 2", "RINPUT2" },
394 	{ "Right Line Mux", "PGA", "Right PGA Mux" },
395 	{ "Right Line Mux", "Differential", "Differential Mux" },
396 
397 	{ "Left PGA Mux", "Line 1", "LINPUT1" },
398 	{ "Left PGA Mux", "Line 2", "LINPUT2" },
399 	{ "Left PGA Mux", "Differential", "Differential Mux" },
400 
401 	{ "Right PGA Mux", "Line 1", "RINPUT1" },
402 	{ "Right PGA Mux", "Line 2", "RINPUT2" },
403 	{ "Right PGA Mux", "Differential", "Differential Mux" },
404 
405 	{ "Differential Mux", "Line 1", "LINPUT1" },
406 	{ "Differential Mux", "Line 1", "RINPUT1" },
407 	{ "Differential Mux", "Line 2", "LINPUT2" },
408 	{ "Differential Mux", "Line 2", "RINPUT2" },
409 
410 	{ "Left ADC Mux", "Stereo", "Left PGA Mux" },
411 	{ "Left ADC Mux", "Mono (Left)", "Left PGA Mux" },
412 	{ "Left ADC Mux", "Digital Mono", "Left PGA Mux" },
413 
414 	{ "Right ADC Mux", "Stereo", "Right PGA Mux" },
415 	{ "Right ADC Mux", "Mono (Right)", "Right PGA Mux" },
416 	{ "Right ADC Mux", "Digital Mono", "Right PGA Mux" },
417 
418 	{ "Left ADC", NULL, "Left ADC Mux" },
419 	{ "Right ADC", NULL, "Right ADC Mux" },
420 
421 	{ "Left Line Mux", "Line 1", "LINPUT1" },
422 	{ "Left Line Mux", "Line 2", "LINPUT2" },
423 	{ "Left Line Mux", "PGA", "Left PGA Mux" },
424 	{ "Left Line Mux", "Differential", "Differential Mux" },
425 
426 	{ "Right Line Mux", "Line 1", "RINPUT1" },
427 	{ "Right Line Mux", "Line 2", "RINPUT2" },
428 	{ "Right Line Mux", "PGA", "Right PGA Mux" },
429 	{ "Right Line Mux", "Differential", "Differential Mux" },
430 
431 	{ "Left Mixer", "Playback Switch", "Left DAC" },
432 	{ "Left Mixer", "Left Bypass Switch", "Left Line Mux" },
433 	{ "Left Mixer", "Right Playback Switch", "Right DAC" },
434 	{ "Left Mixer", "Right Bypass Switch", "Right Line Mux" },
435 
436 	{ "Right Mixer", "Left Playback Switch", "Left DAC" },
437 	{ "Right Mixer", "Left Bypass Switch", "Left Line Mux" },
438 	{ "Right Mixer", "Playback Switch", "Right DAC" },
439 	{ "Right Mixer", "Right Bypass Switch", "Right Line Mux" },
440 
441 	{ "Left Out 1", NULL, "Left Mixer" },
442 	{ "LOUT1", NULL, "Left Out 1" },
443 	{ "Right Out 1", NULL, "Right Mixer" },
444 	{ "ROUT1", NULL, "Right Out 1" },
445 
446 	{ "Left Out 2", NULL, "Left Mixer" },
447 	{ "LOUT2", NULL, "Left Out 2" },
448 	{ "Right Out 2", NULL, "Right Mixer" },
449 	{ "ROUT2", NULL, "Right Out 2" },
450 };
451 
452 struct _coeff_div {
453 	u32 mclk;
454 	u32 rate;
455 	u16 fs;
456 	u8 sr:5;
457 	u8 usb:1;
458 };
459 
460 /* codec hifi mclk clock divider coefficients */
461 static const struct _coeff_div coeff_div[] = {
462 	/* 8k */
463 	{12288000, 8000, 1536, 0x6, 0x0},
464 	{11289600, 8000, 1408, 0x16, 0x0},
465 	{18432000, 8000, 2304, 0x7, 0x0},
466 	{16934400, 8000, 2112, 0x17, 0x0},
467 	{12000000, 8000, 1500, 0x6, 0x1},
468 
469 	/* 11.025k */
470 	{11289600, 11025, 1024, 0x18, 0x0},
471 	{16934400, 11025, 1536, 0x19, 0x0},
472 	{12000000, 11025, 1088, 0x19, 0x1},
473 
474 	/* 16k */
475 	{12288000, 16000, 768, 0xa, 0x0},
476 	{18432000, 16000, 1152, 0xb, 0x0},
477 	{12000000, 16000, 750, 0xa, 0x1},
478 
479 	/* 22.05k */
480 	{11289600, 22050, 512, 0x1a, 0x0},
481 	{16934400, 22050, 768, 0x1b, 0x0},
482 	{12000000, 22050, 544, 0x1b, 0x1},
483 
484 	/* 32k */
485 	{12288000, 32000, 384, 0xc, 0x0},
486 	{18432000, 32000, 576, 0xd, 0x0},
487 	{12000000, 32000, 375, 0xa, 0x1},
488 
489 	/* 44.1k */
490 	{11289600, 44100, 256, 0x10, 0x0},
491 	{16934400, 44100, 384, 0x11, 0x0},
492 	{12000000, 44100, 272, 0x11, 0x1},
493 
494 	/* 48k */
495 	{12288000, 48000, 256, 0x0, 0x0},
496 	{18432000, 48000, 384, 0x1, 0x0},
497 	{12000000, 48000, 250, 0x0, 0x1},
498 
499 	/* 88.2k */
500 	{11289600, 88200, 128, 0x1e, 0x0},
501 	{16934400, 88200, 192, 0x1f, 0x0},
502 	{12000000, 88200, 136, 0x1f, 0x1},
503 
504 	/* 96k */
505 	{12288000, 96000, 128, 0xe, 0x0},
506 	{18432000, 96000, 192, 0xf, 0x0},
507 	{12000000, 96000, 125, 0xe, 0x1},
508 };
509 
510 static inline int get_coeff(int mclk, int rate)
511 {
512 	int i;
513 
514 	for (i = 0; i < ARRAY_SIZE(coeff_div); i++) {
515 		if (coeff_div[i].rate == rate && coeff_div[i].mclk == mclk)
516 			return i;
517 	}
518 
519 	return -EINVAL;
520 }
521 
522 /* The set of rates we can generate from the above for each SYSCLK */
523 
524 static const unsigned int rates_12288[] = {
525 	8000, 12000, 16000, 24000, 24000, 32000, 48000, 96000,
526 };
527 
528 static const struct snd_pcm_hw_constraint_list constraints_12288 = {
529 	.count	= ARRAY_SIZE(rates_12288),
530 	.list	= rates_12288,
531 };
532 
533 static const unsigned int rates_112896[] = {
534 	8000, 11025, 22050, 44100,
535 };
536 
537 static const struct snd_pcm_hw_constraint_list constraints_112896 = {
538 	.count	= ARRAY_SIZE(rates_112896),
539 	.list	= rates_112896,
540 };
541 
542 static const unsigned int rates_12[] = {
543 	8000, 11025, 12000, 16000, 22050, 2400, 32000, 41100, 48000,
544 	48000, 88235, 96000,
545 };
546 
547 static const struct snd_pcm_hw_constraint_list constraints_12 = {
548 	.count	= ARRAY_SIZE(rates_12),
549 	.list	= rates_12,
550 };
551 
552 /*
553  * Note that this should be called from init rather than from hw_params.
554  */
555 static int wm8988_set_dai_sysclk(struct snd_soc_dai *codec_dai,
556 		int clk_id, unsigned int freq, int dir)
557 {
558 	struct snd_soc_codec *codec = codec_dai->codec;
559 	struct wm8988_priv *wm8988 = snd_soc_codec_get_drvdata(codec);
560 
561 	switch (freq) {
562 	case 11289600:
563 	case 18432000:
564 	case 22579200:
565 	case 36864000:
566 		wm8988->sysclk_constraints = &constraints_112896;
567 		wm8988->sysclk = freq;
568 		return 0;
569 
570 	case 12288000:
571 	case 16934400:
572 	case 24576000:
573 	case 33868800:
574 		wm8988->sysclk_constraints = &constraints_12288;
575 		wm8988->sysclk = freq;
576 		return 0;
577 
578 	case 12000000:
579 	case 24000000:
580 		wm8988->sysclk_constraints = &constraints_12;
581 		wm8988->sysclk = freq;
582 		return 0;
583 	}
584 	return -EINVAL;
585 }
586 
587 static int wm8988_set_dai_fmt(struct snd_soc_dai *codec_dai,
588 		unsigned int fmt)
589 {
590 	struct snd_soc_codec *codec = codec_dai->codec;
591 	u16 iface = 0;
592 
593 	/* set master/slave audio interface */
594 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
595 	case SND_SOC_DAIFMT_CBM_CFM:
596 		iface = 0x0040;
597 		break;
598 	case SND_SOC_DAIFMT_CBS_CFS:
599 		break;
600 	default:
601 		return -EINVAL;
602 	}
603 
604 	/* interface format */
605 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
606 	case SND_SOC_DAIFMT_I2S:
607 		iface |= 0x0002;
608 		break;
609 	case SND_SOC_DAIFMT_RIGHT_J:
610 		break;
611 	case SND_SOC_DAIFMT_LEFT_J:
612 		iface |= 0x0001;
613 		break;
614 	case SND_SOC_DAIFMT_DSP_A:
615 		iface |= 0x0003;
616 		break;
617 	case SND_SOC_DAIFMT_DSP_B:
618 		iface |= 0x0013;
619 		break;
620 	default:
621 		return -EINVAL;
622 	}
623 
624 	/* clock inversion */
625 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
626 	case SND_SOC_DAIFMT_NB_NF:
627 		break;
628 	case SND_SOC_DAIFMT_IB_IF:
629 		iface |= 0x0090;
630 		break;
631 	case SND_SOC_DAIFMT_IB_NF:
632 		iface |= 0x0080;
633 		break;
634 	case SND_SOC_DAIFMT_NB_IF:
635 		iface |= 0x0010;
636 		break;
637 	default:
638 		return -EINVAL;
639 	}
640 
641 	snd_soc_write(codec, WM8988_IFACE, iface);
642 	return 0;
643 }
644 
645 static int wm8988_pcm_startup(struct snd_pcm_substream *substream,
646 			      struct snd_soc_dai *dai)
647 {
648 	struct snd_soc_codec *codec = dai->codec;
649 	struct wm8988_priv *wm8988 = snd_soc_codec_get_drvdata(codec);
650 
651 	/* The set of sample rates that can be supported depends on the
652 	 * MCLK supplied to the CODEC - enforce this.
653 	 */
654 	if (!wm8988->sysclk) {
655 		dev_err(codec->dev,
656 			"No MCLK configured, call set_sysclk() on init\n");
657 		return -EINVAL;
658 	}
659 
660 	snd_pcm_hw_constraint_list(substream->runtime, 0,
661 				   SNDRV_PCM_HW_PARAM_RATE,
662 				   wm8988->sysclk_constraints);
663 
664 	return 0;
665 }
666 
667 static int wm8988_pcm_hw_params(struct snd_pcm_substream *substream,
668 				struct snd_pcm_hw_params *params,
669 				struct snd_soc_dai *dai)
670 {
671 	struct snd_soc_codec *codec = dai->codec;
672 	struct wm8988_priv *wm8988 = snd_soc_codec_get_drvdata(codec);
673 	u16 iface = snd_soc_read(codec, WM8988_IFACE) & 0x1f3;
674 	u16 srate = snd_soc_read(codec, WM8988_SRATE) & 0x180;
675 	int coeff;
676 
677 	coeff = get_coeff(wm8988->sysclk, params_rate(params));
678 	if (coeff < 0) {
679 		coeff = get_coeff(wm8988->sysclk / 2, params_rate(params));
680 		srate |= 0x40;
681 	}
682 	if (coeff < 0) {
683 		dev_err(codec->dev,
684 			"Unable to configure sample rate %dHz with %dHz MCLK\n",
685 			params_rate(params), wm8988->sysclk);
686 		return coeff;
687 	}
688 
689 	/* bit size */
690 	switch (params_width(params)) {
691 	case 16:
692 		break;
693 	case 20:
694 		iface |= 0x0004;
695 		break;
696 	case 24:
697 		iface |= 0x0008;
698 		break;
699 	case 32:
700 		iface |= 0x000c;
701 		break;
702 	}
703 
704 	/* set iface & srate */
705 	snd_soc_write(codec, WM8988_IFACE, iface);
706 	if (coeff >= 0)
707 		snd_soc_write(codec, WM8988_SRATE, srate |
708 			(coeff_div[coeff].sr << 1) | coeff_div[coeff].usb);
709 
710 	return 0;
711 }
712 
713 static int wm8988_mute(struct snd_soc_dai *dai, int mute)
714 {
715 	struct snd_soc_codec *codec = dai->codec;
716 	u16 mute_reg = snd_soc_read(codec, WM8988_ADCDAC) & 0xfff7;
717 
718 	if (mute)
719 		snd_soc_write(codec, WM8988_ADCDAC, mute_reg | 0x8);
720 	else
721 		snd_soc_write(codec, WM8988_ADCDAC, mute_reg);
722 	return 0;
723 }
724 
725 static int wm8988_set_bias_level(struct snd_soc_codec *codec,
726 				 enum snd_soc_bias_level level)
727 {
728 	struct wm8988_priv *wm8988 = snd_soc_codec_get_drvdata(codec);
729 	u16 pwr_reg = snd_soc_read(codec, WM8988_PWR1) & ~0x1c1;
730 
731 	switch (level) {
732 	case SND_SOC_BIAS_ON:
733 		break;
734 
735 	case SND_SOC_BIAS_PREPARE:
736 		/* VREF, VMID=2x50k, digital enabled */
737 		snd_soc_write(codec, WM8988_PWR1, pwr_reg | 0x00c0);
738 		break;
739 
740 	case SND_SOC_BIAS_STANDBY:
741 		if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_OFF) {
742 			regcache_sync(wm8988->regmap);
743 
744 			/* VREF, VMID=2x5k */
745 			snd_soc_write(codec, WM8988_PWR1, pwr_reg | 0x1c1);
746 
747 			/* Charge caps */
748 			msleep(100);
749 		}
750 
751 		/* VREF, VMID=2*500k, digital stopped */
752 		snd_soc_write(codec, WM8988_PWR1, pwr_reg | 0x0141);
753 		break;
754 
755 	case SND_SOC_BIAS_OFF:
756 		snd_soc_write(codec, WM8988_PWR1, 0x0000);
757 		break;
758 	}
759 	return 0;
760 }
761 
762 #define WM8988_RATES SNDRV_PCM_RATE_8000_96000
763 
764 #define WM8988_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
765 	SNDRV_PCM_FMTBIT_S24_LE)
766 
767 static const struct snd_soc_dai_ops wm8988_ops = {
768 	.startup = wm8988_pcm_startup,
769 	.hw_params = wm8988_pcm_hw_params,
770 	.set_fmt = wm8988_set_dai_fmt,
771 	.set_sysclk = wm8988_set_dai_sysclk,
772 	.digital_mute = wm8988_mute,
773 };
774 
775 static struct snd_soc_dai_driver wm8988_dai = {
776 	.name = "wm8988-hifi",
777 	.playback = {
778 		.stream_name = "Playback",
779 		.channels_min = 1,
780 		.channels_max = 2,
781 		.rates = WM8988_RATES,
782 		.formats = WM8988_FORMATS,
783 	},
784 	.capture = {
785 		.stream_name = "Capture",
786 		.channels_min = 1,
787 		.channels_max = 2,
788 		.rates = WM8988_RATES,
789 		.formats = WM8988_FORMATS,
790 	 },
791 	.ops = &wm8988_ops,
792 	.symmetric_rates = 1,
793 };
794 
795 static int wm8988_probe(struct snd_soc_codec *codec)
796 {
797 	int ret = 0;
798 
799 	ret = wm8988_reset(codec);
800 	if (ret < 0) {
801 		dev_err(codec->dev, "Failed to issue reset\n");
802 		return ret;
803 	}
804 
805 	/* set the update bits (we always update left then right) */
806 	snd_soc_update_bits(codec, WM8988_RADC, 0x0100, 0x0100);
807 	snd_soc_update_bits(codec, WM8988_RDAC, 0x0100, 0x0100);
808 	snd_soc_update_bits(codec, WM8988_ROUT1V, 0x0100, 0x0100);
809 	snd_soc_update_bits(codec, WM8988_ROUT2V, 0x0100, 0x0100);
810 	snd_soc_update_bits(codec, WM8988_RINVOL, 0x0100, 0x0100);
811 
812 	return 0;
813 }
814 
815 static const struct snd_soc_codec_driver soc_codec_dev_wm8988 = {
816 	.probe =	wm8988_probe,
817 	.set_bias_level = wm8988_set_bias_level,
818 	.suspend_bias_off = true,
819 
820 	.component_driver = {
821 		.controls		= wm8988_snd_controls,
822 		.num_controls		= ARRAY_SIZE(wm8988_snd_controls),
823 		.dapm_widgets		= wm8988_dapm_widgets,
824 		.num_dapm_widgets	= ARRAY_SIZE(wm8988_dapm_widgets),
825 		.dapm_routes		= wm8988_dapm_routes,
826 		.num_dapm_routes	= ARRAY_SIZE(wm8988_dapm_routes),
827 	},
828 };
829 
830 static const struct regmap_config wm8988_regmap = {
831 	.reg_bits = 7,
832 	.val_bits = 9,
833 
834 	.max_register = WM8988_LPPB,
835 	.writeable_reg = wm8988_writeable,
836 
837 	.cache_type = REGCACHE_RBTREE,
838 	.reg_defaults = wm8988_reg_defaults,
839 	.num_reg_defaults = ARRAY_SIZE(wm8988_reg_defaults),
840 };
841 
842 #if defined(CONFIG_SPI_MASTER)
843 static int wm8988_spi_probe(struct spi_device *spi)
844 {
845 	struct wm8988_priv *wm8988;
846 	int ret;
847 
848 	wm8988 = devm_kzalloc(&spi->dev, sizeof(struct wm8988_priv),
849 			      GFP_KERNEL);
850 	if (wm8988 == NULL)
851 		return -ENOMEM;
852 
853 	wm8988->regmap = devm_regmap_init_spi(spi, &wm8988_regmap);
854 	if (IS_ERR(wm8988->regmap)) {
855 		ret = PTR_ERR(wm8988->regmap);
856 		dev_err(&spi->dev, "Failed to init regmap: %d\n", ret);
857 		return ret;
858 	}
859 
860 	spi_set_drvdata(spi, wm8988);
861 
862 	ret = snd_soc_register_codec(&spi->dev,
863 			&soc_codec_dev_wm8988, &wm8988_dai, 1);
864 	return ret;
865 }
866 
867 static int wm8988_spi_remove(struct spi_device *spi)
868 {
869 	snd_soc_unregister_codec(&spi->dev);
870 	return 0;
871 }
872 
873 static struct spi_driver wm8988_spi_driver = {
874 	.driver = {
875 		.name	= "wm8988",
876 	},
877 	.probe		= wm8988_spi_probe,
878 	.remove		= wm8988_spi_remove,
879 };
880 #endif /* CONFIG_SPI_MASTER */
881 
882 #if IS_ENABLED(CONFIG_I2C)
883 static int wm8988_i2c_probe(struct i2c_client *i2c,
884 			    const struct i2c_device_id *id)
885 {
886 	struct wm8988_priv *wm8988;
887 	int ret;
888 
889 	wm8988 = devm_kzalloc(&i2c->dev, sizeof(struct wm8988_priv),
890 			      GFP_KERNEL);
891 	if (wm8988 == NULL)
892 		return -ENOMEM;
893 
894 	i2c_set_clientdata(i2c, wm8988);
895 
896 	wm8988->regmap = devm_regmap_init_i2c(i2c, &wm8988_regmap);
897 	if (IS_ERR(wm8988->regmap)) {
898 		ret = PTR_ERR(wm8988->regmap);
899 		dev_err(&i2c->dev, "Failed to init regmap: %d\n", ret);
900 		return ret;
901 	}
902 
903 	ret =  snd_soc_register_codec(&i2c->dev,
904 			&soc_codec_dev_wm8988, &wm8988_dai, 1);
905 	return ret;
906 }
907 
908 static int wm8988_i2c_remove(struct i2c_client *client)
909 {
910 	snd_soc_unregister_codec(&client->dev);
911 	return 0;
912 }
913 
914 static const struct i2c_device_id wm8988_i2c_id[] = {
915 	{ "wm8988", 0 },
916 	{ }
917 };
918 MODULE_DEVICE_TABLE(i2c, wm8988_i2c_id);
919 
920 static struct i2c_driver wm8988_i2c_driver = {
921 	.driver = {
922 		.name = "wm8988",
923 	},
924 	.probe =    wm8988_i2c_probe,
925 	.remove =   wm8988_i2c_remove,
926 	.id_table = wm8988_i2c_id,
927 };
928 #endif
929 
930 static int __init wm8988_modinit(void)
931 {
932 	int ret = 0;
933 #if IS_ENABLED(CONFIG_I2C)
934 	ret = i2c_add_driver(&wm8988_i2c_driver);
935 	if (ret != 0) {
936 		printk(KERN_ERR "Failed to register WM8988 I2C driver: %d\n",
937 		       ret);
938 	}
939 #endif
940 #if defined(CONFIG_SPI_MASTER)
941 	ret = spi_register_driver(&wm8988_spi_driver);
942 	if (ret != 0) {
943 		printk(KERN_ERR "Failed to register WM8988 SPI driver: %d\n",
944 		       ret);
945 	}
946 #endif
947 	return ret;
948 }
949 module_init(wm8988_modinit);
950 
951 static void __exit wm8988_exit(void)
952 {
953 #if IS_ENABLED(CONFIG_I2C)
954 	i2c_del_driver(&wm8988_i2c_driver);
955 #endif
956 #if defined(CONFIG_SPI_MASTER)
957 	spi_unregister_driver(&wm8988_spi_driver);
958 #endif
959 }
960 module_exit(wm8988_exit);
961 
962 
963 MODULE_DESCRIPTION("ASoC WM8988 driver");
964 MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
965 MODULE_LICENSE("GPL");
966