1 /* 2 * wm8903.h - WM8903 audio codec interface 3 * 4 * Copyright 2008 Wolfson Microelectronics PLC. 5 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com> 6 * 7 * This program is free software; you can redistribute it and/or modify it 8 * under the terms of the GNU General Public License as published by the 9 * Free Software Foundation; either version 2 of the License, or (at your 10 * option) any later version. 11 */ 12 13 #ifndef _WM8903_H 14 #define _WM8903_H 15 16 #include <linux/i2c.h> 17 18 extern int wm8903_mic_detect(struct snd_soc_codec *codec, 19 struct snd_soc_jack *jack, 20 int det, int shrt); 21 22 23 /* 24 * Register values. 25 */ 26 #define WM8903_SW_RESET_AND_ID 0x00 27 #define WM8903_REVISION_NUMBER 0x01 28 #define WM8903_BIAS_CONTROL_0 0x04 29 #define WM8903_VMID_CONTROL_0 0x05 30 #define WM8903_MIC_BIAS_CONTROL_0 0x06 31 #define WM8903_ANALOGUE_DAC_0 0x08 32 #define WM8903_ANALOGUE_ADC_0 0x0A 33 #define WM8903_POWER_MANAGEMENT_0 0x0C 34 #define WM8903_POWER_MANAGEMENT_1 0x0D 35 #define WM8903_POWER_MANAGEMENT_2 0x0E 36 #define WM8903_POWER_MANAGEMENT_3 0x0F 37 #define WM8903_POWER_MANAGEMENT_4 0x10 38 #define WM8903_POWER_MANAGEMENT_5 0x11 39 #define WM8903_POWER_MANAGEMENT_6 0x12 40 #define WM8903_CLOCK_RATES_0 0x14 41 #define WM8903_CLOCK_RATES_1 0x15 42 #define WM8903_CLOCK_RATES_2 0x16 43 #define WM8903_AUDIO_INTERFACE_0 0x18 44 #define WM8903_AUDIO_INTERFACE_1 0x19 45 #define WM8903_AUDIO_INTERFACE_2 0x1A 46 #define WM8903_AUDIO_INTERFACE_3 0x1B 47 #define WM8903_DAC_DIGITAL_VOLUME_LEFT 0x1E 48 #define WM8903_DAC_DIGITAL_VOLUME_RIGHT 0x1F 49 #define WM8903_DAC_DIGITAL_0 0x20 50 #define WM8903_DAC_DIGITAL_1 0x21 51 #define WM8903_ADC_DIGITAL_VOLUME_LEFT 0x24 52 #define WM8903_ADC_DIGITAL_VOLUME_RIGHT 0x25 53 #define WM8903_ADC_DIGITAL_0 0x26 54 #define WM8903_DIGITAL_MICROPHONE_0 0x27 55 #define WM8903_DRC_0 0x28 56 #define WM8903_DRC_1 0x29 57 #define WM8903_DRC_2 0x2A 58 #define WM8903_DRC_3 0x2B 59 #define WM8903_ANALOGUE_LEFT_INPUT_0 0x2C 60 #define WM8903_ANALOGUE_RIGHT_INPUT_0 0x2D 61 #define WM8903_ANALOGUE_LEFT_INPUT_1 0x2E 62 #define WM8903_ANALOGUE_RIGHT_INPUT_1 0x2F 63 #define WM8903_ANALOGUE_LEFT_MIX_0 0x32 64 #define WM8903_ANALOGUE_RIGHT_MIX_0 0x33 65 #define WM8903_ANALOGUE_SPK_MIX_LEFT_0 0x34 66 #define WM8903_ANALOGUE_SPK_MIX_LEFT_1 0x35 67 #define WM8903_ANALOGUE_SPK_MIX_RIGHT_0 0x36 68 #define WM8903_ANALOGUE_SPK_MIX_RIGHT_1 0x37 69 #define WM8903_ANALOGUE_OUT1_LEFT 0x39 70 #define WM8903_ANALOGUE_OUT1_RIGHT 0x3A 71 #define WM8903_ANALOGUE_OUT2_LEFT 0x3B 72 #define WM8903_ANALOGUE_OUT2_RIGHT 0x3C 73 #define WM8903_ANALOGUE_OUT3_LEFT 0x3E 74 #define WM8903_ANALOGUE_OUT3_RIGHT 0x3F 75 #define WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0 0x41 76 #define WM8903_DC_SERVO_0 0x43 77 #define WM8903_DC_SERVO_2 0x45 78 #define WM8903_ANALOGUE_HP_0 0x5A 79 #define WM8903_ANALOGUE_LINEOUT_0 0x5E 80 #define WM8903_CHARGE_PUMP_0 0x62 81 #define WM8903_CLASS_W_0 0x68 82 #define WM8903_WRITE_SEQUENCER_0 0x6C 83 #define WM8903_WRITE_SEQUENCER_1 0x6D 84 #define WM8903_WRITE_SEQUENCER_2 0x6E 85 #define WM8903_WRITE_SEQUENCER_3 0x6F 86 #define WM8903_WRITE_SEQUENCER_4 0x70 87 #define WM8903_CONTROL_INTERFACE 0x72 88 #define WM8903_GPIO_CONTROL_1 0x74 89 #define WM8903_GPIO_CONTROL_2 0x75 90 #define WM8903_GPIO_CONTROL_3 0x76 91 #define WM8903_GPIO_CONTROL_4 0x77 92 #define WM8903_GPIO_CONTROL_5 0x78 93 #define WM8903_INTERRUPT_STATUS_1 0x79 94 #define WM8903_INTERRUPT_STATUS_1_MASK 0x7A 95 #define WM8903_INTERRUPT_POLARITY_1 0x7B 96 #define WM8903_INTERRUPT_CONTROL 0x7E 97 #define WM8903_CLOCK_RATE_TEST_4 0xA4 98 #define WM8903_ANALOGUE_OUTPUT_BIAS_0 0xAC 99 100 #define WM8903_REGISTER_COUNT 75 101 #define WM8903_MAX_REGISTER 0xAC 102 103 /* 104 * Field Definitions. 105 */ 106 107 /* 108 * R0 (0x00) - SW Reset and ID 109 */ 110 #define WM8903_SW_RESET_DEV_ID1_MASK 0xFFFF /* SW_RESET_DEV_ID1 - [15:0] */ 111 #define WM8903_SW_RESET_DEV_ID1_SHIFT 0 /* SW_RESET_DEV_ID1 - [15:0] */ 112 #define WM8903_SW_RESET_DEV_ID1_WIDTH 16 /* SW_RESET_DEV_ID1 - [15:0] */ 113 114 /* 115 * R1 (0x01) - Revision Number 116 */ 117 #define WM8903_CHIP_REV_MASK 0x000F /* CHIP_REV - [3:0] */ 118 #define WM8903_CHIP_REV_SHIFT 0 /* CHIP_REV - [3:0] */ 119 #define WM8903_CHIP_REV_WIDTH 4 /* CHIP_REV - [3:0] */ 120 121 /* 122 * R4 (0x04) - Bias Control 0 123 */ 124 #define WM8903_POBCTRL 0x0010 /* POBCTRL */ 125 #define WM8903_POBCTRL_MASK 0x0010 /* POBCTRL */ 126 #define WM8903_POBCTRL_SHIFT 4 /* POBCTRL */ 127 #define WM8903_POBCTRL_WIDTH 1 /* POBCTRL */ 128 #define WM8903_ISEL_MASK 0x000C /* ISEL - [3:2] */ 129 #define WM8903_ISEL_SHIFT 2 /* ISEL - [3:2] */ 130 #define WM8903_ISEL_WIDTH 2 /* ISEL - [3:2] */ 131 #define WM8903_STARTUP_BIAS_ENA 0x0002 /* STARTUP_BIAS_ENA */ 132 #define WM8903_STARTUP_BIAS_ENA_MASK 0x0002 /* STARTUP_BIAS_ENA */ 133 #define WM8903_STARTUP_BIAS_ENA_SHIFT 1 /* STARTUP_BIAS_ENA */ 134 #define WM8903_STARTUP_BIAS_ENA_WIDTH 1 /* STARTUP_BIAS_ENA */ 135 #define WM8903_BIAS_ENA 0x0001 /* BIAS_ENA */ 136 #define WM8903_BIAS_ENA_MASK 0x0001 /* BIAS_ENA */ 137 #define WM8903_BIAS_ENA_SHIFT 0 /* BIAS_ENA */ 138 #define WM8903_BIAS_ENA_WIDTH 1 /* BIAS_ENA */ 139 140 /* 141 * R5 (0x05) - VMID Control 0 142 */ 143 #define WM8903_VMID_TIE_ENA 0x0080 /* VMID_TIE_ENA */ 144 #define WM8903_VMID_TIE_ENA_MASK 0x0080 /* VMID_TIE_ENA */ 145 #define WM8903_VMID_TIE_ENA_SHIFT 7 /* VMID_TIE_ENA */ 146 #define WM8903_VMID_TIE_ENA_WIDTH 1 /* VMID_TIE_ENA */ 147 #define WM8903_BUFIO_ENA 0x0040 /* BUFIO_ENA */ 148 #define WM8903_BUFIO_ENA_MASK 0x0040 /* BUFIO_ENA */ 149 #define WM8903_BUFIO_ENA_SHIFT 6 /* BUFIO_ENA */ 150 #define WM8903_BUFIO_ENA_WIDTH 1 /* BUFIO_ENA */ 151 #define WM8903_VMID_IO_ENA 0x0020 /* VMID_IO_ENA */ 152 #define WM8903_VMID_IO_ENA_MASK 0x0020 /* VMID_IO_ENA */ 153 #define WM8903_VMID_IO_ENA_SHIFT 5 /* VMID_IO_ENA */ 154 #define WM8903_VMID_IO_ENA_WIDTH 1 /* VMID_IO_ENA */ 155 #define WM8903_VMID_SOFT_MASK 0x0018 /* VMID_SOFT - [4:3] */ 156 #define WM8903_VMID_SOFT_SHIFT 3 /* VMID_SOFT - [4:3] */ 157 #define WM8903_VMID_SOFT_WIDTH 2 /* VMID_SOFT - [4:3] */ 158 #define WM8903_VMID_RES_MASK 0x0006 /* VMID_RES - [2:1] */ 159 #define WM8903_VMID_RES_SHIFT 1 /* VMID_RES - [2:1] */ 160 #define WM8903_VMID_RES_WIDTH 2 /* VMID_RES - [2:1] */ 161 #define WM8903_VMID_BUF_ENA 0x0001 /* VMID_BUF_ENA */ 162 #define WM8903_VMID_BUF_ENA_MASK 0x0001 /* VMID_BUF_ENA */ 163 #define WM8903_VMID_BUF_ENA_SHIFT 0 /* VMID_BUF_ENA */ 164 #define WM8903_VMID_BUF_ENA_WIDTH 1 /* VMID_BUF_ENA */ 165 166 #define WM8903_VMID_RES_50K 2 167 #define WM8903_VMID_RES_250K 3 168 #define WM8903_VMID_RES_5K 4 169 170 /* 171 * R8 (0x08) - Analogue DAC 0 172 */ 173 #define WM8903_DACBIAS_SEL_MASK 0x0018 /* DACBIAS_SEL - [4:3] */ 174 #define WM8903_DACBIAS_SEL_SHIFT 3 /* DACBIAS_SEL - [4:3] */ 175 #define WM8903_DACBIAS_SEL_WIDTH 2 /* DACBIAS_SEL - [4:3] */ 176 #define WM8903_DACVMID_BIAS_SEL_MASK 0x0006 /* DACVMID_BIAS_SEL - [2:1] */ 177 #define WM8903_DACVMID_BIAS_SEL_SHIFT 1 /* DACVMID_BIAS_SEL - [2:1] */ 178 #define WM8903_DACVMID_BIAS_SEL_WIDTH 2 /* DACVMID_BIAS_SEL - [2:1] */ 179 180 /* 181 * R10 (0x0A) - Analogue ADC 0 182 */ 183 #define WM8903_ADC_OSR128 0x0001 /* ADC_OSR128 */ 184 #define WM8903_ADC_OSR128_MASK 0x0001 /* ADC_OSR128 */ 185 #define WM8903_ADC_OSR128_SHIFT 0 /* ADC_OSR128 */ 186 #define WM8903_ADC_OSR128_WIDTH 1 /* ADC_OSR128 */ 187 188 /* 189 * R12 (0x0C) - Power Management 0 190 */ 191 #define WM8903_INL_ENA 0x0002 /* INL_ENA */ 192 #define WM8903_INL_ENA_MASK 0x0002 /* INL_ENA */ 193 #define WM8903_INL_ENA_SHIFT 1 /* INL_ENA */ 194 #define WM8903_INL_ENA_WIDTH 1 /* INL_ENA */ 195 #define WM8903_INR_ENA 0x0001 /* INR_ENA */ 196 #define WM8903_INR_ENA_MASK 0x0001 /* INR_ENA */ 197 #define WM8903_INR_ENA_SHIFT 0 /* INR_ENA */ 198 #define WM8903_INR_ENA_WIDTH 1 /* INR_ENA */ 199 200 /* 201 * R13 (0x0D) - Power Management 1 202 */ 203 #define WM8903_MIXOUTL_ENA 0x0002 /* MIXOUTL_ENA */ 204 #define WM8903_MIXOUTL_ENA_MASK 0x0002 /* MIXOUTL_ENA */ 205 #define WM8903_MIXOUTL_ENA_SHIFT 1 /* MIXOUTL_ENA */ 206 #define WM8903_MIXOUTL_ENA_WIDTH 1 /* MIXOUTL_ENA */ 207 #define WM8903_MIXOUTR_ENA 0x0001 /* MIXOUTR_ENA */ 208 #define WM8903_MIXOUTR_ENA_MASK 0x0001 /* MIXOUTR_ENA */ 209 #define WM8903_MIXOUTR_ENA_SHIFT 0 /* MIXOUTR_ENA */ 210 #define WM8903_MIXOUTR_ENA_WIDTH 1 /* MIXOUTR_ENA */ 211 212 /* 213 * R14 (0x0E) - Power Management 2 214 */ 215 #define WM8903_HPL_PGA_ENA 0x0002 /* HPL_PGA_ENA */ 216 #define WM8903_HPL_PGA_ENA_MASK 0x0002 /* HPL_PGA_ENA */ 217 #define WM8903_HPL_PGA_ENA_SHIFT 1 /* HPL_PGA_ENA */ 218 #define WM8903_HPL_PGA_ENA_WIDTH 1 /* HPL_PGA_ENA */ 219 #define WM8903_HPR_PGA_ENA 0x0001 /* HPR_PGA_ENA */ 220 #define WM8903_HPR_PGA_ENA_MASK 0x0001 /* HPR_PGA_ENA */ 221 #define WM8903_HPR_PGA_ENA_SHIFT 0 /* HPR_PGA_ENA */ 222 #define WM8903_HPR_PGA_ENA_WIDTH 1 /* HPR_PGA_ENA */ 223 224 /* 225 * R15 (0x0F) - Power Management 3 226 */ 227 #define WM8903_LINEOUTL_PGA_ENA 0x0002 /* LINEOUTL_PGA_ENA */ 228 #define WM8903_LINEOUTL_PGA_ENA_MASK 0x0002 /* LINEOUTL_PGA_ENA */ 229 #define WM8903_LINEOUTL_PGA_ENA_SHIFT 1 /* LINEOUTL_PGA_ENA */ 230 #define WM8903_LINEOUTL_PGA_ENA_WIDTH 1 /* LINEOUTL_PGA_ENA */ 231 #define WM8903_LINEOUTR_PGA_ENA 0x0001 /* LINEOUTR_PGA_ENA */ 232 #define WM8903_LINEOUTR_PGA_ENA_MASK 0x0001 /* LINEOUTR_PGA_ENA */ 233 #define WM8903_LINEOUTR_PGA_ENA_SHIFT 0 /* LINEOUTR_PGA_ENA */ 234 #define WM8903_LINEOUTR_PGA_ENA_WIDTH 1 /* LINEOUTR_PGA_ENA */ 235 236 /* 237 * R16 (0x10) - Power Management 4 238 */ 239 #define WM8903_MIXSPKL_ENA 0x0002 /* MIXSPKL_ENA */ 240 #define WM8903_MIXSPKL_ENA_MASK 0x0002 /* MIXSPKL_ENA */ 241 #define WM8903_MIXSPKL_ENA_SHIFT 1 /* MIXSPKL_ENA */ 242 #define WM8903_MIXSPKL_ENA_WIDTH 1 /* MIXSPKL_ENA */ 243 #define WM8903_MIXSPKR_ENA 0x0001 /* MIXSPKR_ENA */ 244 #define WM8903_MIXSPKR_ENA_MASK 0x0001 /* MIXSPKR_ENA */ 245 #define WM8903_MIXSPKR_ENA_SHIFT 0 /* MIXSPKR_ENA */ 246 #define WM8903_MIXSPKR_ENA_WIDTH 1 /* MIXSPKR_ENA */ 247 248 /* 249 * R17 (0x11) - Power Management 5 250 */ 251 #define WM8903_SPKL_ENA 0x0002 /* SPKL_ENA */ 252 #define WM8903_SPKL_ENA_MASK 0x0002 /* SPKL_ENA */ 253 #define WM8903_SPKL_ENA_SHIFT 1 /* SPKL_ENA */ 254 #define WM8903_SPKL_ENA_WIDTH 1 /* SPKL_ENA */ 255 #define WM8903_SPKR_ENA 0x0001 /* SPKR_ENA */ 256 #define WM8903_SPKR_ENA_MASK 0x0001 /* SPKR_ENA */ 257 #define WM8903_SPKR_ENA_SHIFT 0 /* SPKR_ENA */ 258 #define WM8903_SPKR_ENA_WIDTH 1 /* SPKR_ENA */ 259 260 /* 261 * R18 (0x12) - Power Management 6 262 */ 263 #define WM8903_DACL_ENA 0x0008 /* DACL_ENA */ 264 #define WM8903_DACL_ENA_MASK 0x0008 /* DACL_ENA */ 265 #define WM8903_DACL_ENA_SHIFT 3 /* DACL_ENA */ 266 #define WM8903_DACL_ENA_WIDTH 1 /* DACL_ENA */ 267 #define WM8903_DACR_ENA 0x0004 /* DACR_ENA */ 268 #define WM8903_DACR_ENA_MASK 0x0004 /* DACR_ENA */ 269 #define WM8903_DACR_ENA_SHIFT 2 /* DACR_ENA */ 270 #define WM8903_DACR_ENA_WIDTH 1 /* DACR_ENA */ 271 #define WM8903_ADCL_ENA 0x0002 /* ADCL_ENA */ 272 #define WM8903_ADCL_ENA_MASK 0x0002 /* ADCL_ENA */ 273 #define WM8903_ADCL_ENA_SHIFT 1 /* ADCL_ENA */ 274 #define WM8903_ADCL_ENA_WIDTH 1 /* ADCL_ENA */ 275 #define WM8903_ADCR_ENA 0x0001 /* ADCR_ENA */ 276 #define WM8903_ADCR_ENA_MASK 0x0001 /* ADCR_ENA */ 277 #define WM8903_ADCR_ENA_SHIFT 0 /* ADCR_ENA */ 278 #define WM8903_ADCR_ENA_WIDTH 1 /* ADCR_ENA */ 279 280 /* 281 * R20 (0x14) - Clock Rates 0 282 */ 283 #define WM8903_MCLKDIV2 0x0001 /* MCLKDIV2 */ 284 #define WM8903_MCLKDIV2_MASK 0x0001 /* MCLKDIV2 */ 285 #define WM8903_MCLKDIV2_SHIFT 0 /* MCLKDIV2 */ 286 #define WM8903_MCLKDIV2_WIDTH 1 /* MCLKDIV2 */ 287 288 /* 289 * R21 (0x15) - Clock Rates 1 290 */ 291 #define WM8903_CLK_SYS_RATE_MASK 0x3C00 /* CLK_SYS_RATE - [13:10] */ 292 #define WM8903_CLK_SYS_RATE_SHIFT 10 /* CLK_SYS_RATE - [13:10] */ 293 #define WM8903_CLK_SYS_RATE_WIDTH 4 /* CLK_SYS_RATE - [13:10] */ 294 #define WM8903_CLK_SYS_MODE_MASK 0x0300 /* CLK_SYS_MODE - [9:8] */ 295 #define WM8903_CLK_SYS_MODE_SHIFT 8 /* CLK_SYS_MODE - [9:8] */ 296 #define WM8903_CLK_SYS_MODE_WIDTH 2 /* CLK_SYS_MODE - [9:8] */ 297 #define WM8903_SAMPLE_RATE_MASK 0x000F /* SAMPLE_RATE - [3:0] */ 298 #define WM8903_SAMPLE_RATE_SHIFT 0 /* SAMPLE_RATE - [3:0] */ 299 #define WM8903_SAMPLE_RATE_WIDTH 4 /* SAMPLE_RATE - [3:0] */ 300 301 /* 302 * R22 (0x16) - Clock Rates 2 303 */ 304 #define WM8903_CLK_SYS_ENA 0x0004 /* CLK_SYS_ENA */ 305 #define WM8903_CLK_SYS_ENA_MASK 0x0004 /* CLK_SYS_ENA */ 306 #define WM8903_CLK_SYS_ENA_SHIFT 2 /* CLK_SYS_ENA */ 307 #define WM8903_CLK_SYS_ENA_WIDTH 1 /* CLK_SYS_ENA */ 308 #define WM8903_CLK_DSP_ENA 0x0002 /* CLK_DSP_ENA */ 309 #define WM8903_CLK_DSP_ENA_MASK 0x0002 /* CLK_DSP_ENA */ 310 #define WM8903_CLK_DSP_ENA_SHIFT 1 /* CLK_DSP_ENA */ 311 #define WM8903_CLK_DSP_ENA_WIDTH 1 /* CLK_DSP_ENA */ 312 #define WM8903_TO_ENA 0x0001 /* TO_ENA */ 313 #define WM8903_TO_ENA_MASK 0x0001 /* TO_ENA */ 314 #define WM8903_TO_ENA_SHIFT 0 /* TO_ENA */ 315 #define WM8903_TO_ENA_WIDTH 1 /* TO_ENA */ 316 317 /* 318 * R24 (0x18) - Audio Interface 0 319 */ 320 #define WM8903_DACL_DATINV 0x1000 /* DACL_DATINV */ 321 #define WM8903_DACL_DATINV_MASK 0x1000 /* DACL_DATINV */ 322 #define WM8903_DACL_DATINV_SHIFT 12 /* DACL_DATINV */ 323 #define WM8903_DACL_DATINV_WIDTH 1 /* DACL_DATINV */ 324 #define WM8903_DACR_DATINV 0x0800 /* DACR_DATINV */ 325 #define WM8903_DACR_DATINV_MASK 0x0800 /* DACR_DATINV */ 326 #define WM8903_DACR_DATINV_SHIFT 11 /* DACR_DATINV */ 327 #define WM8903_DACR_DATINV_WIDTH 1 /* DACR_DATINV */ 328 #define WM8903_DAC_BOOST_MASK 0x0600 /* DAC_BOOST - [10:9] */ 329 #define WM8903_DAC_BOOST_SHIFT 9 /* DAC_BOOST - [10:9] */ 330 #define WM8903_DAC_BOOST_WIDTH 2 /* DAC_BOOST - [10:9] */ 331 #define WM8903_LOOPBACK 0x0100 /* LOOPBACK */ 332 #define WM8903_LOOPBACK_MASK 0x0100 /* LOOPBACK */ 333 #define WM8903_LOOPBACK_SHIFT 8 /* LOOPBACK */ 334 #define WM8903_LOOPBACK_WIDTH 1 /* LOOPBACK */ 335 #define WM8903_AIFADCL_SRC 0x0080 /* AIFADCL_SRC */ 336 #define WM8903_AIFADCL_SRC_MASK 0x0080 /* AIFADCL_SRC */ 337 #define WM8903_AIFADCL_SRC_SHIFT 7 /* AIFADCL_SRC */ 338 #define WM8903_AIFADCL_SRC_WIDTH 1 /* AIFADCL_SRC */ 339 #define WM8903_AIFADCR_SRC 0x0040 /* AIFADCR_SRC */ 340 #define WM8903_AIFADCR_SRC_MASK 0x0040 /* AIFADCR_SRC */ 341 #define WM8903_AIFADCR_SRC_SHIFT 6 /* AIFADCR_SRC */ 342 #define WM8903_AIFADCR_SRC_WIDTH 1 /* AIFADCR_SRC */ 343 #define WM8903_AIFDACL_SRC 0x0020 /* AIFDACL_SRC */ 344 #define WM8903_AIFDACL_SRC_MASK 0x0020 /* AIFDACL_SRC */ 345 #define WM8903_AIFDACL_SRC_SHIFT 5 /* AIFDACL_SRC */ 346 #define WM8903_AIFDACL_SRC_WIDTH 1 /* AIFDACL_SRC */ 347 #define WM8903_AIFDACR_SRC 0x0010 /* AIFDACR_SRC */ 348 #define WM8903_AIFDACR_SRC_MASK 0x0010 /* AIFDACR_SRC */ 349 #define WM8903_AIFDACR_SRC_SHIFT 4 /* AIFDACR_SRC */ 350 #define WM8903_AIFDACR_SRC_WIDTH 1 /* AIFDACR_SRC */ 351 #define WM8903_ADC_COMP 0x0008 /* ADC_COMP */ 352 #define WM8903_ADC_COMP_MASK 0x0008 /* ADC_COMP */ 353 #define WM8903_ADC_COMP_SHIFT 3 /* ADC_COMP */ 354 #define WM8903_ADC_COMP_WIDTH 1 /* ADC_COMP */ 355 #define WM8903_ADC_COMPMODE 0x0004 /* ADC_COMPMODE */ 356 #define WM8903_ADC_COMPMODE_MASK 0x0004 /* ADC_COMPMODE */ 357 #define WM8903_ADC_COMPMODE_SHIFT 2 /* ADC_COMPMODE */ 358 #define WM8903_ADC_COMPMODE_WIDTH 1 /* ADC_COMPMODE */ 359 #define WM8903_DAC_COMP 0x0002 /* DAC_COMP */ 360 #define WM8903_DAC_COMP_MASK 0x0002 /* DAC_COMP */ 361 #define WM8903_DAC_COMP_SHIFT 1 /* DAC_COMP */ 362 #define WM8903_DAC_COMP_WIDTH 1 /* DAC_COMP */ 363 #define WM8903_DAC_COMPMODE 0x0001 /* DAC_COMPMODE */ 364 #define WM8903_DAC_COMPMODE_MASK 0x0001 /* DAC_COMPMODE */ 365 #define WM8903_DAC_COMPMODE_SHIFT 0 /* DAC_COMPMODE */ 366 #define WM8903_DAC_COMPMODE_WIDTH 1 /* DAC_COMPMODE */ 367 368 /* 369 * R25 (0x19) - Audio Interface 1 370 */ 371 #define WM8903_AIFDAC_TDM 0x2000 /* AIFDAC_TDM */ 372 #define WM8903_AIFDAC_TDM_MASK 0x2000 /* AIFDAC_TDM */ 373 #define WM8903_AIFDAC_TDM_SHIFT 13 /* AIFDAC_TDM */ 374 #define WM8903_AIFDAC_TDM_WIDTH 1 /* AIFDAC_TDM */ 375 #define WM8903_AIFDAC_TDM_CHAN 0x1000 /* AIFDAC_TDM_CHAN */ 376 #define WM8903_AIFDAC_TDM_CHAN_MASK 0x1000 /* AIFDAC_TDM_CHAN */ 377 #define WM8903_AIFDAC_TDM_CHAN_SHIFT 12 /* AIFDAC_TDM_CHAN */ 378 #define WM8903_AIFDAC_TDM_CHAN_WIDTH 1 /* AIFDAC_TDM_CHAN */ 379 #define WM8903_AIFADC_TDM 0x0800 /* AIFADC_TDM */ 380 #define WM8903_AIFADC_TDM_MASK 0x0800 /* AIFADC_TDM */ 381 #define WM8903_AIFADC_TDM_SHIFT 11 /* AIFADC_TDM */ 382 #define WM8903_AIFADC_TDM_WIDTH 1 /* AIFADC_TDM */ 383 #define WM8903_AIFADC_TDM_CHAN 0x0400 /* AIFADC_TDM_CHAN */ 384 #define WM8903_AIFADC_TDM_CHAN_MASK 0x0400 /* AIFADC_TDM_CHAN */ 385 #define WM8903_AIFADC_TDM_CHAN_SHIFT 10 /* AIFADC_TDM_CHAN */ 386 #define WM8903_AIFADC_TDM_CHAN_WIDTH 1 /* AIFADC_TDM_CHAN */ 387 #define WM8903_LRCLK_DIR 0x0200 /* LRCLK_DIR */ 388 #define WM8903_LRCLK_DIR_MASK 0x0200 /* LRCLK_DIR */ 389 #define WM8903_LRCLK_DIR_SHIFT 9 /* LRCLK_DIR */ 390 #define WM8903_LRCLK_DIR_WIDTH 1 /* LRCLK_DIR */ 391 #define WM8903_AIF_BCLK_INV 0x0080 /* AIF_BCLK_INV */ 392 #define WM8903_AIF_BCLK_INV_MASK 0x0080 /* AIF_BCLK_INV */ 393 #define WM8903_AIF_BCLK_INV_SHIFT 7 /* AIF_BCLK_INV */ 394 #define WM8903_AIF_BCLK_INV_WIDTH 1 /* AIF_BCLK_INV */ 395 #define WM8903_BCLK_DIR 0x0040 /* BCLK_DIR */ 396 #define WM8903_BCLK_DIR_MASK 0x0040 /* BCLK_DIR */ 397 #define WM8903_BCLK_DIR_SHIFT 6 /* BCLK_DIR */ 398 #define WM8903_BCLK_DIR_WIDTH 1 /* BCLK_DIR */ 399 #define WM8903_AIF_LRCLK_INV 0x0010 /* AIF_LRCLK_INV */ 400 #define WM8903_AIF_LRCLK_INV_MASK 0x0010 /* AIF_LRCLK_INV */ 401 #define WM8903_AIF_LRCLK_INV_SHIFT 4 /* AIF_LRCLK_INV */ 402 #define WM8903_AIF_LRCLK_INV_WIDTH 1 /* AIF_LRCLK_INV */ 403 #define WM8903_AIF_WL_MASK 0x000C /* AIF_WL - [3:2] */ 404 #define WM8903_AIF_WL_SHIFT 2 /* AIF_WL - [3:2] */ 405 #define WM8903_AIF_WL_WIDTH 2 /* AIF_WL - [3:2] */ 406 #define WM8903_AIF_FMT_MASK 0x0003 /* AIF_FMT - [1:0] */ 407 #define WM8903_AIF_FMT_SHIFT 0 /* AIF_FMT - [1:0] */ 408 #define WM8903_AIF_FMT_WIDTH 2 /* AIF_FMT - [1:0] */ 409 410 /* 411 * R26 (0x1A) - Audio Interface 2 412 */ 413 #define WM8903_BCLK_DIV_MASK 0x001F /* BCLK_DIV - [4:0] */ 414 #define WM8903_BCLK_DIV_SHIFT 0 /* BCLK_DIV - [4:0] */ 415 #define WM8903_BCLK_DIV_WIDTH 5 /* BCLK_DIV - [4:0] */ 416 417 /* 418 * R27 (0x1B) - Audio Interface 3 419 */ 420 #define WM8903_LRCLK_RATE_MASK 0x07FF /* LRCLK_RATE - [10:0] */ 421 #define WM8903_LRCLK_RATE_SHIFT 0 /* LRCLK_RATE - [10:0] */ 422 #define WM8903_LRCLK_RATE_WIDTH 11 /* LRCLK_RATE - [10:0] */ 423 424 /* 425 * R30 (0x1E) - DAC Digital Volume Left 426 */ 427 #define WM8903_DACVU 0x0100 /* DACVU */ 428 #define WM8903_DACVU_MASK 0x0100 /* DACVU */ 429 #define WM8903_DACVU_SHIFT 8 /* DACVU */ 430 #define WM8903_DACVU_WIDTH 1 /* DACVU */ 431 #define WM8903_DACL_VOL_MASK 0x00FF /* DACL_VOL - [7:0] */ 432 #define WM8903_DACL_VOL_SHIFT 0 /* DACL_VOL - [7:0] */ 433 #define WM8903_DACL_VOL_WIDTH 8 /* DACL_VOL - [7:0] */ 434 435 /* 436 * R31 (0x1F) - DAC Digital Volume Right 437 */ 438 #define WM8903_DACVU 0x0100 /* DACVU */ 439 #define WM8903_DACVU_MASK 0x0100 /* DACVU */ 440 #define WM8903_DACVU_SHIFT 8 /* DACVU */ 441 #define WM8903_DACVU_WIDTH 1 /* DACVU */ 442 #define WM8903_DACR_VOL_MASK 0x00FF /* DACR_VOL - [7:0] */ 443 #define WM8903_DACR_VOL_SHIFT 0 /* DACR_VOL - [7:0] */ 444 #define WM8903_DACR_VOL_WIDTH 8 /* DACR_VOL - [7:0] */ 445 446 /* 447 * R32 (0x20) - DAC Digital 0 448 */ 449 #define WM8903_ADCL_DAC_SVOL_MASK 0x0F00 /* ADCL_DAC_SVOL - [11:8] */ 450 #define WM8903_ADCL_DAC_SVOL_SHIFT 8 /* ADCL_DAC_SVOL - [11:8] */ 451 #define WM8903_ADCL_DAC_SVOL_WIDTH 4 /* ADCL_DAC_SVOL - [11:8] */ 452 #define WM8903_ADCR_DAC_SVOL_MASK 0x00F0 /* ADCR_DAC_SVOL - [7:4] */ 453 #define WM8903_ADCR_DAC_SVOL_SHIFT 4 /* ADCR_DAC_SVOL - [7:4] */ 454 #define WM8903_ADCR_DAC_SVOL_WIDTH 4 /* ADCR_DAC_SVOL - [7:4] */ 455 #define WM8903_ADC_TO_DACL_MASK 0x000C /* ADC_TO_DACL - [3:2] */ 456 #define WM8903_ADC_TO_DACL_SHIFT 2 /* ADC_TO_DACL - [3:2] */ 457 #define WM8903_ADC_TO_DACL_WIDTH 2 /* ADC_TO_DACL - [3:2] */ 458 #define WM8903_ADC_TO_DACR_MASK 0x0003 /* ADC_TO_DACR - [1:0] */ 459 #define WM8903_ADC_TO_DACR_SHIFT 0 /* ADC_TO_DACR - [1:0] */ 460 #define WM8903_ADC_TO_DACR_WIDTH 2 /* ADC_TO_DACR - [1:0] */ 461 462 /* 463 * R33 (0x21) - DAC Digital 1 464 */ 465 #define WM8903_DAC_MONO 0x1000 /* DAC_MONO */ 466 #define WM8903_DAC_MONO_MASK 0x1000 /* DAC_MONO */ 467 #define WM8903_DAC_MONO_SHIFT 12 /* DAC_MONO */ 468 #define WM8903_DAC_MONO_WIDTH 1 /* DAC_MONO */ 469 #define WM8903_DAC_SB_FILT 0x0800 /* DAC_SB_FILT */ 470 #define WM8903_DAC_SB_FILT_MASK 0x0800 /* DAC_SB_FILT */ 471 #define WM8903_DAC_SB_FILT_SHIFT 11 /* DAC_SB_FILT */ 472 #define WM8903_DAC_SB_FILT_WIDTH 1 /* DAC_SB_FILT */ 473 #define WM8903_DAC_MUTERATE 0x0400 /* DAC_MUTERATE */ 474 #define WM8903_DAC_MUTERATE_MASK 0x0400 /* DAC_MUTERATE */ 475 #define WM8903_DAC_MUTERATE_SHIFT 10 /* DAC_MUTERATE */ 476 #define WM8903_DAC_MUTERATE_WIDTH 1 /* DAC_MUTERATE */ 477 #define WM8903_DAC_MUTEMODE 0x0200 /* DAC_MUTEMODE */ 478 #define WM8903_DAC_MUTEMODE_MASK 0x0200 /* DAC_MUTEMODE */ 479 #define WM8903_DAC_MUTEMODE_SHIFT 9 /* DAC_MUTEMODE */ 480 #define WM8903_DAC_MUTEMODE_WIDTH 1 /* DAC_MUTEMODE */ 481 #define WM8903_DAC_MUTE 0x0008 /* DAC_MUTE */ 482 #define WM8903_DAC_MUTE_MASK 0x0008 /* DAC_MUTE */ 483 #define WM8903_DAC_MUTE_SHIFT 3 /* DAC_MUTE */ 484 #define WM8903_DAC_MUTE_WIDTH 1 /* DAC_MUTE */ 485 #define WM8903_DEEMPH_MASK 0x0006 /* DEEMPH - [2:1] */ 486 #define WM8903_DEEMPH_SHIFT 1 /* DEEMPH - [2:1] */ 487 #define WM8903_DEEMPH_WIDTH 2 /* DEEMPH - [2:1] */ 488 489 /* 490 * R36 (0x24) - ADC Digital Volume Left 491 */ 492 #define WM8903_ADCVU 0x0100 /* ADCVU */ 493 #define WM8903_ADCVU_MASK 0x0100 /* ADCVU */ 494 #define WM8903_ADCVU_SHIFT 8 /* ADCVU */ 495 #define WM8903_ADCVU_WIDTH 1 /* ADCVU */ 496 #define WM8903_ADCL_VOL_MASK 0x00FF /* ADCL_VOL - [7:0] */ 497 #define WM8903_ADCL_VOL_SHIFT 0 /* ADCL_VOL - [7:0] */ 498 #define WM8903_ADCL_VOL_WIDTH 8 /* ADCL_VOL - [7:0] */ 499 500 /* 501 * R37 (0x25) - ADC Digital Volume Right 502 */ 503 #define WM8903_ADCVU 0x0100 /* ADCVU */ 504 #define WM8903_ADCVU_MASK 0x0100 /* ADCVU */ 505 #define WM8903_ADCVU_SHIFT 8 /* ADCVU */ 506 #define WM8903_ADCVU_WIDTH 1 /* ADCVU */ 507 #define WM8903_ADCR_VOL_MASK 0x00FF /* ADCR_VOL - [7:0] */ 508 #define WM8903_ADCR_VOL_SHIFT 0 /* ADCR_VOL - [7:0] */ 509 #define WM8903_ADCR_VOL_WIDTH 8 /* ADCR_VOL - [7:0] */ 510 511 /* 512 * R38 (0x26) - ADC Digital 0 513 */ 514 #define WM8903_ADC_HPF_CUT_MASK 0x0060 /* ADC_HPF_CUT - [6:5] */ 515 #define WM8903_ADC_HPF_CUT_SHIFT 5 /* ADC_HPF_CUT - [6:5] */ 516 #define WM8903_ADC_HPF_CUT_WIDTH 2 /* ADC_HPF_CUT - [6:5] */ 517 #define WM8903_ADC_HPF_ENA 0x0010 /* ADC_HPF_ENA */ 518 #define WM8903_ADC_HPF_ENA_MASK 0x0010 /* ADC_HPF_ENA */ 519 #define WM8903_ADC_HPF_ENA_SHIFT 4 /* ADC_HPF_ENA */ 520 #define WM8903_ADC_HPF_ENA_WIDTH 1 /* ADC_HPF_ENA */ 521 #define WM8903_ADCL_DATINV 0x0002 /* ADCL_DATINV */ 522 #define WM8903_ADCL_DATINV_MASK 0x0002 /* ADCL_DATINV */ 523 #define WM8903_ADCL_DATINV_SHIFT 1 /* ADCL_DATINV */ 524 #define WM8903_ADCL_DATINV_WIDTH 1 /* ADCL_DATINV */ 525 #define WM8903_ADCR_DATINV 0x0001 /* ADCR_DATINV */ 526 #define WM8903_ADCR_DATINV_MASK 0x0001 /* ADCR_DATINV */ 527 #define WM8903_ADCR_DATINV_SHIFT 0 /* ADCR_DATINV */ 528 #define WM8903_ADCR_DATINV_WIDTH 1 /* ADCR_DATINV */ 529 530 /* 531 * R39 (0x27) - Digital Microphone 0 532 */ 533 #define WM8903_DIGMIC_MODE_SEL 0x0100 /* DIGMIC_MODE_SEL */ 534 #define WM8903_DIGMIC_MODE_SEL_MASK 0x0100 /* DIGMIC_MODE_SEL */ 535 #define WM8903_DIGMIC_MODE_SEL_SHIFT 8 /* DIGMIC_MODE_SEL */ 536 #define WM8903_DIGMIC_MODE_SEL_WIDTH 1 /* DIGMIC_MODE_SEL */ 537 #define WM8903_DIGMIC_CLK_SEL_L_MASK 0x00C0 /* DIGMIC_CLK_SEL_L - [7:6] */ 538 #define WM8903_DIGMIC_CLK_SEL_L_SHIFT 6 /* DIGMIC_CLK_SEL_L - [7:6] */ 539 #define WM8903_DIGMIC_CLK_SEL_L_WIDTH 2 /* DIGMIC_CLK_SEL_L - [7:6] */ 540 #define WM8903_DIGMIC_CLK_SEL_R_MASK 0x0030 /* DIGMIC_CLK_SEL_R - [5:4] */ 541 #define WM8903_DIGMIC_CLK_SEL_R_SHIFT 4 /* DIGMIC_CLK_SEL_R - [5:4] */ 542 #define WM8903_DIGMIC_CLK_SEL_R_WIDTH 2 /* DIGMIC_CLK_SEL_R - [5:4] */ 543 #define WM8903_DIGMIC_CLK_SEL_RT_MASK 0x000C /* DIGMIC_CLK_SEL_RT - [3:2] */ 544 #define WM8903_DIGMIC_CLK_SEL_RT_SHIFT 2 /* DIGMIC_CLK_SEL_RT - [3:2] */ 545 #define WM8903_DIGMIC_CLK_SEL_RT_WIDTH 2 /* DIGMIC_CLK_SEL_RT - [3:2] */ 546 #define WM8903_DIGMIC_CLK_SEL_MASK 0x0003 /* DIGMIC_CLK_SEL - [1:0] */ 547 #define WM8903_DIGMIC_CLK_SEL_SHIFT 0 /* DIGMIC_CLK_SEL - [1:0] */ 548 #define WM8903_DIGMIC_CLK_SEL_WIDTH 2 /* DIGMIC_CLK_SEL - [1:0] */ 549 550 /* 551 * R40 (0x28) - DRC 0 552 */ 553 #define WM8903_DRC_ENA 0x8000 /* DRC_ENA */ 554 #define WM8903_DRC_ENA_MASK 0x8000 /* DRC_ENA */ 555 #define WM8903_DRC_ENA_SHIFT 15 /* DRC_ENA */ 556 #define WM8903_DRC_ENA_WIDTH 1 /* DRC_ENA */ 557 #define WM8903_DRC_THRESH_HYST_MASK 0x1800 /* DRC_THRESH_HYST - [12:11] */ 558 #define WM8903_DRC_THRESH_HYST_SHIFT 11 /* DRC_THRESH_HYST - [12:11] */ 559 #define WM8903_DRC_THRESH_HYST_WIDTH 2 /* DRC_THRESH_HYST - [12:11] */ 560 #define WM8903_DRC_STARTUP_GAIN_MASK 0x07C0 /* DRC_STARTUP_GAIN - [10:6] */ 561 #define WM8903_DRC_STARTUP_GAIN_SHIFT 6 /* DRC_STARTUP_GAIN - [10:6] */ 562 #define WM8903_DRC_STARTUP_GAIN_WIDTH 5 /* DRC_STARTUP_GAIN - [10:6] */ 563 #define WM8903_DRC_FF_DELAY 0x0020 /* DRC_FF_DELAY */ 564 #define WM8903_DRC_FF_DELAY_MASK 0x0020 /* DRC_FF_DELAY */ 565 #define WM8903_DRC_FF_DELAY_SHIFT 5 /* DRC_FF_DELAY */ 566 #define WM8903_DRC_FF_DELAY_WIDTH 1 /* DRC_FF_DELAY */ 567 #define WM8903_DRC_SMOOTH_ENA 0x0008 /* DRC_SMOOTH_ENA */ 568 #define WM8903_DRC_SMOOTH_ENA_MASK 0x0008 /* DRC_SMOOTH_ENA */ 569 #define WM8903_DRC_SMOOTH_ENA_SHIFT 3 /* DRC_SMOOTH_ENA */ 570 #define WM8903_DRC_SMOOTH_ENA_WIDTH 1 /* DRC_SMOOTH_ENA */ 571 #define WM8903_DRC_QR_ENA 0x0004 /* DRC_QR_ENA */ 572 #define WM8903_DRC_QR_ENA_MASK 0x0004 /* DRC_QR_ENA */ 573 #define WM8903_DRC_QR_ENA_SHIFT 2 /* DRC_QR_ENA */ 574 #define WM8903_DRC_QR_ENA_WIDTH 1 /* DRC_QR_ENA */ 575 #define WM8903_DRC_ANTICLIP_ENA 0x0002 /* DRC_ANTICLIP_ENA */ 576 #define WM8903_DRC_ANTICLIP_ENA_MASK 0x0002 /* DRC_ANTICLIP_ENA */ 577 #define WM8903_DRC_ANTICLIP_ENA_SHIFT 1 /* DRC_ANTICLIP_ENA */ 578 #define WM8903_DRC_ANTICLIP_ENA_WIDTH 1 /* DRC_ANTICLIP_ENA */ 579 #define WM8903_DRC_HYST_ENA 0x0001 /* DRC_HYST_ENA */ 580 #define WM8903_DRC_HYST_ENA_MASK 0x0001 /* DRC_HYST_ENA */ 581 #define WM8903_DRC_HYST_ENA_SHIFT 0 /* DRC_HYST_ENA */ 582 #define WM8903_DRC_HYST_ENA_WIDTH 1 /* DRC_HYST_ENA */ 583 584 /* 585 * R41 (0x29) - DRC 1 586 */ 587 #define WM8903_DRC_ATTACK_RATE_MASK 0xF000 /* DRC_ATTACK_RATE - [15:12] */ 588 #define WM8903_DRC_ATTACK_RATE_SHIFT 12 /* DRC_ATTACK_RATE - [15:12] */ 589 #define WM8903_DRC_ATTACK_RATE_WIDTH 4 /* DRC_ATTACK_RATE - [15:12] */ 590 #define WM8903_DRC_DECAY_RATE_MASK 0x0F00 /* DRC_DECAY_RATE - [11:8] */ 591 #define WM8903_DRC_DECAY_RATE_SHIFT 8 /* DRC_DECAY_RATE - [11:8] */ 592 #define WM8903_DRC_DECAY_RATE_WIDTH 4 /* DRC_DECAY_RATE - [11:8] */ 593 #define WM8903_DRC_THRESH_QR_MASK 0x00C0 /* DRC_THRESH_QR - [7:6] */ 594 #define WM8903_DRC_THRESH_QR_SHIFT 6 /* DRC_THRESH_QR - [7:6] */ 595 #define WM8903_DRC_THRESH_QR_WIDTH 2 /* DRC_THRESH_QR - [7:6] */ 596 #define WM8903_DRC_RATE_QR_MASK 0x0030 /* DRC_RATE_QR - [5:4] */ 597 #define WM8903_DRC_RATE_QR_SHIFT 4 /* DRC_RATE_QR - [5:4] */ 598 #define WM8903_DRC_RATE_QR_WIDTH 2 /* DRC_RATE_QR - [5:4] */ 599 #define WM8903_DRC_MINGAIN_MASK 0x000C /* DRC_MINGAIN - [3:2] */ 600 #define WM8903_DRC_MINGAIN_SHIFT 2 /* DRC_MINGAIN - [3:2] */ 601 #define WM8903_DRC_MINGAIN_WIDTH 2 /* DRC_MINGAIN - [3:2] */ 602 #define WM8903_DRC_MAXGAIN_MASK 0x0003 /* DRC_MAXGAIN - [1:0] */ 603 #define WM8903_DRC_MAXGAIN_SHIFT 0 /* DRC_MAXGAIN - [1:0] */ 604 #define WM8903_DRC_MAXGAIN_WIDTH 2 /* DRC_MAXGAIN - [1:0] */ 605 606 /* 607 * R42 (0x2A) - DRC 2 608 */ 609 #define WM8903_DRC_R0_SLOPE_COMP_MASK 0x0038 /* DRC_R0_SLOPE_COMP - [5:3] */ 610 #define WM8903_DRC_R0_SLOPE_COMP_SHIFT 3 /* DRC_R0_SLOPE_COMP - [5:3] */ 611 #define WM8903_DRC_R0_SLOPE_COMP_WIDTH 3 /* DRC_R0_SLOPE_COMP - [5:3] */ 612 #define WM8903_DRC_R1_SLOPE_COMP_MASK 0x0007 /* DRC_R1_SLOPE_COMP - [2:0] */ 613 #define WM8903_DRC_R1_SLOPE_COMP_SHIFT 0 /* DRC_R1_SLOPE_COMP - [2:0] */ 614 #define WM8903_DRC_R1_SLOPE_COMP_WIDTH 3 /* DRC_R1_SLOPE_COMP - [2:0] */ 615 616 /* 617 * R43 (0x2B) - DRC 3 618 */ 619 #define WM8903_DRC_THRESH_COMP_MASK 0x07E0 /* DRC_THRESH_COMP - [10:5] */ 620 #define WM8903_DRC_THRESH_COMP_SHIFT 5 /* DRC_THRESH_COMP - [10:5] */ 621 #define WM8903_DRC_THRESH_COMP_WIDTH 6 /* DRC_THRESH_COMP - [10:5] */ 622 #define WM8903_DRC_AMP_COMP_MASK 0x001F /* DRC_AMP_COMP - [4:0] */ 623 #define WM8903_DRC_AMP_COMP_SHIFT 0 /* DRC_AMP_COMP - [4:0] */ 624 #define WM8903_DRC_AMP_COMP_WIDTH 5 /* DRC_AMP_COMP - [4:0] */ 625 626 /* 627 * R44 (0x2C) - Analogue Left Input 0 628 */ 629 #define WM8903_LINMUTE 0x0080 /* LINMUTE */ 630 #define WM8903_LINMUTE_MASK 0x0080 /* LINMUTE */ 631 #define WM8903_LINMUTE_SHIFT 7 /* LINMUTE */ 632 #define WM8903_LINMUTE_WIDTH 1 /* LINMUTE */ 633 #define WM8903_LIN_VOL_MASK 0x001F /* LIN_VOL - [4:0] */ 634 #define WM8903_LIN_VOL_SHIFT 0 /* LIN_VOL - [4:0] */ 635 #define WM8903_LIN_VOL_WIDTH 5 /* LIN_VOL - [4:0] */ 636 637 /* 638 * R45 (0x2D) - Analogue Right Input 0 639 */ 640 #define WM8903_RINMUTE 0x0080 /* RINMUTE */ 641 #define WM8903_RINMUTE_MASK 0x0080 /* RINMUTE */ 642 #define WM8903_RINMUTE_SHIFT 7 /* RINMUTE */ 643 #define WM8903_RINMUTE_WIDTH 1 /* RINMUTE */ 644 #define WM8903_RIN_VOL_MASK 0x001F /* RIN_VOL - [4:0] */ 645 #define WM8903_RIN_VOL_SHIFT 0 /* RIN_VOL - [4:0] */ 646 #define WM8903_RIN_VOL_WIDTH 5 /* RIN_VOL - [4:0] */ 647 648 /* 649 * R46 (0x2E) - Analogue Left Input 1 650 */ 651 #define WM8903_INL_CM_ENA 0x0040 /* INL_CM_ENA */ 652 #define WM8903_INL_CM_ENA_MASK 0x0040 /* INL_CM_ENA */ 653 #define WM8903_INL_CM_ENA_SHIFT 6 /* INL_CM_ENA */ 654 #define WM8903_INL_CM_ENA_WIDTH 1 /* INL_CM_ENA */ 655 #define WM8903_L_IP_SEL_N_MASK 0x0030 /* L_IP_SEL_N - [5:4] */ 656 #define WM8903_L_IP_SEL_N_SHIFT 4 /* L_IP_SEL_N - [5:4] */ 657 #define WM8903_L_IP_SEL_N_WIDTH 2 /* L_IP_SEL_N - [5:4] */ 658 #define WM8903_L_IP_SEL_P_MASK 0x000C /* L_IP_SEL_P - [3:2] */ 659 #define WM8903_L_IP_SEL_P_SHIFT 2 /* L_IP_SEL_P - [3:2] */ 660 #define WM8903_L_IP_SEL_P_WIDTH 2 /* L_IP_SEL_P - [3:2] */ 661 #define WM8903_L_MODE_MASK 0x0003 /* L_MODE - [1:0] */ 662 #define WM8903_L_MODE_SHIFT 0 /* L_MODE - [1:0] */ 663 #define WM8903_L_MODE_WIDTH 2 /* L_MODE - [1:0] */ 664 665 /* 666 * R47 (0x2F) - Analogue Right Input 1 667 */ 668 #define WM8903_INR_CM_ENA 0x0040 /* INR_CM_ENA */ 669 #define WM8903_INR_CM_ENA_MASK 0x0040 /* INR_CM_ENA */ 670 #define WM8903_INR_CM_ENA_SHIFT 6 /* INR_CM_ENA */ 671 #define WM8903_INR_CM_ENA_WIDTH 1 /* INR_CM_ENA */ 672 #define WM8903_R_IP_SEL_N_MASK 0x0030 /* R_IP_SEL_N - [5:4] */ 673 #define WM8903_R_IP_SEL_N_SHIFT 4 /* R_IP_SEL_N - [5:4] */ 674 #define WM8903_R_IP_SEL_N_WIDTH 2 /* R_IP_SEL_N - [5:4] */ 675 #define WM8903_R_IP_SEL_P_MASK 0x000C /* R_IP_SEL_P - [3:2] */ 676 #define WM8903_R_IP_SEL_P_SHIFT 2 /* R_IP_SEL_P - [3:2] */ 677 #define WM8903_R_IP_SEL_P_WIDTH 2 /* R_IP_SEL_P - [3:2] */ 678 #define WM8903_R_MODE_MASK 0x0003 /* R_MODE - [1:0] */ 679 #define WM8903_R_MODE_SHIFT 0 /* R_MODE - [1:0] */ 680 #define WM8903_R_MODE_WIDTH 2 /* R_MODE - [1:0] */ 681 682 /* 683 * R50 (0x32) - Analogue Left Mix 0 684 */ 685 #define WM8903_DACL_TO_MIXOUTL 0x0008 /* DACL_TO_MIXOUTL */ 686 #define WM8903_DACL_TO_MIXOUTL_MASK 0x0008 /* DACL_TO_MIXOUTL */ 687 #define WM8903_DACL_TO_MIXOUTL_SHIFT 3 /* DACL_TO_MIXOUTL */ 688 #define WM8903_DACL_TO_MIXOUTL_WIDTH 1 /* DACL_TO_MIXOUTL */ 689 #define WM8903_DACR_TO_MIXOUTL 0x0004 /* DACR_TO_MIXOUTL */ 690 #define WM8903_DACR_TO_MIXOUTL_MASK 0x0004 /* DACR_TO_MIXOUTL */ 691 #define WM8903_DACR_TO_MIXOUTL_SHIFT 2 /* DACR_TO_MIXOUTL */ 692 #define WM8903_DACR_TO_MIXOUTL_WIDTH 1 /* DACR_TO_MIXOUTL */ 693 #define WM8903_BYPASSL_TO_MIXOUTL 0x0002 /* BYPASSL_TO_MIXOUTL */ 694 #define WM8903_BYPASSL_TO_MIXOUTL_MASK 0x0002 /* BYPASSL_TO_MIXOUTL */ 695 #define WM8903_BYPASSL_TO_MIXOUTL_SHIFT 1 /* BYPASSL_TO_MIXOUTL */ 696 #define WM8903_BYPASSL_TO_MIXOUTL_WIDTH 1 /* BYPASSL_TO_MIXOUTL */ 697 #define WM8903_BYPASSR_TO_MIXOUTL 0x0001 /* BYPASSR_TO_MIXOUTL */ 698 #define WM8903_BYPASSR_TO_MIXOUTL_MASK 0x0001 /* BYPASSR_TO_MIXOUTL */ 699 #define WM8903_BYPASSR_TO_MIXOUTL_SHIFT 0 /* BYPASSR_TO_MIXOUTL */ 700 #define WM8903_BYPASSR_TO_MIXOUTL_WIDTH 1 /* BYPASSR_TO_MIXOUTL */ 701 702 /* 703 * R51 (0x33) - Analogue Right Mix 0 704 */ 705 #define WM8903_DACL_TO_MIXOUTR 0x0008 /* DACL_TO_MIXOUTR */ 706 #define WM8903_DACL_TO_MIXOUTR_MASK 0x0008 /* DACL_TO_MIXOUTR */ 707 #define WM8903_DACL_TO_MIXOUTR_SHIFT 3 /* DACL_TO_MIXOUTR */ 708 #define WM8903_DACL_TO_MIXOUTR_WIDTH 1 /* DACL_TO_MIXOUTR */ 709 #define WM8903_DACR_TO_MIXOUTR 0x0004 /* DACR_TO_MIXOUTR */ 710 #define WM8903_DACR_TO_MIXOUTR_MASK 0x0004 /* DACR_TO_MIXOUTR */ 711 #define WM8903_DACR_TO_MIXOUTR_SHIFT 2 /* DACR_TO_MIXOUTR */ 712 #define WM8903_DACR_TO_MIXOUTR_WIDTH 1 /* DACR_TO_MIXOUTR */ 713 #define WM8903_BYPASSL_TO_MIXOUTR 0x0002 /* BYPASSL_TO_MIXOUTR */ 714 #define WM8903_BYPASSL_TO_MIXOUTR_MASK 0x0002 /* BYPASSL_TO_MIXOUTR */ 715 #define WM8903_BYPASSL_TO_MIXOUTR_SHIFT 1 /* BYPASSL_TO_MIXOUTR */ 716 #define WM8903_BYPASSL_TO_MIXOUTR_WIDTH 1 /* BYPASSL_TO_MIXOUTR */ 717 #define WM8903_BYPASSR_TO_MIXOUTR 0x0001 /* BYPASSR_TO_MIXOUTR */ 718 #define WM8903_BYPASSR_TO_MIXOUTR_MASK 0x0001 /* BYPASSR_TO_MIXOUTR */ 719 #define WM8903_BYPASSR_TO_MIXOUTR_SHIFT 0 /* BYPASSR_TO_MIXOUTR */ 720 #define WM8903_BYPASSR_TO_MIXOUTR_WIDTH 1 /* BYPASSR_TO_MIXOUTR */ 721 722 /* 723 * R52 (0x34) - Analogue Spk Mix Left 0 724 */ 725 #define WM8903_DACL_TO_MIXSPKL 0x0008 /* DACL_TO_MIXSPKL */ 726 #define WM8903_DACL_TO_MIXSPKL_MASK 0x0008 /* DACL_TO_MIXSPKL */ 727 #define WM8903_DACL_TO_MIXSPKL_SHIFT 3 /* DACL_TO_MIXSPKL */ 728 #define WM8903_DACL_TO_MIXSPKL_WIDTH 1 /* DACL_TO_MIXSPKL */ 729 #define WM8903_DACR_TO_MIXSPKL 0x0004 /* DACR_TO_MIXSPKL */ 730 #define WM8903_DACR_TO_MIXSPKL_MASK 0x0004 /* DACR_TO_MIXSPKL */ 731 #define WM8903_DACR_TO_MIXSPKL_SHIFT 2 /* DACR_TO_MIXSPKL */ 732 #define WM8903_DACR_TO_MIXSPKL_WIDTH 1 /* DACR_TO_MIXSPKL */ 733 #define WM8903_BYPASSL_TO_MIXSPKL 0x0002 /* BYPASSL_TO_MIXSPKL */ 734 #define WM8903_BYPASSL_TO_MIXSPKL_MASK 0x0002 /* BYPASSL_TO_MIXSPKL */ 735 #define WM8903_BYPASSL_TO_MIXSPKL_SHIFT 1 /* BYPASSL_TO_MIXSPKL */ 736 #define WM8903_BYPASSL_TO_MIXSPKL_WIDTH 1 /* BYPASSL_TO_MIXSPKL */ 737 #define WM8903_BYPASSR_TO_MIXSPKL 0x0001 /* BYPASSR_TO_MIXSPKL */ 738 #define WM8903_BYPASSR_TO_MIXSPKL_MASK 0x0001 /* BYPASSR_TO_MIXSPKL */ 739 #define WM8903_BYPASSR_TO_MIXSPKL_SHIFT 0 /* BYPASSR_TO_MIXSPKL */ 740 #define WM8903_BYPASSR_TO_MIXSPKL_WIDTH 1 /* BYPASSR_TO_MIXSPKL */ 741 742 /* 743 * R53 (0x35) - Analogue Spk Mix Left 1 744 */ 745 #define WM8903_DACL_MIXSPKL_VOL 0x0008 /* DACL_MIXSPKL_VOL */ 746 #define WM8903_DACL_MIXSPKL_VOL_MASK 0x0008 /* DACL_MIXSPKL_VOL */ 747 #define WM8903_DACL_MIXSPKL_VOL_SHIFT 3 /* DACL_MIXSPKL_VOL */ 748 #define WM8903_DACL_MIXSPKL_VOL_WIDTH 1 /* DACL_MIXSPKL_VOL */ 749 #define WM8903_DACR_MIXSPKL_VOL 0x0004 /* DACR_MIXSPKL_VOL */ 750 #define WM8903_DACR_MIXSPKL_VOL_MASK 0x0004 /* DACR_MIXSPKL_VOL */ 751 #define WM8903_DACR_MIXSPKL_VOL_SHIFT 2 /* DACR_MIXSPKL_VOL */ 752 #define WM8903_DACR_MIXSPKL_VOL_WIDTH 1 /* DACR_MIXSPKL_VOL */ 753 #define WM8903_BYPASSL_MIXSPKL_VOL 0x0002 /* BYPASSL_MIXSPKL_VOL */ 754 #define WM8903_BYPASSL_MIXSPKL_VOL_MASK 0x0002 /* BYPASSL_MIXSPKL_VOL */ 755 #define WM8903_BYPASSL_MIXSPKL_VOL_SHIFT 1 /* BYPASSL_MIXSPKL_VOL */ 756 #define WM8903_BYPASSL_MIXSPKL_VOL_WIDTH 1 /* BYPASSL_MIXSPKL_VOL */ 757 #define WM8903_BYPASSR_MIXSPKL_VOL 0x0001 /* BYPASSR_MIXSPKL_VOL */ 758 #define WM8903_BYPASSR_MIXSPKL_VOL_MASK 0x0001 /* BYPASSR_MIXSPKL_VOL */ 759 #define WM8903_BYPASSR_MIXSPKL_VOL_SHIFT 0 /* BYPASSR_MIXSPKL_VOL */ 760 #define WM8903_BYPASSR_MIXSPKL_VOL_WIDTH 1 /* BYPASSR_MIXSPKL_VOL */ 761 762 /* 763 * R54 (0x36) - Analogue Spk Mix Right 0 764 */ 765 #define WM8903_DACL_TO_MIXSPKR 0x0008 /* DACL_TO_MIXSPKR */ 766 #define WM8903_DACL_TO_MIXSPKR_MASK 0x0008 /* DACL_TO_MIXSPKR */ 767 #define WM8903_DACL_TO_MIXSPKR_SHIFT 3 /* DACL_TO_MIXSPKR */ 768 #define WM8903_DACL_TO_MIXSPKR_WIDTH 1 /* DACL_TO_MIXSPKR */ 769 #define WM8903_DACR_TO_MIXSPKR 0x0004 /* DACR_TO_MIXSPKR */ 770 #define WM8903_DACR_TO_MIXSPKR_MASK 0x0004 /* DACR_TO_MIXSPKR */ 771 #define WM8903_DACR_TO_MIXSPKR_SHIFT 2 /* DACR_TO_MIXSPKR */ 772 #define WM8903_DACR_TO_MIXSPKR_WIDTH 1 /* DACR_TO_MIXSPKR */ 773 #define WM8903_BYPASSL_TO_MIXSPKR 0x0002 /* BYPASSL_TO_MIXSPKR */ 774 #define WM8903_BYPASSL_TO_MIXSPKR_MASK 0x0002 /* BYPASSL_TO_MIXSPKR */ 775 #define WM8903_BYPASSL_TO_MIXSPKR_SHIFT 1 /* BYPASSL_TO_MIXSPKR */ 776 #define WM8903_BYPASSL_TO_MIXSPKR_WIDTH 1 /* BYPASSL_TO_MIXSPKR */ 777 #define WM8903_BYPASSR_TO_MIXSPKR 0x0001 /* BYPASSR_TO_MIXSPKR */ 778 #define WM8903_BYPASSR_TO_MIXSPKR_MASK 0x0001 /* BYPASSR_TO_MIXSPKR */ 779 #define WM8903_BYPASSR_TO_MIXSPKR_SHIFT 0 /* BYPASSR_TO_MIXSPKR */ 780 #define WM8903_BYPASSR_TO_MIXSPKR_WIDTH 1 /* BYPASSR_TO_MIXSPKR */ 781 782 /* 783 * R55 (0x37) - Analogue Spk Mix Right 1 784 */ 785 #define WM8903_DACL_MIXSPKR_VOL 0x0008 /* DACL_MIXSPKR_VOL */ 786 #define WM8903_DACL_MIXSPKR_VOL_MASK 0x0008 /* DACL_MIXSPKR_VOL */ 787 #define WM8903_DACL_MIXSPKR_VOL_SHIFT 3 /* DACL_MIXSPKR_VOL */ 788 #define WM8903_DACL_MIXSPKR_VOL_WIDTH 1 /* DACL_MIXSPKR_VOL */ 789 #define WM8903_DACR_MIXSPKR_VOL 0x0004 /* DACR_MIXSPKR_VOL */ 790 #define WM8903_DACR_MIXSPKR_VOL_MASK 0x0004 /* DACR_MIXSPKR_VOL */ 791 #define WM8903_DACR_MIXSPKR_VOL_SHIFT 2 /* DACR_MIXSPKR_VOL */ 792 #define WM8903_DACR_MIXSPKR_VOL_WIDTH 1 /* DACR_MIXSPKR_VOL */ 793 #define WM8903_BYPASSL_MIXSPKR_VOL 0x0002 /* BYPASSL_MIXSPKR_VOL */ 794 #define WM8903_BYPASSL_MIXSPKR_VOL_MASK 0x0002 /* BYPASSL_MIXSPKR_VOL */ 795 #define WM8903_BYPASSL_MIXSPKR_VOL_SHIFT 1 /* BYPASSL_MIXSPKR_VOL */ 796 #define WM8903_BYPASSL_MIXSPKR_VOL_WIDTH 1 /* BYPASSL_MIXSPKR_VOL */ 797 #define WM8903_BYPASSR_MIXSPKR_VOL 0x0001 /* BYPASSR_MIXSPKR_VOL */ 798 #define WM8903_BYPASSR_MIXSPKR_VOL_MASK 0x0001 /* BYPASSR_MIXSPKR_VOL */ 799 #define WM8903_BYPASSR_MIXSPKR_VOL_SHIFT 0 /* BYPASSR_MIXSPKR_VOL */ 800 #define WM8903_BYPASSR_MIXSPKR_VOL_WIDTH 1 /* BYPASSR_MIXSPKR_VOL */ 801 802 /* 803 * R57 (0x39) - Analogue OUT1 Left 804 */ 805 #define WM8903_HPL_MUTE 0x0100 /* HPL_MUTE */ 806 #define WM8903_HPL_MUTE_MASK 0x0100 /* HPL_MUTE */ 807 #define WM8903_HPL_MUTE_SHIFT 8 /* HPL_MUTE */ 808 #define WM8903_HPL_MUTE_WIDTH 1 /* HPL_MUTE */ 809 #define WM8903_HPOUTVU 0x0080 /* HPOUTVU */ 810 #define WM8903_HPOUTVU_MASK 0x0080 /* HPOUTVU */ 811 #define WM8903_HPOUTVU_SHIFT 7 /* HPOUTVU */ 812 #define WM8903_HPOUTVU_WIDTH 1 /* HPOUTVU */ 813 #define WM8903_HPOUTLZC 0x0040 /* HPOUTLZC */ 814 #define WM8903_HPOUTLZC_MASK 0x0040 /* HPOUTLZC */ 815 #define WM8903_HPOUTLZC_SHIFT 6 /* HPOUTLZC */ 816 #define WM8903_HPOUTLZC_WIDTH 1 /* HPOUTLZC */ 817 #define WM8903_HPOUTL_VOL_MASK 0x003F /* HPOUTL_VOL - [5:0] */ 818 #define WM8903_HPOUTL_VOL_SHIFT 0 /* HPOUTL_VOL - [5:0] */ 819 #define WM8903_HPOUTL_VOL_WIDTH 6 /* HPOUTL_VOL - [5:0] */ 820 821 /* 822 * R58 (0x3A) - Analogue OUT1 Right 823 */ 824 #define WM8903_HPR_MUTE 0x0100 /* HPR_MUTE */ 825 #define WM8903_HPR_MUTE_MASK 0x0100 /* HPR_MUTE */ 826 #define WM8903_HPR_MUTE_SHIFT 8 /* HPR_MUTE */ 827 #define WM8903_HPR_MUTE_WIDTH 1 /* HPR_MUTE */ 828 #define WM8903_HPOUTVU 0x0080 /* HPOUTVU */ 829 #define WM8903_HPOUTVU_MASK 0x0080 /* HPOUTVU */ 830 #define WM8903_HPOUTVU_SHIFT 7 /* HPOUTVU */ 831 #define WM8903_HPOUTVU_WIDTH 1 /* HPOUTVU */ 832 #define WM8903_HPOUTRZC 0x0040 /* HPOUTRZC */ 833 #define WM8903_HPOUTRZC_MASK 0x0040 /* HPOUTRZC */ 834 #define WM8903_HPOUTRZC_SHIFT 6 /* HPOUTRZC */ 835 #define WM8903_HPOUTRZC_WIDTH 1 /* HPOUTRZC */ 836 #define WM8903_HPOUTR_VOL_MASK 0x003F /* HPOUTR_VOL - [5:0] */ 837 #define WM8903_HPOUTR_VOL_SHIFT 0 /* HPOUTR_VOL - [5:0] */ 838 #define WM8903_HPOUTR_VOL_WIDTH 6 /* HPOUTR_VOL - [5:0] */ 839 840 /* 841 * R59 (0x3B) - Analogue OUT2 Left 842 */ 843 #define WM8903_LINEOUTL_MUTE 0x0100 /* LINEOUTL_MUTE */ 844 #define WM8903_LINEOUTL_MUTE_MASK 0x0100 /* LINEOUTL_MUTE */ 845 #define WM8903_LINEOUTL_MUTE_SHIFT 8 /* LINEOUTL_MUTE */ 846 #define WM8903_LINEOUTL_MUTE_WIDTH 1 /* LINEOUTL_MUTE */ 847 #define WM8903_LINEOUTVU 0x0080 /* LINEOUTVU */ 848 #define WM8903_LINEOUTVU_MASK 0x0080 /* LINEOUTVU */ 849 #define WM8903_LINEOUTVU_SHIFT 7 /* LINEOUTVU */ 850 #define WM8903_LINEOUTVU_WIDTH 1 /* LINEOUTVU */ 851 #define WM8903_LINEOUTLZC 0x0040 /* LINEOUTLZC */ 852 #define WM8903_LINEOUTLZC_MASK 0x0040 /* LINEOUTLZC */ 853 #define WM8903_LINEOUTLZC_SHIFT 6 /* LINEOUTLZC */ 854 #define WM8903_LINEOUTLZC_WIDTH 1 /* LINEOUTLZC */ 855 #define WM8903_LINEOUTL_VOL_MASK 0x003F /* LINEOUTL_VOL - [5:0] */ 856 #define WM8903_LINEOUTL_VOL_SHIFT 0 /* LINEOUTL_VOL - [5:0] */ 857 #define WM8903_LINEOUTL_VOL_WIDTH 6 /* LINEOUTL_VOL - [5:0] */ 858 859 /* 860 * R60 (0x3C) - Analogue OUT2 Right 861 */ 862 #define WM8903_LINEOUTR_MUTE 0x0100 /* LINEOUTR_MUTE */ 863 #define WM8903_LINEOUTR_MUTE_MASK 0x0100 /* LINEOUTR_MUTE */ 864 #define WM8903_LINEOUTR_MUTE_SHIFT 8 /* LINEOUTR_MUTE */ 865 #define WM8903_LINEOUTR_MUTE_WIDTH 1 /* LINEOUTR_MUTE */ 866 #define WM8903_LINEOUTVU 0x0080 /* LINEOUTVU */ 867 #define WM8903_LINEOUTVU_MASK 0x0080 /* LINEOUTVU */ 868 #define WM8903_LINEOUTVU_SHIFT 7 /* LINEOUTVU */ 869 #define WM8903_LINEOUTVU_WIDTH 1 /* LINEOUTVU */ 870 #define WM8903_LINEOUTRZC 0x0040 /* LINEOUTRZC */ 871 #define WM8903_LINEOUTRZC_MASK 0x0040 /* LINEOUTRZC */ 872 #define WM8903_LINEOUTRZC_SHIFT 6 /* LINEOUTRZC */ 873 #define WM8903_LINEOUTRZC_WIDTH 1 /* LINEOUTRZC */ 874 #define WM8903_LINEOUTR_VOL_MASK 0x003F /* LINEOUTR_VOL - [5:0] */ 875 #define WM8903_LINEOUTR_VOL_SHIFT 0 /* LINEOUTR_VOL - [5:0] */ 876 #define WM8903_LINEOUTR_VOL_WIDTH 6 /* LINEOUTR_VOL - [5:0] */ 877 878 /* 879 * R62 (0x3E) - Analogue OUT3 Left 880 */ 881 #define WM8903_SPKL_MUTE 0x0100 /* SPKL_MUTE */ 882 #define WM8903_SPKL_MUTE_MASK 0x0100 /* SPKL_MUTE */ 883 #define WM8903_SPKL_MUTE_SHIFT 8 /* SPKL_MUTE */ 884 #define WM8903_SPKL_MUTE_WIDTH 1 /* SPKL_MUTE */ 885 #define WM8903_SPKVU 0x0080 /* SPKVU */ 886 #define WM8903_SPKVU_MASK 0x0080 /* SPKVU */ 887 #define WM8903_SPKVU_SHIFT 7 /* SPKVU */ 888 #define WM8903_SPKVU_WIDTH 1 /* SPKVU */ 889 #define WM8903_SPKLZC 0x0040 /* SPKLZC */ 890 #define WM8903_SPKLZC_MASK 0x0040 /* SPKLZC */ 891 #define WM8903_SPKLZC_SHIFT 6 /* SPKLZC */ 892 #define WM8903_SPKLZC_WIDTH 1 /* SPKLZC */ 893 #define WM8903_SPKL_VOL_MASK 0x003F /* SPKL_VOL - [5:0] */ 894 #define WM8903_SPKL_VOL_SHIFT 0 /* SPKL_VOL - [5:0] */ 895 #define WM8903_SPKL_VOL_WIDTH 6 /* SPKL_VOL - [5:0] */ 896 897 /* 898 * R63 (0x3F) - Analogue OUT3 Right 899 */ 900 #define WM8903_SPKR_MUTE 0x0100 /* SPKR_MUTE */ 901 #define WM8903_SPKR_MUTE_MASK 0x0100 /* SPKR_MUTE */ 902 #define WM8903_SPKR_MUTE_SHIFT 8 /* SPKR_MUTE */ 903 #define WM8903_SPKR_MUTE_WIDTH 1 /* SPKR_MUTE */ 904 #define WM8903_SPKVU 0x0080 /* SPKVU */ 905 #define WM8903_SPKVU_MASK 0x0080 /* SPKVU */ 906 #define WM8903_SPKVU_SHIFT 7 /* SPKVU */ 907 #define WM8903_SPKVU_WIDTH 1 /* SPKVU */ 908 #define WM8903_SPKRZC 0x0040 /* SPKRZC */ 909 #define WM8903_SPKRZC_MASK 0x0040 /* SPKRZC */ 910 #define WM8903_SPKRZC_SHIFT 6 /* SPKRZC */ 911 #define WM8903_SPKRZC_WIDTH 1 /* SPKRZC */ 912 #define WM8903_SPKR_VOL_MASK 0x003F /* SPKR_VOL - [5:0] */ 913 #define WM8903_SPKR_VOL_SHIFT 0 /* SPKR_VOL - [5:0] */ 914 #define WM8903_SPKR_VOL_WIDTH 6 /* SPKR_VOL - [5:0] */ 915 916 /* 917 * R65 (0x41) - Analogue SPK Output Control 0 918 */ 919 #define WM8903_SPK_DISCHARGE 0x0002 /* SPK_DISCHARGE */ 920 #define WM8903_SPK_DISCHARGE_MASK 0x0002 /* SPK_DISCHARGE */ 921 #define WM8903_SPK_DISCHARGE_SHIFT 1 /* SPK_DISCHARGE */ 922 #define WM8903_SPK_DISCHARGE_WIDTH 1 /* SPK_DISCHARGE */ 923 #define WM8903_VROI 0x0001 /* VROI */ 924 #define WM8903_VROI_MASK 0x0001 /* VROI */ 925 #define WM8903_VROI_SHIFT 0 /* VROI */ 926 #define WM8903_VROI_WIDTH 1 /* VROI */ 927 928 /* 929 * R67 (0x43) - DC Servo 0 930 */ 931 #define WM8903_DCS_MASTER_ENA 0x0010 /* DCS_MASTER_ENA */ 932 #define WM8903_DCS_MASTER_ENA_MASK 0x0010 /* DCS_MASTER_ENA */ 933 #define WM8903_DCS_MASTER_ENA_SHIFT 4 /* DCS_MASTER_ENA */ 934 #define WM8903_DCS_MASTER_ENA_WIDTH 1 /* DCS_MASTER_ENA */ 935 #define WM8903_DCS_ENA_MASK 0x000F /* DCS_ENA - [3:0] */ 936 #define WM8903_DCS_ENA_SHIFT 0 /* DCS_ENA - [3:0] */ 937 #define WM8903_DCS_ENA_WIDTH 4 /* DCS_ENA - [3:0] */ 938 939 /* 940 * R69 (0x45) - DC Servo 2 941 */ 942 #define WM8903_DCS_MODE_MASK 0x0003 /* DCS_MODE - [1:0] */ 943 #define WM8903_DCS_MODE_SHIFT 0 /* DCS_MODE - [1:0] */ 944 #define WM8903_DCS_MODE_WIDTH 2 /* DCS_MODE - [1:0] */ 945 946 /* 947 * R90 (0x5A) - Analogue HP 0 948 */ 949 #define WM8903_HPL_RMV_SHORT 0x0080 /* HPL_RMV_SHORT */ 950 #define WM8903_HPL_RMV_SHORT_MASK 0x0080 /* HPL_RMV_SHORT */ 951 #define WM8903_HPL_RMV_SHORT_SHIFT 7 /* HPL_RMV_SHORT */ 952 #define WM8903_HPL_RMV_SHORT_WIDTH 1 /* HPL_RMV_SHORT */ 953 #define WM8903_HPL_ENA_OUTP 0x0040 /* HPL_ENA_OUTP */ 954 #define WM8903_HPL_ENA_OUTP_MASK 0x0040 /* HPL_ENA_OUTP */ 955 #define WM8903_HPL_ENA_OUTP_SHIFT 6 /* HPL_ENA_OUTP */ 956 #define WM8903_HPL_ENA_OUTP_WIDTH 1 /* HPL_ENA_OUTP */ 957 #define WM8903_HPL_ENA_DLY 0x0020 /* HPL_ENA_DLY */ 958 #define WM8903_HPL_ENA_DLY_MASK 0x0020 /* HPL_ENA_DLY */ 959 #define WM8903_HPL_ENA_DLY_SHIFT 5 /* HPL_ENA_DLY */ 960 #define WM8903_HPL_ENA_DLY_WIDTH 1 /* HPL_ENA_DLY */ 961 #define WM8903_HPL_ENA 0x0010 /* HPL_ENA */ 962 #define WM8903_HPL_ENA_MASK 0x0010 /* HPL_ENA */ 963 #define WM8903_HPL_ENA_SHIFT 4 /* HPL_ENA */ 964 #define WM8903_HPL_ENA_WIDTH 1 /* HPL_ENA */ 965 #define WM8903_HPR_RMV_SHORT 0x0008 /* HPR_RMV_SHORT */ 966 #define WM8903_HPR_RMV_SHORT_MASK 0x0008 /* HPR_RMV_SHORT */ 967 #define WM8903_HPR_RMV_SHORT_SHIFT 3 /* HPR_RMV_SHORT */ 968 #define WM8903_HPR_RMV_SHORT_WIDTH 1 /* HPR_RMV_SHORT */ 969 #define WM8903_HPR_ENA_OUTP 0x0004 /* HPR_ENA_OUTP */ 970 #define WM8903_HPR_ENA_OUTP_MASK 0x0004 /* HPR_ENA_OUTP */ 971 #define WM8903_HPR_ENA_OUTP_SHIFT 2 /* HPR_ENA_OUTP */ 972 #define WM8903_HPR_ENA_OUTP_WIDTH 1 /* HPR_ENA_OUTP */ 973 #define WM8903_HPR_ENA_DLY 0x0002 /* HPR_ENA_DLY */ 974 #define WM8903_HPR_ENA_DLY_MASK 0x0002 /* HPR_ENA_DLY */ 975 #define WM8903_HPR_ENA_DLY_SHIFT 1 /* HPR_ENA_DLY */ 976 #define WM8903_HPR_ENA_DLY_WIDTH 1 /* HPR_ENA_DLY */ 977 #define WM8903_HPR_ENA 0x0001 /* HPR_ENA */ 978 #define WM8903_HPR_ENA_MASK 0x0001 /* HPR_ENA */ 979 #define WM8903_HPR_ENA_SHIFT 0 /* HPR_ENA */ 980 #define WM8903_HPR_ENA_WIDTH 1 /* HPR_ENA */ 981 982 /* 983 * R94 (0x5E) - Analogue Lineout 0 984 */ 985 #define WM8903_LINEOUTL_RMV_SHORT 0x0080 /* LINEOUTL_RMV_SHORT */ 986 #define WM8903_LINEOUTL_RMV_SHORT_MASK 0x0080 /* LINEOUTL_RMV_SHORT */ 987 #define WM8903_LINEOUTL_RMV_SHORT_SHIFT 7 /* LINEOUTL_RMV_SHORT */ 988 #define WM8903_LINEOUTL_RMV_SHORT_WIDTH 1 /* LINEOUTL_RMV_SHORT */ 989 #define WM8903_LINEOUTL_ENA_OUTP 0x0040 /* LINEOUTL_ENA_OUTP */ 990 #define WM8903_LINEOUTL_ENA_OUTP_MASK 0x0040 /* LINEOUTL_ENA_OUTP */ 991 #define WM8903_LINEOUTL_ENA_OUTP_SHIFT 6 /* LINEOUTL_ENA_OUTP */ 992 #define WM8903_LINEOUTL_ENA_OUTP_WIDTH 1 /* LINEOUTL_ENA_OUTP */ 993 #define WM8903_LINEOUTL_ENA_DLY 0x0020 /* LINEOUTL_ENA_DLY */ 994 #define WM8903_LINEOUTL_ENA_DLY_MASK 0x0020 /* LINEOUTL_ENA_DLY */ 995 #define WM8903_LINEOUTL_ENA_DLY_SHIFT 5 /* LINEOUTL_ENA_DLY */ 996 #define WM8903_LINEOUTL_ENA_DLY_WIDTH 1 /* LINEOUTL_ENA_DLY */ 997 #define WM8903_LINEOUTL_ENA 0x0010 /* LINEOUTL_ENA */ 998 #define WM8903_LINEOUTL_ENA_MASK 0x0010 /* LINEOUTL_ENA */ 999 #define WM8903_LINEOUTL_ENA_SHIFT 4 /* LINEOUTL_ENA */ 1000 #define WM8903_LINEOUTL_ENA_WIDTH 1 /* LINEOUTL_ENA */ 1001 #define WM8903_LINEOUTR_RMV_SHORT 0x0008 /* LINEOUTR_RMV_SHORT */ 1002 #define WM8903_LINEOUTR_RMV_SHORT_MASK 0x0008 /* LINEOUTR_RMV_SHORT */ 1003 #define WM8903_LINEOUTR_RMV_SHORT_SHIFT 3 /* LINEOUTR_RMV_SHORT */ 1004 #define WM8903_LINEOUTR_RMV_SHORT_WIDTH 1 /* LINEOUTR_RMV_SHORT */ 1005 #define WM8903_LINEOUTR_ENA_OUTP 0x0004 /* LINEOUTR_ENA_OUTP */ 1006 #define WM8903_LINEOUTR_ENA_OUTP_MASK 0x0004 /* LINEOUTR_ENA_OUTP */ 1007 #define WM8903_LINEOUTR_ENA_OUTP_SHIFT 2 /* LINEOUTR_ENA_OUTP */ 1008 #define WM8903_LINEOUTR_ENA_OUTP_WIDTH 1 /* LINEOUTR_ENA_OUTP */ 1009 #define WM8903_LINEOUTR_ENA_DLY 0x0002 /* LINEOUTR_ENA_DLY */ 1010 #define WM8903_LINEOUTR_ENA_DLY_MASK 0x0002 /* LINEOUTR_ENA_DLY */ 1011 #define WM8903_LINEOUTR_ENA_DLY_SHIFT 1 /* LINEOUTR_ENA_DLY */ 1012 #define WM8903_LINEOUTR_ENA_DLY_WIDTH 1 /* LINEOUTR_ENA_DLY */ 1013 #define WM8903_LINEOUTR_ENA 0x0001 /* LINEOUTR_ENA */ 1014 #define WM8903_LINEOUTR_ENA_MASK 0x0001 /* LINEOUTR_ENA */ 1015 #define WM8903_LINEOUTR_ENA_SHIFT 0 /* LINEOUTR_ENA */ 1016 #define WM8903_LINEOUTR_ENA_WIDTH 1 /* LINEOUTR_ENA */ 1017 1018 /* 1019 * R98 (0x62) - Charge Pump 0 1020 */ 1021 #define WM8903_CP_ENA 0x0001 /* CP_ENA */ 1022 #define WM8903_CP_ENA_MASK 0x0001 /* CP_ENA */ 1023 #define WM8903_CP_ENA_SHIFT 0 /* CP_ENA */ 1024 #define WM8903_CP_ENA_WIDTH 1 /* CP_ENA */ 1025 1026 /* 1027 * R104 (0x68) - Class W 0 1028 */ 1029 #define WM8903_CP_DYN_FREQ 0x0002 /* CP_DYN_FREQ */ 1030 #define WM8903_CP_DYN_FREQ_MASK 0x0002 /* CP_DYN_FREQ */ 1031 #define WM8903_CP_DYN_FREQ_SHIFT 1 /* CP_DYN_FREQ */ 1032 #define WM8903_CP_DYN_FREQ_WIDTH 1 /* CP_DYN_FREQ */ 1033 #define WM8903_CP_DYN_V 0x0001 /* CP_DYN_V */ 1034 #define WM8903_CP_DYN_V_MASK 0x0001 /* CP_DYN_V */ 1035 #define WM8903_CP_DYN_V_SHIFT 0 /* CP_DYN_V */ 1036 #define WM8903_CP_DYN_V_WIDTH 1 /* CP_DYN_V */ 1037 1038 /* 1039 * R108 (0x6C) - Write Sequencer 0 1040 */ 1041 #define WM8903_WSEQ_ENA 0x0100 /* WSEQ_ENA */ 1042 #define WM8903_WSEQ_ENA_MASK 0x0100 /* WSEQ_ENA */ 1043 #define WM8903_WSEQ_ENA_SHIFT 8 /* WSEQ_ENA */ 1044 #define WM8903_WSEQ_ENA_WIDTH 1 /* WSEQ_ENA */ 1045 #define WM8903_WSEQ_WRITE_INDEX_MASK 0x001F /* WSEQ_WRITE_INDEX - [4:0] */ 1046 #define WM8903_WSEQ_WRITE_INDEX_SHIFT 0 /* WSEQ_WRITE_INDEX - [4:0] */ 1047 #define WM8903_WSEQ_WRITE_INDEX_WIDTH 5 /* WSEQ_WRITE_INDEX - [4:0] */ 1048 1049 /* 1050 * R109 (0x6D) - Write Sequencer 1 1051 */ 1052 #define WM8903_WSEQ_DATA_WIDTH_MASK 0x7000 /* WSEQ_DATA_WIDTH - [14:12] */ 1053 #define WM8903_WSEQ_DATA_WIDTH_SHIFT 12 /* WSEQ_DATA_WIDTH - [14:12] */ 1054 #define WM8903_WSEQ_DATA_WIDTH_WIDTH 3 /* WSEQ_DATA_WIDTH - [14:12] */ 1055 #define WM8903_WSEQ_DATA_START_MASK 0x0F00 /* WSEQ_DATA_START - [11:8] */ 1056 #define WM8903_WSEQ_DATA_START_SHIFT 8 /* WSEQ_DATA_START - [11:8] */ 1057 #define WM8903_WSEQ_DATA_START_WIDTH 4 /* WSEQ_DATA_START - [11:8] */ 1058 #define WM8903_WSEQ_ADDR_MASK 0x00FF /* WSEQ_ADDR - [7:0] */ 1059 #define WM8903_WSEQ_ADDR_SHIFT 0 /* WSEQ_ADDR - [7:0] */ 1060 #define WM8903_WSEQ_ADDR_WIDTH 8 /* WSEQ_ADDR - [7:0] */ 1061 1062 /* 1063 * R110 (0x6E) - Write Sequencer 2 1064 */ 1065 #define WM8903_WSEQ_EOS 0x4000 /* WSEQ_EOS */ 1066 #define WM8903_WSEQ_EOS_MASK 0x4000 /* WSEQ_EOS */ 1067 #define WM8903_WSEQ_EOS_SHIFT 14 /* WSEQ_EOS */ 1068 #define WM8903_WSEQ_EOS_WIDTH 1 /* WSEQ_EOS */ 1069 #define WM8903_WSEQ_DELAY_MASK 0x0F00 /* WSEQ_DELAY - [11:8] */ 1070 #define WM8903_WSEQ_DELAY_SHIFT 8 /* WSEQ_DELAY - [11:8] */ 1071 #define WM8903_WSEQ_DELAY_WIDTH 4 /* WSEQ_DELAY - [11:8] */ 1072 #define WM8903_WSEQ_DATA_MASK 0x00FF /* WSEQ_DATA - [7:0] */ 1073 #define WM8903_WSEQ_DATA_SHIFT 0 /* WSEQ_DATA - [7:0] */ 1074 #define WM8903_WSEQ_DATA_WIDTH 8 /* WSEQ_DATA - [7:0] */ 1075 1076 /* 1077 * R111 (0x6F) - Write Sequencer 3 1078 */ 1079 #define WM8903_WSEQ_ABORT 0x0200 /* WSEQ_ABORT */ 1080 #define WM8903_WSEQ_ABORT_MASK 0x0200 /* WSEQ_ABORT */ 1081 #define WM8903_WSEQ_ABORT_SHIFT 9 /* WSEQ_ABORT */ 1082 #define WM8903_WSEQ_ABORT_WIDTH 1 /* WSEQ_ABORT */ 1083 #define WM8903_WSEQ_START 0x0100 /* WSEQ_START */ 1084 #define WM8903_WSEQ_START_MASK 0x0100 /* WSEQ_START */ 1085 #define WM8903_WSEQ_START_SHIFT 8 /* WSEQ_START */ 1086 #define WM8903_WSEQ_START_WIDTH 1 /* WSEQ_START */ 1087 #define WM8903_WSEQ_START_INDEX_MASK 0x003F /* WSEQ_START_INDEX - [5:0] */ 1088 #define WM8903_WSEQ_START_INDEX_SHIFT 0 /* WSEQ_START_INDEX - [5:0] */ 1089 #define WM8903_WSEQ_START_INDEX_WIDTH 6 /* WSEQ_START_INDEX - [5:0] */ 1090 1091 /* 1092 * R112 (0x70) - Write Sequencer 4 1093 */ 1094 #define WM8903_WSEQ_CURRENT_INDEX_MASK 0x03F0 /* WSEQ_CURRENT_INDEX - [9:4] */ 1095 #define WM8903_WSEQ_CURRENT_INDEX_SHIFT 4 /* WSEQ_CURRENT_INDEX - [9:4] */ 1096 #define WM8903_WSEQ_CURRENT_INDEX_WIDTH 6 /* WSEQ_CURRENT_INDEX - [9:4] */ 1097 #define WM8903_WSEQ_BUSY 0x0001 /* WSEQ_BUSY */ 1098 #define WM8903_WSEQ_BUSY_MASK 0x0001 /* WSEQ_BUSY */ 1099 #define WM8903_WSEQ_BUSY_SHIFT 0 /* WSEQ_BUSY */ 1100 #define WM8903_WSEQ_BUSY_WIDTH 1 /* WSEQ_BUSY */ 1101 1102 /* 1103 * R114 (0x72) - Control Interface 1104 */ 1105 #define WM8903_MASK_WRITE_ENA 0x0001 /* MASK_WRITE_ENA */ 1106 #define WM8903_MASK_WRITE_ENA_MASK 0x0001 /* MASK_WRITE_ENA */ 1107 #define WM8903_MASK_WRITE_ENA_SHIFT 0 /* MASK_WRITE_ENA */ 1108 #define WM8903_MASK_WRITE_ENA_WIDTH 1 /* MASK_WRITE_ENA */ 1109 1110 /* 1111 * R121 (0x79) - Interrupt Status 1 1112 */ 1113 #define WM8903_MICSHRT_EINT 0x8000 /* MICSHRT_EINT */ 1114 #define WM8903_MICSHRT_EINT_MASK 0x8000 /* MICSHRT_EINT */ 1115 #define WM8903_MICSHRT_EINT_SHIFT 15 /* MICSHRT_EINT */ 1116 #define WM8903_MICSHRT_EINT_WIDTH 1 /* MICSHRT_EINT */ 1117 #define WM8903_MICDET_EINT 0x4000 /* MICDET_EINT */ 1118 #define WM8903_MICDET_EINT_MASK 0x4000 /* MICDET_EINT */ 1119 #define WM8903_MICDET_EINT_SHIFT 14 /* MICDET_EINT */ 1120 #define WM8903_MICDET_EINT_WIDTH 1 /* MICDET_EINT */ 1121 #define WM8903_WSEQ_BUSY_EINT 0x2000 /* WSEQ_BUSY_EINT */ 1122 #define WM8903_WSEQ_BUSY_EINT_MASK 0x2000 /* WSEQ_BUSY_EINT */ 1123 #define WM8903_WSEQ_BUSY_EINT_SHIFT 13 /* WSEQ_BUSY_EINT */ 1124 #define WM8903_WSEQ_BUSY_EINT_WIDTH 1 /* WSEQ_BUSY_EINT */ 1125 #define WM8903_GP5_EINT 0x0010 /* GP5_EINT */ 1126 #define WM8903_GP5_EINT_MASK 0x0010 /* GP5_EINT */ 1127 #define WM8903_GP5_EINT_SHIFT 4 /* GP5_EINT */ 1128 #define WM8903_GP5_EINT_WIDTH 1 /* GP5_EINT */ 1129 #define WM8903_GP4_EINT 0x0008 /* GP4_EINT */ 1130 #define WM8903_GP4_EINT_MASK 0x0008 /* GP4_EINT */ 1131 #define WM8903_GP4_EINT_SHIFT 3 /* GP4_EINT */ 1132 #define WM8903_GP4_EINT_WIDTH 1 /* GP4_EINT */ 1133 #define WM8903_GP3_EINT 0x0004 /* GP3_EINT */ 1134 #define WM8903_GP3_EINT_MASK 0x0004 /* GP3_EINT */ 1135 #define WM8903_GP3_EINT_SHIFT 2 /* GP3_EINT */ 1136 #define WM8903_GP3_EINT_WIDTH 1 /* GP3_EINT */ 1137 #define WM8903_GP2_EINT 0x0002 /* GP2_EINT */ 1138 #define WM8903_GP2_EINT_MASK 0x0002 /* GP2_EINT */ 1139 #define WM8903_GP2_EINT_SHIFT 1 /* GP2_EINT */ 1140 #define WM8903_GP2_EINT_WIDTH 1 /* GP2_EINT */ 1141 #define WM8903_GP1_EINT 0x0001 /* GP1_EINT */ 1142 #define WM8903_GP1_EINT_MASK 0x0001 /* GP1_EINT */ 1143 #define WM8903_GP1_EINT_SHIFT 0 /* GP1_EINT */ 1144 #define WM8903_GP1_EINT_WIDTH 1 /* GP1_EINT */ 1145 1146 /* 1147 * R122 (0x7A) - Interrupt Status 1 Mask 1148 */ 1149 #define WM8903_IM_MICSHRT_EINT 0x8000 /* IM_MICSHRT_EINT */ 1150 #define WM8903_IM_MICSHRT_EINT_MASK 0x8000 /* IM_MICSHRT_EINT */ 1151 #define WM8903_IM_MICSHRT_EINT_SHIFT 15 /* IM_MICSHRT_EINT */ 1152 #define WM8903_IM_MICSHRT_EINT_WIDTH 1 /* IM_MICSHRT_EINT */ 1153 #define WM8903_IM_MICDET_EINT 0x4000 /* IM_MICDET_EINT */ 1154 #define WM8903_IM_MICDET_EINT_MASK 0x4000 /* IM_MICDET_EINT */ 1155 #define WM8903_IM_MICDET_EINT_SHIFT 14 /* IM_MICDET_EINT */ 1156 #define WM8903_IM_MICDET_EINT_WIDTH 1 /* IM_MICDET_EINT */ 1157 #define WM8903_IM_WSEQ_BUSY_EINT 0x2000 /* IM_WSEQ_BUSY_EINT */ 1158 #define WM8903_IM_WSEQ_BUSY_EINT_MASK 0x2000 /* IM_WSEQ_BUSY_EINT */ 1159 #define WM8903_IM_WSEQ_BUSY_EINT_SHIFT 13 /* IM_WSEQ_BUSY_EINT */ 1160 #define WM8903_IM_WSEQ_BUSY_EINT_WIDTH 1 /* IM_WSEQ_BUSY_EINT */ 1161 #define WM8903_IM_GP5_EINT 0x0010 /* IM_GP5_EINT */ 1162 #define WM8903_IM_GP5_EINT_MASK 0x0010 /* IM_GP5_EINT */ 1163 #define WM8903_IM_GP5_EINT_SHIFT 4 /* IM_GP5_EINT */ 1164 #define WM8903_IM_GP5_EINT_WIDTH 1 /* IM_GP5_EINT */ 1165 #define WM8903_IM_GP4_EINT 0x0008 /* IM_GP4_EINT */ 1166 #define WM8903_IM_GP4_EINT_MASK 0x0008 /* IM_GP4_EINT */ 1167 #define WM8903_IM_GP4_EINT_SHIFT 3 /* IM_GP4_EINT */ 1168 #define WM8903_IM_GP4_EINT_WIDTH 1 /* IM_GP4_EINT */ 1169 #define WM8903_IM_GP3_EINT 0x0004 /* IM_GP3_EINT */ 1170 #define WM8903_IM_GP3_EINT_MASK 0x0004 /* IM_GP3_EINT */ 1171 #define WM8903_IM_GP3_EINT_SHIFT 2 /* IM_GP3_EINT */ 1172 #define WM8903_IM_GP3_EINT_WIDTH 1 /* IM_GP3_EINT */ 1173 #define WM8903_IM_GP2_EINT 0x0002 /* IM_GP2_EINT */ 1174 #define WM8903_IM_GP2_EINT_MASK 0x0002 /* IM_GP2_EINT */ 1175 #define WM8903_IM_GP2_EINT_SHIFT 1 /* IM_GP2_EINT */ 1176 #define WM8903_IM_GP2_EINT_WIDTH 1 /* IM_GP2_EINT */ 1177 #define WM8903_IM_GP1_EINT 0x0001 /* IM_GP1_EINT */ 1178 #define WM8903_IM_GP1_EINT_MASK 0x0001 /* IM_GP1_EINT */ 1179 #define WM8903_IM_GP1_EINT_SHIFT 0 /* IM_GP1_EINT */ 1180 #define WM8903_IM_GP1_EINT_WIDTH 1 /* IM_GP1_EINT */ 1181 1182 /* 1183 * R123 (0x7B) - Interrupt Polarity 1 1184 */ 1185 #define WM8903_MICSHRT_INV 0x8000 /* MICSHRT_INV */ 1186 #define WM8903_MICSHRT_INV_MASK 0x8000 /* MICSHRT_INV */ 1187 #define WM8903_MICSHRT_INV_SHIFT 15 /* MICSHRT_INV */ 1188 #define WM8903_MICSHRT_INV_WIDTH 1 /* MICSHRT_INV */ 1189 #define WM8903_MICDET_INV 0x4000 /* MICDET_INV */ 1190 #define WM8903_MICDET_INV_MASK 0x4000 /* MICDET_INV */ 1191 #define WM8903_MICDET_INV_SHIFT 14 /* MICDET_INV */ 1192 #define WM8903_MICDET_INV_WIDTH 1 /* MICDET_INV */ 1193 1194 /* 1195 * R126 (0x7E) - Interrupt Control 1196 */ 1197 #define WM8903_IRQ_POL 0x0001 /* IRQ_POL */ 1198 #define WM8903_IRQ_POL_MASK 0x0001 /* IRQ_POL */ 1199 #define WM8903_IRQ_POL_SHIFT 0 /* IRQ_POL */ 1200 #define WM8903_IRQ_POL_WIDTH 1 /* IRQ_POL */ 1201 1202 /* 1203 * R164 (0xA4) - Clock Rate Test 4 1204 */ 1205 #define WM8903_ADC_DIG_MIC 0x0200 /* ADC_DIG_MIC */ 1206 #define WM8903_ADC_DIG_MIC_MASK 0x0200 /* ADC_DIG_MIC */ 1207 #define WM8903_ADC_DIG_MIC_SHIFT 9 /* ADC_DIG_MIC */ 1208 #define WM8903_ADC_DIG_MIC_WIDTH 1 /* ADC_DIG_MIC */ 1209 1210 /* 1211 * R172 (0xAC) - Analogue Output Bias 0 1212 */ 1213 #define WM8903_PGA_BIAS_MASK 0x0070 /* PGA_BIAS - [6:4] */ 1214 #define WM8903_PGA_BIAS_SHIFT 4 /* PGA_BIAS - [6:4] */ 1215 #define WM8903_PGA_BIAS_WIDTH 3 /* PGA_BIAS - [6:4] */ 1216 1217 #endif 1218