1 // SPDX-License-Identifier: GPL-2.0-only 2 // Copyright (c) 2023-2024 Qualcomm Innovation Center, Inc. All rights reserved. 3 4 #include <linux/component.h> 5 #include <linux/device.h> 6 #include <linux/irq.h> 7 #include <linux/irqdomain.h> 8 #include <linux/kernel.h> 9 #include <linux/module.h> 10 #include <linux/of.h> 11 #include <linux/platform_device.h> 12 #include <linux/pm_runtime.h> 13 #include <linux/regmap.h> 14 #include <linux/slab.h> 15 #include <linux/soundwire/sdw.h> 16 #include <linux/soundwire/sdw_registers.h> 17 #include <linux/soundwire/sdw_type.h> 18 #include <sound/soc-dapm.h> 19 #include <sound/soc.h> 20 #include "wcd937x.h" 21 22 static struct wcd_sdw_ch_info wcd937x_sdw_rx_ch_info[] = { 23 WCD_SDW_CH(WCD937X_HPH_L, WCD937X_HPH_PORT, BIT(0)), 24 WCD_SDW_CH(WCD937X_HPH_R, WCD937X_HPH_PORT, BIT(1)), 25 WCD_SDW_CH(WCD937X_CLSH, WCD937X_CLSH_PORT, BIT(0)), 26 WCD_SDW_CH(WCD937X_COMP_L, WCD937X_COMP_PORT, BIT(0)), 27 WCD_SDW_CH(WCD937X_COMP_R, WCD937X_COMP_PORT, BIT(1)), 28 WCD_SDW_CH(WCD937X_LO, WCD937X_LO_PORT, BIT(0)), 29 WCD_SDW_CH(WCD937X_DSD_L, WCD937X_DSD_PORT, BIT(0)), 30 WCD_SDW_CH(WCD937X_DSD_R, WCD937X_DSD_PORT, BIT(1)), 31 }; 32 33 static struct wcd_sdw_ch_info wcd937x_sdw_tx_ch_info[] = { 34 WCD_SDW_CH(WCD937X_ADC1, WCD937X_ADC_1_PORT, BIT(0)), 35 WCD_SDW_CH(WCD937X_ADC2, WCD937X_ADC_2_3_PORT, BIT(0)), 36 WCD_SDW_CH(WCD937X_ADC3, WCD937X_ADC_2_3_PORT, BIT(0)), 37 WCD_SDW_CH(WCD937X_DMIC0, WCD937X_DMIC_0_3_MBHC_PORT, BIT(0)), 38 WCD_SDW_CH(WCD937X_DMIC1, WCD937X_DMIC_0_3_MBHC_PORT, BIT(1)), 39 WCD_SDW_CH(WCD937X_MBHC, WCD937X_DMIC_0_3_MBHC_PORT, BIT(2)), 40 WCD_SDW_CH(WCD937X_DMIC2, WCD937X_DMIC_0_3_MBHC_PORT, BIT(2)), 41 WCD_SDW_CH(WCD937X_DMIC3, WCD937X_DMIC_0_3_MBHC_PORT, BIT(3)), 42 WCD_SDW_CH(WCD937X_DMIC4, WCD937X_DMIC_4_6_PORT, BIT(0)), 43 WCD_SDW_CH(WCD937X_DMIC5, WCD937X_DMIC_4_6_PORT, BIT(1)), 44 WCD_SDW_CH(WCD937X_DMIC6, WCD937X_DMIC_4_6_PORT, BIT(2)), 45 }; 46 47 static struct sdw_dpn_prop wcd937x_dpn_prop[WCD937X_MAX_SWR_PORTS] = { 48 { 49 .num = 1, 50 .type = SDW_DPN_SIMPLE, 51 .min_ch = 1, 52 .max_ch = 8, 53 .simple_ch_prep_sm = true, 54 }, { 55 .num = 2, 56 .type = SDW_DPN_SIMPLE, 57 .min_ch = 1, 58 .max_ch = 4, 59 .simple_ch_prep_sm = true, 60 }, { 61 .num = 3, 62 .type = SDW_DPN_SIMPLE, 63 .min_ch = 1, 64 .max_ch = 4, 65 .simple_ch_prep_sm = true, 66 }, { 67 .num = 4, 68 .type = SDW_DPN_SIMPLE, 69 .min_ch = 1, 70 .max_ch = 4, 71 .simple_ch_prep_sm = true, 72 }, { 73 .num = 5, 74 .type = SDW_DPN_SIMPLE, 75 .min_ch = 1, 76 .max_ch = 4, 77 .simple_ch_prep_sm = true, 78 } 79 }; 80 81 int wcd937x_sdw_hw_params(struct wcd937x_sdw_priv *wcd, 82 struct snd_pcm_substream *substream, 83 struct snd_pcm_hw_params *params, 84 struct snd_soc_dai *dai) 85 { 86 struct sdw_port_config port_config[WCD937X_MAX_SWR_PORTS]; 87 unsigned long ch_mask; 88 int i, j; 89 90 wcd->sconfig.ch_count = 1; 91 wcd->active_ports = 0; 92 for (i = 0; i < WCD937X_MAX_SWR_PORTS; i++) { 93 ch_mask = wcd->port_config[i].ch_mask; 94 if (!ch_mask) 95 continue; 96 97 for_each_set_bit(j, &ch_mask, 4) 98 wcd->sconfig.ch_count++; 99 100 port_config[wcd->active_ports] = wcd->port_config[i]; 101 wcd->active_ports++; 102 } 103 104 wcd->sconfig.bps = 1; 105 wcd->sconfig.frame_rate = params_rate(params); 106 wcd->sconfig.direction = wcd->is_tx ? SDW_DATA_DIR_TX : SDW_DATA_DIR_RX; 107 wcd->sconfig.type = SDW_STREAM_PCM; 108 109 return sdw_stream_add_slave(wcd->sdev, &wcd->sconfig, 110 &port_config[0], wcd->active_ports, 111 wcd->sruntime); 112 } 113 EXPORT_SYMBOL_GPL(wcd937x_sdw_hw_params); 114 115 /* 116 * Handle Soundwire out-of-band interrupt event by triggering 117 * the first irq of the slave_irq irq domain, which then will 118 * be handled by the regmap_irq threaded irq. 119 * Looping is to ensure no interrupts were missed in the process. 120 */ 121 static int wcd9370_interrupt_callback(struct sdw_slave *slave, 122 struct sdw_slave_intr_status *status) 123 { 124 struct wcd937x_sdw_priv *wcd = dev_get_drvdata(&slave->dev); 125 126 return wcd_interrupt_callback(slave, wcd->slave_irq, WCD937X_DIGITAL_INTR_STATUS_0, 127 WCD937X_DIGITAL_INTR_STATUS_1, WCD937X_DIGITAL_INTR_STATUS_2); 128 } 129 130 static const struct reg_default wcd937x_defaults[] = { 131 /* Default values except for Read-Only & Volatile registers */ 132 { WCD937X_ANA_BIAS, 0x00 }, 133 { WCD937X_ANA_RX_SUPPLIES, 0x00 }, 134 { WCD937X_ANA_HPH, 0x0c }, 135 { WCD937X_ANA_EAR, 0x00 }, 136 { WCD937X_ANA_EAR_COMPANDER_CTL, 0x02 }, 137 { WCD937X_ANA_TX_CH1, 0x20 }, 138 { WCD937X_ANA_TX_CH2, 0x00 }, 139 { WCD937X_ANA_TX_CH3, 0x20 }, 140 { WCD937X_ANA_TX_CH3_HPF, 0x00 }, 141 { WCD937X_ANA_MICB1_MICB2_DSP_EN_LOGIC, 0x00 }, 142 { WCD937X_ANA_MICB3_DSP_EN_LOGIC, 0x00 }, 143 { WCD937X_ANA_MBHC_MECH, 0x39 }, 144 { WCD937X_ANA_MBHC_ELECT, 0x08 }, 145 { WCD937X_ANA_MBHC_ZDET, 0x00 }, 146 { WCD937X_ANA_MBHC_BTN0, 0x00 }, 147 { WCD937X_ANA_MBHC_BTN1, 0x10 }, 148 { WCD937X_ANA_MBHC_BTN2, 0x20 }, 149 { WCD937X_ANA_MBHC_BTN3, 0x30 }, 150 { WCD937X_ANA_MBHC_BTN4, 0x40 }, 151 { WCD937X_ANA_MBHC_BTN5, 0x50 }, 152 { WCD937X_ANA_MBHC_BTN6, 0x60 }, 153 { WCD937X_ANA_MBHC_BTN7, 0x70 }, 154 { WCD937X_ANA_MICB1, 0x10 }, 155 { WCD937X_ANA_MICB2, 0x10 }, 156 { WCD937X_ANA_MICB2_RAMP, 0x00 }, 157 { WCD937X_ANA_MICB3, 0x10 }, 158 { WCD937X_BIAS_CTL, 0x2a }, 159 { WCD937X_BIAS_VBG_FINE_ADJ, 0x55 }, 160 { WCD937X_LDOL_VDDCX_ADJUST, 0x01 }, 161 { WCD937X_LDOL_DISABLE_LDOL, 0x00 }, 162 { WCD937X_MBHC_CTL_CLK, 0x00 }, 163 { WCD937X_MBHC_CTL_ANA, 0x00 }, 164 { WCD937X_MBHC_CTL_SPARE_1, 0x00 }, 165 { WCD937X_MBHC_CTL_SPARE_2, 0x00 }, 166 { WCD937X_MBHC_CTL_BCS, 0x00 }, 167 { WCD937X_MBHC_TEST_CTL, 0x00 }, 168 { WCD937X_LDOH_MODE, 0x2b }, 169 { WCD937X_LDOH_BIAS, 0x68 }, 170 { WCD937X_LDOH_STB_LOADS, 0x00 }, 171 { WCD937X_LDOH_SLOWRAMP, 0x50 }, 172 { WCD937X_MICB1_TEST_CTL_1, 0x1a }, 173 { WCD937X_MICB1_TEST_CTL_2, 0x18 }, 174 { WCD937X_MICB1_TEST_CTL_3, 0xa4 }, 175 { WCD937X_MICB2_TEST_CTL_1, 0x1a }, 176 { WCD937X_MICB2_TEST_CTL_2, 0x18 }, 177 { WCD937X_MICB2_TEST_CTL_3, 0xa4 }, 178 { WCD937X_MICB3_TEST_CTL_1, 0x1a }, 179 { WCD937X_MICB3_TEST_CTL_2, 0x18 }, 180 { WCD937X_MICB3_TEST_CTL_3, 0xa4 }, 181 { WCD937X_TX_COM_ADC_VCM, 0x39 }, 182 { WCD937X_TX_COM_BIAS_ATEST, 0xc0 }, 183 { WCD937X_TX_COM_ADC_INT1_IB, 0x6f }, 184 { WCD937X_TX_COM_ADC_INT2_IB, 0x4f }, 185 { WCD937X_TX_COM_TXFE_DIV_CTL, 0x2e }, 186 { WCD937X_TX_COM_TXFE_DIV_START, 0x00 }, 187 { WCD937X_TX_COM_TXFE_DIV_STOP_9P6M, 0xc7 }, 188 { WCD937X_TX_COM_TXFE_DIV_STOP_12P288M, 0xff }, 189 { WCD937X_TX_1_2_TEST_EN, 0xcc }, 190 { WCD937X_TX_1_2_ADC_IB, 0x09 }, 191 { WCD937X_TX_1_2_ATEST_REFCTL, 0x0a }, 192 { WCD937X_TX_1_2_TEST_CTL, 0x38 }, 193 { WCD937X_TX_1_2_TEST_BLK_EN, 0xff }, 194 { WCD937X_TX_1_2_TXFE_CLKDIV, 0x00 }, 195 { WCD937X_TX_3_TEST_EN, 0xcc }, 196 { WCD937X_TX_3_ADC_IB, 0x09 }, 197 { WCD937X_TX_3_ATEST_REFCTL, 0x0a }, 198 { WCD937X_TX_3_TEST_CTL, 0x38 }, 199 { WCD937X_TX_3_TEST_BLK_EN, 0xff }, 200 { WCD937X_TX_3_TXFE_CLKDIV, 0x00 }, 201 { WCD937X_TX_3_SPARE_MONO, 0x00 }, 202 { WCD937X_CLASSH_MODE_1, 0x40 }, 203 { WCD937X_CLASSH_MODE_2, 0x3a }, 204 { WCD937X_CLASSH_MODE_3, 0x00 }, 205 { WCD937X_CLASSH_CTRL_VCL_1, 0x70 }, 206 { WCD937X_CLASSH_CTRL_VCL_2, 0x82 }, 207 { WCD937X_CLASSH_CTRL_CCL_1, 0x31 }, 208 { WCD937X_CLASSH_CTRL_CCL_2, 0x80 }, 209 { WCD937X_CLASSH_CTRL_CCL_3, 0x80 }, 210 { WCD937X_CLASSH_CTRL_CCL_4, 0x51 }, 211 { WCD937X_CLASSH_CTRL_CCL_5, 0x00 }, 212 { WCD937X_CLASSH_BUCK_TMUX_A_D, 0x00 }, 213 { WCD937X_CLASSH_BUCK_SW_DRV_CNTL, 0x77 }, 214 { WCD937X_CLASSH_SPARE, 0x00 }, 215 { WCD937X_FLYBACK_EN, 0x4e }, 216 { WCD937X_FLYBACK_VNEG_CTRL_1, 0x0b }, 217 { WCD937X_FLYBACK_VNEG_CTRL_2, 0x45 }, 218 { WCD937X_FLYBACK_VNEG_CTRL_3, 0x74 }, 219 { WCD937X_FLYBACK_VNEG_CTRL_4, 0x7f }, 220 { WCD937X_FLYBACK_VNEG_CTRL_5, 0x83 }, 221 { WCD937X_FLYBACK_VNEG_CTRL_6, 0x98 }, 222 { WCD937X_FLYBACK_VNEG_CTRL_7, 0xa9 }, 223 { WCD937X_FLYBACK_VNEG_CTRL_8, 0x68 }, 224 { WCD937X_FLYBACK_VNEG_CTRL_9, 0x64 }, 225 { WCD937X_FLYBACK_VNEGDAC_CTRL_1, 0xed }, 226 { WCD937X_FLYBACK_VNEGDAC_CTRL_2, 0xf0 }, 227 { WCD937X_FLYBACK_VNEGDAC_CTRL_3, 0xa6 }, 228 { WCD937X_FLYBACK_CTRL_1, 0x65 }, 229 { WCD937X_FLYBACK_TEST_CTL, 0x00 }, 230 { WCD937X_RX_AUX_SW_CTL, 0x00 }, 231 { WCD937X_RX_PA_AUX_IN_CONN, 0x00 }, 232 { WCD937X_RX_TIMER_DIV, 0x32 }, 233 { WCD937X_RX_OCP_CTL, 0x1f }, 234 { WCD937X_RX_OCP_COUNT, 0x77 }, 235 { WCD937X_RX_BIAS_EAR_DAC, 0xa0 }, 236 { WCD937X_RX_BIAS_EAR_AMP, 0xaa }, 237 { WCD937X_RX_BIAS_HPH_LDO, 0xa9 }, 238 { WCD937X_RX_BIAS_HPH_PA, 0xaa }, 239 { WCD937X_RX_BIAS_HPH_RDACBUFF_CNP2, 0x8a }, 240 { WCD937X_RX_BIAS_HPH_RDAC_LDO, 0x88 }, 241 { WCD937X_RX_BIAS_HPH_CNP1, 0x82 }, 242 { WCD937X_RX_BIAS_HPH_LOWPOWER, 0x82 }, 243 { WCD937X_RX_BIAS_AUX_DAC, 0xa0 }, 244 { WCD937X_RX_BIAS_AUX_AMP, 0xaa }, 245 { WCD937X_RX_BIAS_VNEGDAC_BLEEDER, 0x50 }, 246 { WCD937X_RX_BIAS_MISC, 0x00 }, 247 { WCD937X_RX_BIAS_BUCK_RST, 0x08 }, 248 { WCD937X_RX_BIAS_BUCK_VREF_ERRAMP, 0x44 }, 249 { WCD937X_RX_BIAS_FLYB_ERRAMP, 0x40 }, 250 { WCD937X_RX_BIAS_FLYB_BUFF, 0xaa }, 251 { WCD937X_RX_BIAS_FLYB_MID_RST, 0x14 }, 252 { WCD937X_HPH_CNP_EN, 0x80 }, 253 { WCD937X_HPH_CNP_WG_CTL, 0x9a }, 254 { WCD937X_HPH_CNP_WG_TIME, 0x14 }, 255 { WCD937X_HPH_OCP_CTL, 0x28 }, 256 { WCD937X_HPH_AUTO_CHOP, 0x16 }, 257 { WCD937X_HPH_CHOP_CTL, 0x83 }, 258 { WCD937X_HPH_PA_CTL1, 0x46 }, 259 { WCD937X_HPH_PA_CTL2, 0x50 }, 260 { WCD937X_HPH_L_EN, 0x80 }, 261 { WCD937X_HPH_L_TEST, 0xe0 }, 262 { WCD937X_HPH_L_ATEST, 0x50 }, 263 { WCD937X_HPH_R_EN, 0x80 }, 264 { WCD937X_HPH_R_TEST, 0xe0 }, 265 { WCD937X_HPH_R_ATEST, 0x54 }, 266 { WCD937X_HPH_RDAC_CLK_CTL1, 0x99 }, 267 { WCD937X_HPH_RDAC_CLK_CTL2, 0x9b }, 268 { WCD937X_HPH_RDAC_LDO_CTL, 0x33 }, 269 { WCD937X_HPH_RDAC_CHOP_CLK_LP_CTL, 0x00 }, 270 { WCD937X_HPH_REFBUFF_UHQA_CTL, 0xa8 }, 271 { WCD937X_HPH_REFBUFF_LP_CTL, 0x0e }, 272 { WCD937X_HPH_L_DAC_CTL, 0x20 }, 273 { WCD937X_HPH_R_DAC_CTL, 0x20 }, 274 { WCD937X_HPH_SURGE_HPHLR_SURGE_COMP_SEL, 0x55 }, 275 { WCD937X_HPH_SURGE_HPHLR_SURGE_EN, 0x19 }, 276 { WCD937X_HPH_SURGE_HPHLR_SURGE_MISC1, 0xa0 }, 277 { WCD937X_EAR_EAR_EN_REG, 0x22 }, 278 { WCD937X_EAR_EAR_PA_CON, 0x44 }, 279 { WCD937X_EAR_EAR_SP_CON, 0xdb }, 280 { WCD937X_EAR_EAR_DAC_CON, 0x80 }, 281 { WCD937X_EAR_EAR_CNP_FSM_CON, 0xb2 }, 282 { WCD937X_EAR_TEST_CTL, 0x00 }, 283 { WCD937X_ANA_NEW_PAGE_REGISTER, 0x00 }, 284 { WCD937X_HPH_NEW_ANA_HPH2, 0x00 }, 285 { WCD937X_HPH_NEW_ANA_HPH3, 0x00 }, 286 { WCD937X_SLEEP_CTL, 0x16 }, 287 { WCD937X_SLEEP_WATCHDOG_CTL, 0x00 }, 288 { WCD937X_MBHC_NEW_ELECT_REM_CLAMP_CTL, 0x00 }, 289 { WCD937X_MBHC_NEW_CTL_1, 0x02 }, 290 { WCD937X_MBHC_NEW_CTL_2, 0x05 }, 291 { WCD937X_MBHC_NEW_PLUG_DETECT_CTL, 0xe9 }, 292 { WCD937X_MBHC_NEW_ZDET_ANA_CTL, 0x0f }, 293 { WCD937X_MBHC_NEW_ZDET_RAMP_CTL, 0x00 }, 294 { WCD937X_TX_NEW_TX_CH2_SEL, 0x00 }, 295 { WCD937X_AUX_AUXPA, 0x00 }, 296 { WCD937X_LDORXTX_MODE, 0x0c }, 297 { WCD937X_LDORXTX_CONFIG, 0x10 }, 298 { WCD937X_DIE_CRACK_DIE_CRK_DET_EN, 0x00 }, 299 { WCD937X_HPH_NEW_INT_RDAC_GAIN_CTL, 0x40 }, 300 { WCD937X_HPH_NEW_INT_RDAC_HD2_CTL_L, 0x81 }, 301 { WCD937X_HPH_NEW_INT_RDAC_VREF_CTL, 0x10 }, 302 { WCD937X_HPH_NEW_INT_RDAC_OVERRIDE_CTL, 0x00 }, 303 { WCD937X_HPH_NEW_INT_RDAC_HD2_CTL_R, 0x81 }, 304 { WCD937X_HPH_NEW_INT_PA_MISC1, 0x22 }, 305 { WCD937X_HPH_NEW_INT_PA_MISC2, 0x00 }, 306 { WCD937X_HPH_NEW_INT_PA_RDAC_MISC, 0x00 }, 307 { WCD937X_HPH_NEW_INT_HPH_TIMER1, 0xfe }, 308 { WCD937X_HPH_NEW_INT_HPH_TIMER2, 0x02 }, 309 { WCD937X_HPH_NEW_INT_HPH_TIMER3, 0x4e }, 310 { WCD937X_HPH_NEW_INT_HPH_TIMER4, 0x54 }, 311 { WCD937X_HPH_NEW_INT_PA_RDAC_MISC2, 0x00 }, 312 { WCD937X_HPH_NEW_INT_PA_RDAC_MISC3, 0x00 }, 313 { WCD937X_RX_NEW_INT_HPH_RDAC_BIAS_LOHIFI, 0x62 }, 314 { WCD937X_RX_NEW_INT_HPH_RDAC_BIAS_ULP, 0x01 }, 315 { WCD937X_RX_NEW_INT_HPH_RDAC_LDO_LP, 0x11 }, 316 { WCD937X_MBHC_NEW_INT_MOISTURE_DET_DC_CTRL, 0x57 }, 317 { WCD937X_MBHC_NEW_INT_MOISTURE_DET_POLLING_CTRL, 0x01 }, 318 { WCD937X_MBHC_NEW_INT_MECH_DET_CURRENT, 0x00 }, 319 { WCD937X_MBHC_NEW_INT_SPARE_2, 0x00 }, 320 { WCD937X_EAR_INT_NEW_EAR_CHOPPER_CON, 0xa8 }, 321 { WCD937X_EAR_INT_NEW_CNP_VCM_CON1, 0x42 }, 322 { WCD937X_EAR_INT_NEW_CNP_VCM_CON2, 0x22 }, 323 { WCD937X_EAR_INT_NEW_EAR_DYNAMIC_BIAS, 0x00 }, 324 { WCD937X_AUX_INT_EN_REG, 0x00 }, 325 { WCD937X_AUX_INT_PA_CTRL, 0x06 }, 326 { WCD937X_AUX_INT_SP_CTRL, 0xd2 }, 327 { WCD937X_AUX_INT_DAC_CTRL, 0x80 }, 328 { WCD937X_AUX_INT_CLK_CTRL, 0x50 }, 329 { WCD937X_AUX_INT_TEST_CTRL, 0x00 }, 330 { WCD937X_AUX_INT_STATUS_REG, 0x00 }, 331 { WCD937X_AUX_INT_MISC, 0x00 }, 332 { WCD937X_LDORXTX_INT_BIAS, 0x6e }, 333 { WCD937X_LDORXTX_INT_STB_LOADS_DTEST, 0x50 }, 334 { WCD937X_LDORXTX_INT_TEST0, 0x1c }, 335 { WCD937X_LDORXTX_INT_STARTUP_TIMER, 0xff }, 336 { WCD937X_LDORXTX_INT_TEST1, 0x1f }, 337 { WCD937X_LDORXTX_INT_STATUS, 0x00 }, 338 { WCD937X_SLEEP_INT_WATCHDOG_CTL_1, 0x0a }, 339 { WCD937X_SLEEP_INT_WATCHDOG_CTL_2, 0x0a }, 340 { WCD937X_DIE_CRACK_INT_DIE_CRK_DET_INT1, 0x02 }, 341 { WCD937X_DIE_CRACK_INT_DIE_CRK_DET_INT2, 0x60 }, 342 { WCD937X_DIGITAL_PAGE_REGISTER, 0x00 }, 343 { WCD937X_DIGITAL_CDC_RST_CTL, 0x03 }, 344 { WCD937X_DIGITAL_TOP_CLK_CFG, 0x00 }, 345 { WCD937X_DIGITAL_CDC_ANA_CLK_CTL, 0x00 }, 346 { WCD937X_DIGITAL_CDC_DIG_CLK_CTL, 0x00 }, 347 { WCD937X_DIGITAL_SWR_RST_EN, 0x00 }, 348 { WCD937X_DIGITAL_CDC_PATH_MODE, 0x55 }, 349 { WCD937X_DIGITAL_CDC_RX_RST, 0x00 }, 350 { WCD937X_DIGITAL_CDC_RX0_CTL, 0xfc }, 351 { WCD937X_DIGITAL_CDC_RX1_CTL, 0xfc }, 352 { WCD937X_DIGITAL_CDC_RX2_CTL, 0xfc }, 353 { WCD937X_DIGITAL_DEM_BYPASS_DATA0, 0x55 }, 354 { WCD937X_DIGITAL_DEM_BYPASS_DATA1, 0x55 }, 355 { WCD937X_DIGITAL_DEM_BYPASS_DATA2, 0x55 }, 356 { WCD937X_DIGITAL_DEM_BYPASS_DATA3, 0x01 }, 357 { WCD937X_DIGITAL_CDC_COMP_CTL_0, 0x00 }, 358 { WCD937X_DIGITAL_CDC_RX_DELAY_CTL, 0x66 }, 359 { WCD937X_DIGITAL_CDC_HPH_DSM_A1_0, 0x00 }, 360 { WCD937X_DIGITAL_CDC_HPH_DSM_A1_1, 0x01 }, 361 { WCD937X_DIGITAL_CDC_HPH_DSM_A2_0, 0x63 }, 362 { WCD937X_DIGITAL_CDC_HPH_DSM_A2_1, 0x04 }, 363 { WCD937X_DIGITAL_CDC_HPH_DSM_A3_0, 0xac }, 364 { WCD937X_DIGITAL_CDC_HPH_DSM_A3_1, 0x04 }, 365 { WCD937X_DIGITAL_CDC_HPH_DSM_A4_0, 0x1a }, 366 { WCD937X_DIGITAL_CDC_HPH_DSM_A4_1, 0x03 }, 367 { WCD937X_DIGITAL_CDC_HPH_DSM_A5_0, 0xbc }, 368 { WCD937X_DIGITAL_CDC_HPH_DSM_A5_1, 0x02 }, 369 { WCD937X_DIGITAL_CDC_HPH_DSM_A6_0, 0xc7 }, 370 { WCD937X_DIGITAL_CDC_HPH_DSM_A7_0, 0xf8 }, 371 { WCD937X_DIGITAL_CDC_HPH_DSM_C_0, 0x47 }, 372 { WCD937X_DIGITAL_CDC_HPH_DSM_C_1, 0x43 }, 373 { WCD937X_DIGITAL_CDC_HPH_DSM_C_2, 0xb1 }, 374 { WCD937X_DIGITAL_CDC_HPH_DSM_C_3, 0x17 }, 375 { WCD937X_DIGITAL_CDC_HPH_DSM_R1, 0x4b }, 376 { WCD937X_DIGITAL_CDC_HPH_DSM_R2, 0x26 }, 377 { WCD937X_DIGITAL_CDC_HPH_DSM_R3, 0x32 }, 378 { WCD937X_DIGITAL_CDC_HPH_DSM_R4, 0x57 }, 379 { WCD937X_DIGITAL_CDC_HPH_DSM_R5, 0x63 }, 380 { WCD937X_DIGITAL_CDC_HPH_DSM_R6, 0x7c }, 381 { WCD937X_DIGITAL_CDC_HPH_DSM_R7, 0x57 }, 382 { WCD937X_DIGITAL_CDC_AUX_DSM_A1_0, 0x00 }, 383 { WCD937X_DIGITAL_CDC_AUX_DSM_A1_1, 0x01 }, 384 { WCD937X_DIGITAL_CDC_AUX_DSM_A2_0, 0x96 }, 385 { WCD937X_DIGITAL_CDC_AUX_DSM_A2_1, 0x09 }, 386 { WCD937X_DIGITAL_CDC_AUX_DSM_A3_0, 0xab }, 387 { WCD937X_DIGITAL_CDC_AUX_DSM_A3_1, 0x05 }, 388 { WCD937X_DIGITAL_CDC_AUX_DSM_A4_0, 0x1c }, 389 { WCD937X_DIGITAL_CDC_AUX_DSM_A4_1, 0x02 }, 390 { WCD937X_DIGITAL_CDC_AUX_DSM_A5_0, 0x17 }, 391 { WCD937X_DIGITAL_CDC_AUX_DSM_A5_1, 0x02 }, 392 { WCD937X_DIGITAL_CDC_AUX_DSM_A6_0, 0xaa }, 393 { WCD937X_DIGITAL_CDC_AUX_DSM_A7_0, 0xe3 }, 394 { WCD937X_DIGITAL_CDC_AUX_DSM_C_0, 0x69 }, 395 { WCD937X_DIGITAL_CDC_AUX_DSM_C_1, 0x54 }, 396 { WCD937X_DIGITAL_CDC_AUX_DSM_C_2, 0x02 }, 397 { WCD937X_DIGITAL_CDC_AUX_DSM_C_3, 0x15 }, 398 { WCD937X_DIGITAL_CDC_AUX_DSM_R1, 0xa4 }, 399 { WCD937X_DIGITAL_CDC_AUX_DSM_R2, 0xb5 }, 400 { WCD937X_DIGITAL_CDC_AUX_DSM_R3, 0x86 }, 401 { WCD937X_DIGITAL_CDC_AUX_DSM_R4, 0x85 }, 402 { WCD937X_DIGITAL_CDC_AUX_DSM_R5, 0xaa }, 403 { WCD937X_DIGITAL_CDC_AUX_DSM_R6, 0xe2 }, 404 { WCD937X_DIGITAL_CDC_AUX_DSM_R7, 0x62 }, 405 { WCD937X_DIGITAL_CDC_HPH_GAIN_RX_0, 0x55 }, 406 { WCD937X_DIGITAL_CDC_HPH_GAIN_RX_1, 0xa9 }, 407 { WCD937X_DIGITAL_CDC_HPH_GAIN_DSD_0, 0x3d }, 408 { WCD937X_DIGITAL_CDC_HPH_GAIN_DSD_1, 0x2e }, 409 { WCD937X_DIGITAL_CDC_HPH_GAIN_DSD_2, 0x01 }, 410 { WCD937X_DIGITAL_CDC_AUX_GAIN_DSD_0, 0x00 }, 411 { WCD937X_DIGITAL_CDC_AUX_GAIN_DSD_1, 0xfc }, 412 { WCD937X_DIGITAL_CDC_AUX_GAIN_DSD_2, 0x01 }, 413 { WCD937X_DIGITAL_CDC_HPH_GAIN_CTL, 0x00 }, 414 { WCD937X_DIGITAL_CDC_AUX_GAIN_CTL, 0x00 }, 415 { WCD937X_DIGITAL_CDC_EAR_PATH_CTL, 0x00 }, 416 { WCD937X_DIGITAL_CDC_SWR_CLH, 0x00 }, 417 { WCD937X_DIGITAL_SWR_CLH_BYP, 0x00 }, 418 { WCD937X_DIGITAL_CDC_TX0_CTL, 0x68 }, 419 { WCD937X_DIGITAL_CDC_TX1_CTL, 0x68 }, 420 { WCD937X_DIGITAL_CDC_TX2_CTL, 0x68 }, 421 { WCD937X_DIGITAL_CDC_TX_RST, 0x00 }, 422 { WCD937X_DIGITAL_CDC_REQ_CTL, 0x01 }, 423 { WCD937X_DIGITAL_CDC_AMIC_CTL, 0x07 }, 424 { WCD937X_DIGITAL_CDC_DMIC_CTL, 0x00 }, 425 { WCD937X_DIGITAL_CDC_DMIC1_CTL, 0x01 }, 426 { WCD937X_DIGITAL_CDC_DMIC2_CTL, 0x01 }, 427 { WCD937X_DIGITAL_CDC_DMIC3_CTL, 0x01 }, 428 { WCD937X_DIGITAL_EFUSE_CTL, 0x2b }, 429 { WCD937X_DIGITAL_EFUSE_PRG_CTL, 0x00 }, 430 { WCD937X_DIGITAL_EFUSE_TEST_CTL_0, 0x00 }, 431 { WCD937X_DIGITAL_EFUSE_TEST_CTL_1, 0x00 }, 432 { WCD937X_DIGITAL_PDM_WD_CTL0, 0x00 }, 433 { WCD937X_DIGITAL_PDM_WD_CTL1, 0x00 }, 434 { WCD937X_DIGITAL_PDM_WD_CTL2, 0x00 }, 435 { WCD937X_DIGITAL_INTR_MODE, 0x00 }, 436 { WCD937X_DIGITAL_INTR_MASK_0, 0xff }, 437 { WCD937X_DIGITAL_INTR_MASK_1, 0xff }, 438 { WCD937X_DIGITAL_INTR_MASK_2, 0x0f }, 439 { WCD937X_DIGITAL_INTR_CLEAR_0, 0x00 }, 440 { WCD937X_DIGITAL_INTR_CLEAR_1, 0x00 }, 441 { WCD937X_DIGITAL_INTR_CLEAR_2, 0x00 }, 442 { WCD937X_DIGITAL_INTR_LEVEL_0, 0x00 }, 443 { WCD937X_DIGITAL_INTR_LEVEL_1, 0x00 }, 444 { WCD937X_DIGITAL_INTR_LEVEL_2, 0x00 }, 445 { WCD937X_DIGITAL_INTR_SET_0, 0x00 }, 446 { WCD937X_DIGITAL_INTR_SET_1, 0x00 }, 447 { WCD937X_DIGITAL_INTR_SET_2, 0x00 }, 448 { WCD937X_DIGITAL_INTR_TEST_0, 0x00 }, 449 { WCD937X_DIGITAL_INTR_TEST_1, 0x00 }, 450 { WCD937X_DIGITAL_INTR_TEST_2, 0x00 }, 451 { WCD937X_DIGITAL_CDC_CONN_RX0_CTL, 0x00 }, 452 { WCD937X_DIGITAL_CDC_CONN_RX1_CTL, 0x00 }, 453 { WCD937X_DIGITAL_CDC_CONN_RX2_CTL, 0x00 }, 454 { WCD937X_DIGITAL_CDC_CONN_TX_CTL, 0x00 }, 455 { WCD937X_DIGITAL_LOOP_BACK_MODE, 0x00 }, 456 { WCD937X_DIGITAL_SWR_DAC_TEST, 0x00 }, 457 { WCD937X_DIGITAL_SWR_HM_TEST_RX_0, 0x40 }, 458 { WCD937X_DIGITAL_SWR_HM_TEST_TX_0, 0x40 }, 459 { WCD937X_DIGITAL_SWR_HM_TEST_RX_1, 0x00 }, 460 { WCD937X_DIGITAL_SWR_HM_TEST_TX_1, 0x00 }, 461 { WCD937X_DIGITAL_PAD_CTL_PDM_RX0, 0xf1 }, 462 { WCD937X_DIGITAL_PAD_CTL_PDM_RX1, 0xf1 }, 463 { WCD937X_DIGITAL_PAD_CTL_PDM_TX0, 0xf1 }, 464 { WCD937X_DIGITAL_PAD_CTL_PDM_TX1, 0xf1 }, 465 { WCD937X_DIGITAL_PAD_INP_DIS_0, 0x00 }, 466 { WCD937X_DIGITAL_PAD_INP_DIS_1, 0x00 }, 467 { WCD937X_DIGITAL_DRIVE_STRENGTH_0, 0x00 }, 468 { WCD937X_DIGITAL_DRIVE_STRENGTH_1, 0x00 }, 469 { WCD937X_DIGITAL_DRIVE_STRENGTH_2, 0x00 }, 470 { WCD937X_DIGITAL_RX_DATA_EDGE_CTL, 0x1f }, 471 { WCD937X_DIGITAL_TX_DATA_EDGE_CTL, 0x10 }, 472 { WCD937X_DIGITAL_GPIO_MODE, 0x00 }, 473 { WCD937X_DIGITAL_PIN_CTL_OE, 0x00 }, 474 { WCD937X_DIGITAL_PIN_CTL_DATA_0, 0x00 }, 475 { WCD937X_DIGITAL_PIN_CTL_DATA_1, 0x00 }, 476 { WCD937X_DIGITAL_DIG_DEBUG_CTL, 0x00 }, 477 { WCD937X_DIGITAL_DIG_DEBUG_EN, 0x00 }, 478 { WCD937X_DIGITAL_ANA_CSR_DBG_ADD, 0x00 }, 479 { WCD937X_DIGITAL_ANA_CSR_DBG_CTL, 0x48 }, 480 { WCD937X_DIGITAL_SSP_DBG, 0x00 }, 481 { WCD937X_DIGITAL_SPARE_0, 0x00 }, 482 { WCD937X_DIGITAL_SPARE_1, 0x00 }, 483 { WCD937X_DIGITAL_SPARE_2, 0x00 }, 484 }; 485 486 static bool wcd937x_rdwr_register(struct device *dev, unsigned int reg) 487 { 488 switch (reg) { 489 case WCD937X_ANA_BIAS: 490 case WCD937X_ANA_RX_SUPPLIES: 491 case WCD937X_ANA_HPH: 492 case WCD937X_ANA_EAR: 493 case WCD937X_ANA_EAR_COMPANDER_CTL: 494 case WCD937X_ANA_TX_CH1: 495 case WCD937X_ANA_TX_CH2: 496 case WCD937X_ANA_TX_CH3: 497 case WCD937X_ANA_TX_CH3_HPF: 498 case WCD937X_ANA_MICB1_MICB2_DSP_EN_LOGIC: 499 case WCD937X_ANA_MICB3_DSP_EN_LOGIC: 500 case WCD937X_ANA_MBHC_MECH: 501 case WCD937X_ANA_MBHC_ELECT: 502 case WCD937X_ANA_MBHC_ZDET: 503 case WCD937X_ANA_MBHC_BTN0: 504 case WCD937X_ANA_MBHC_BTN1: 505 case WCD937X_ANA_MBHC_BTN2: 506 case WCD937X_ANA_MBHC_BTN3: 507 case WCD937X_ANA_MBHC_BTN4: 508 case WCD937X_ANA_MBHC_BTN5: 509 case WCD937X_ANA_MBHC_BTN6: 510 case WCD937X_ANA_MBHC_BTN7: 511 case WCD937X_ANA_MICB1: 512 case WCD937X_ANA_MICB2: 513 case WCD937X_ANA_MICB2_RAMP: 514 case WCD937X_ANA_MICB3: 515 case WCD937X_BIAS_CTL: 516 case WCD937X_BIAS_VBG_FINE_ADJ: 517 case WCD937X_LDOL_VDDCX_ADJUST: 518 case WCD937X_LDOL_DISABLE_LDOL: 519 case WCD937X_MBHC_CTL_CLK: 520 case WCD937X_MBHC_CTL_ANA: 521 case WCD937X_MBHC_CTL_SPARE_1: 522 case WCD937X_MBHC_CTL_SPARE_2: 523 case WCD937X_MBHC_CTL_BCS: 524 case WCD937X_MBHC_TEST_CTL: 525 case WCD937X_LDOH_MODE: 526 case WCD937X_LDOH_BIAS: 527 case WCD937X_LDOH_STB_LOADS: 528 case WCD937X_LDOH_SLOWRAMP: 529 case WCD937X_MICB1_TEST_CTL_1: 530 case WCD937X_MICB1_TEST_CTL_2: 531 case WCD937X_MICB1_TEST_CTL_3: 532 case WCD937X_MICB2_TEST_CTL_1: 533 case WCD937X_MICB2_TEST_CTL_2: 534 case WCD937X_MICB2_TEST_CTL_3: 535 case WCD937X_MICB3_TEST_CTL_1: 536 case WCD937X_MICB3_TEST_CTL_2: 537 case WCD937X_MICB3_TEST_CTL_3: 538 case WCD937X_TX_COM_ADC_VCM: 539 case WCD937X_TX_COM_BIAS_ATEST: 540 case WCD937X_TX_COM_ADC_INT1_IB: 541 case WCD937X_TX_COM_ADC_INT2_IB: 542 case WCD937X_TX_COM_TXFE_DIV_CTL: 543 case WCD937X_TX_COM_TXFE_DIV_START: 544 case WCD937X_TX_COM_TXFE_DIV_STOP_9P6M: 545 case WCD937X_TX_COM_TXFE_DIV_STOP_12P288M: 546 case WCD937X_TX_1_2_TEST_EN: 547 case WCD937X_TX_1_2_ADC_IB: 548 case WCD937X_TX_1_2_ATEST_REFCTL: 549 case WCD937X_TX_1_2_TEST_CTL: 550 case WCD937X_TX_1_2_TEST_BLK_EN: 551 case WCD937X_TX_1_2_TXFE_CLKDIV: 552 case WCD937X_TX_3_TEST_EN: 553 case WCD937X_TX_3_ADC_IB: 554 case WCD937X_TX_3_ATEST_REFCTL: 555 case WCD937X_TX_3_TEST_CTL: 556 case WCD937X_TX_3_TEST_BLK_EN: 557 case WCD937X_TX_3_TXFE_CLKDIV: 558 case WCD937X_CLASSH_MODE_1: 559 case WCD937X_CLASSH_MODE_2: 560 case WCD937X_CLASSH_MODE_3: 561 case WCD937X_CLASSH_CTRL_VCL_1: 562 case WCD937X_CLASSH_CTRL_VCL_2: 563 case WCD937X_CLASSH_CTRL_CCL_1: 564 case WCD937X_CLASSH_CTRL_CCL_2: 565 case WCD937X_CLASSH_CTRL_CCL_3: 566 case WCD937X_CLASSH_CTRL_CCL_4: 567 case WCD937X_CLASSH_CTRL_CCL_5: 568 case WCD937X_CLASSH_BUCK_TMUX_A_D: 569 case WCD937X_CLASSH_BUCK_SW_DRV_CNTL: 570 case WCD937X_CLASSH_SPARE: 571 case WCD937X_FLYBACK_EN: 572 case WCD937X_FLYBACK_VNEG_CTRL_1: 573 case WCD937X_FLYBACK_VNEG_CTRL_2: 574 case WCD937X_FLYBACK_VNEG_CTRL_3: 575 case WCD937X_FLYBACK_VNEG_CTRL_4: 576 case WCD937X_FLYBACK_VNEG_CTRL_5: 577 case WCD937X_FLYBACK_VNEG_CTRL_6: 578 case WCD937X_FLYBACK_VNEG_CTRL_7: 579 case WCD937X_FLYBACK_VNEG_CTRL_8: 580 case WCD937X_FLYBACK_VNEG_CTRL_9: 581 case WCD937X_FLYBACK_VNEGDAC_CTRL_1: 582 case WCD937X_FLYBACK_VNEGDAC_CTRL_2: 583 case WCD937X_FLYBACK_VNEGDAC_CTRL_3: 584 case WCD937X_FLYBACK_CTRL_1: 585 case WCD937X_FLYBACK_TEST_CTL: 586 case WCD937X_RX_AUX_SW_CTL: 587 case WCD937X_RX_PA_AUX_IN_CONN: 588 case WCD937X_RX_TIMER_DIV: 589 case WCD937X_RX_OCP_CTL: 590 case WCD937X_RX_OCP_COUNT: 591 case WCD937X_RX_BIAS_EAR_DAC: 592 case WCD937X_RX_BIAS_EAR_AMP: 593 case WCD937X_RX_BIAS_HPH_LDO: 594 case WCD937X_RX_BIAS_HPH_PA: 595 case WCD937X_RX_BIAS_HPH_RDACBUFF_CNP2: 596 case WCD937X_RX_BIAS_HPH_RDAC_LDO: 597 case WCD937X_RX_BIAS_HPH_CNP1: 598 case WCD937X_RX_BIAS_HPH_LOWPOWER: 599 case WCD937X_RX_BIAS_AUX_DAC: 600 case WCD937X_RX_BIAS_AUX_AMP: 601 case WCD937X_RX_BIAS_VNEGDAC_BLEEDER: 602 case WCD937X_RX_BIAS_MISC: 603 case WCD937X_RX_BIAS_BUCK_RST: 604 case WCD937X_RX_BIAS_BUCK_VREF_ERRAMP: 605 case WCD937X_RX_BIAS_FLYB_ERRAMP: 606 case WCD937X_RX_BIAS_FLYB_BUFF: 607 case WCD937X_RX_BIAS_FLYB_MID_RST: 608 case WCD937X_HPH_CNP_EN: 609 case WCD937X_HPH_CNP_WG_CTL: 610 case WCD937X_HPH_CNP_WG_TIME: 611 case WCD937X_HPH_OCP_CTL: 612 case WCD937X_HPH_AUTO_CHOP: 613 case WCD937X_HPH_CHOP_CTL: 614 case WCD937X_HPH_PA_CTL1: 615 case WCD937X_HPH_PA_CTL2: 616 case WCD937X_HPH_L_EN: 617 case WCD937X_HPH_L_TEST: 618 case WCD937X_HPH_L_ATEST: 619 case WCD937X_HPH_R_EN: 620 case WCD937X_HPH_R_TEST: 621 case WCD937X_HPH_R_ATEST: 622 case WCD937X_HPH_RDAC_CLK_CTL1: 623 case WCD937X_HPH_RDAC_CLK_CTL2: 624 case WCD937X_HPH_RDAC_LDO_CTL: 625 case WCD937X_HPH_RDAC_CHOP_CLK_LP_CTL: 626 case WCD937X_HPH_REFBUFF_UHQA_CTL: 627 case WCD937X_HPH_REFBUFF_LP_CTL: 628 case WCD937X_HPH_L_DAC_CTL: 629 case WCD937X_HPH_R_DAC_CTL: 630 case WCD937X_HPH_SURGE_HPHLR_SURGE_COMP_SEL: 631 case WCD937X_HPH_SURGE_HPHLR_SURGE_EN: 632 case WCD937X_HPH_SURGE_HPHLR_SURGE_MISC1: 633 case WCD937X_EAR_EAR_EN_REG: 634 case WCD937X_EAR_EAR_PA_CON: 635 case WCD937X_EAR_EAR_SP_CON: 636 case WCD937X_EAR_EAR_DAC_CON: 637 case WCD937X_EAR_EAR_CNP_FSM_CON: 638 case WCD937X_EAR_TEST_CTL: 639 case WCD937X_HPH_NEW_ANA_HPH2: 640 case WCD937X_HPH_NEW_ANA_HPH3: 641 case WCD937X_SLEEP_CTL: 642 case WCD937X_SLEEP_WATCHDOG_CTL: 643 case WCD937X_MBHC_NEW_ELECT_REM_CLAMP_CTL: 644 case WCD937X_MBHC_NEW_CTL_1: 645 case WCD937X_MBHC_NEW_CTL_2: 646 case WCD937X_MBHC_NEW_PLUG_DETECT_CTL: 647 case WCD937X_MBHC_NEW_ZDET_ANA_CTL: 648 case WCD937X_MBHC_NEW_ZDET_RAMP_CTL: 649 case WCD937X_TX_NEW_TX_CH2_SEL: 650 case WCD937X_AUX_AUXPA: 651 case WCD937X_LDORXTX_MODE: 652 case WCD937X_LDORXTX_CONFIG: 653 case WCD937X_DIE_CRACK_DIE_CRK_DET_EN: 654 case WCD937X_HPH_NEW_INT_RDAC_GAIN_CTL: 655 case WCD937X_HPH_NEW_INT_RDAC_HD2_CTL_L: 656 case WCD937X_HPH_NEW_INT_RDAC_VREF_CTL: 657 case WCD937X_HPH_NEW_INT_RDAC_OVERRIDE_CTL: 658 case WCD937X_HPH_NEW_INT_RDAC_HD2_CTL_R: 659 case WCD937X_HPH_NEW_INT_PA_MISC1: 660 case WCD937X_HPH_NEW_INT_PA_MISC2: 661 case WCD937X_HPH_NEW_INT_PA_RDAC_MISC: 662 case WCD937X_HPH_NEW_INT_HPH_TIMER1: 663 case WCD937X_HPH_NEW_INT_HPH_TIMER2: 664 case WCD937X_HPH_NEW_INT_HPH_TIMER3: 665 case WCD937X_HPH_NEW_INT_HPH_TIMER4: 666 case WCD937X_HPH_NEW_INT_PA_RDAC_MISC2: 667 case WCD937X_HPH_NEW_INT_PA_RDAC_MISC3: 668 case WCD937X_RX_NEW_INT_HPH_RDAC_BIAS_LOHIFI: 669 case WCD937X_RX_NEW_INT_HPH_RDAC_BIAS_ULP: 670 case WCD937X_RX_NEW_INT_HPH_RDAC_LDO_LP: 671 case WCD937X_MBHC_NEW_INT_MOISTURE_DET_DC_CTRL: 672 case WCD937X_MBHC_NEW_INT_MOISTURE_DET_POLLING_CTRL: 673 case WCD937X_MBHC_NEW_INT_MECH_DET_CURRENT: 674 case WCD937X_MBHC_NEW_INT_SPARE_2: 675 case WCD937X_EAR_INT_NEW_EAR_CHOPPER_CON: 676 case WCD937X_EAR_INT_NEW_CNP_VCM_CON1: 677 case WCD937X_EAR_INT_NEW_CNP_VCM_CON2: 678 case WCD937X_EAR_INT_NEW_EAR_DYNAMIC_BIAS: 679 case WCD937X_AUX_INT_EN_REG: 680 case WCD937X_AUX_INT_PA_CTRL: 681 case WCD937X_AUX_INT_SP_CTRL: 682 case WCD937X_AUX_INT_DAC_CTRL: 683 case WCD937X_AUX_INT_CLK_CTRL: 684 case WCD937X_AUX_INT_TEST_CTRL: 685 case WCD937X_AUX_INT_MISC: 686 case WCD937X_LDORXTX_INT_BIAS: 687 case WCD937X_LDORXTX_INT_STB_LOADS_DTEST: 688 case WCD937X_LDORXTX_INT_TEST0: 689 case WCD937X_LDORXTX_INT_STARTUP_TIMER: 690 case WCD937X_LDORXTX_INT_TEST1: 691 case WCD937X_SLEEP_INT_WATCHDOG_CTL_1: 692 case WCD937X_SLEEP_INT_WATCHDOG_CTL_2: 693 case WCD937X_DIE_CRACK_INT_DIE_CRK_DET_INT1: 694 case WCD937X_DIE_CRACK_INT_DIE_CRK_DET_INT2: 695 case WCD937X_DIGITAL_CDC_RST_CTL: 696 case WCD937X_DIGITAL_TOP_CLK_CFG: 697 case WCD937X_DIGITAL_CDC_ANA_CLK_CTL: 698 case WCD937X_DIGITAL_CDC_DIG_CLK_CTL: 699 case WCD937X_DIGITAL_SWR_RST_EN: 700 case WCD937X_DIGITAL_CDC_PATH_MODE: 701 case WCD937X_DIGITAL_CDC_RX_RST: 702 case WCD937X_DIGITAL_CDC_RX0_CTL: 703 case WCD937X_DIGITAL_CDC_RX1_CTL: 704 case WCD937X_DIGITAL_CDC_RX2_CTL: 705 case WCD937X_DIGITAL_DEM_BYPASS_DATA0: 706 case WCD937X_DIGITAL_DEM_BYPASS_DATA1: 707 case WCD937X_DIGITAL_DEM_BYPASS_DATA2: 708 case WCD937X_DIGITAL_DEM_BYPASS_DATA3: 709 case WCD937X_DIGITAL_CDC_COMP_CTL_0: 710 case WCD937X_DIGITAL_CDC_RX_DELAY_CTL: 711 case WCD937X_DIGITAL_CDC_HPH_DSM_A1_0: 712 case WCD937X_DIGITAL_CDC_HPH_DSM_A1_1: 713 case WCD937X_DIGITAL_CDC_HPH_DSM_A2_0: 714 case WCD937X_DIGITAL_CDC_HPH_DSM_A2_1: 715 case WCD937X_DIGITAL_CDC_HPH_DSM_A3_0: 716 case WCD937X_DIGITAL_CDC_HPH_DSM_A3_1: 717 case WCD937X_DIGITAL_CDC_HPH_DSM_A4_0: 718 case WCD937X_DIGITAL_CDC_HPH_DSM_A4_1: 719 case WCD937X_DIGITAL_CDC_HPH_DSM_A5_0: 720 case WCD937X_DIGITAL_CDC_HPH_DSM_A5_1: 721 case WCD937X_DIGITAL_CDC_HPH_DSM_A6_0: 722 case WCD937X_DIGITAL_CDC_HPH_DSM_A7_0: 723 case WCD937X_DIGITAL_CDC_HPH_DSM_C_0: 724 case WCD937X_DIGITAL_CDC_HPH_DSM_C_1: 725 case WCD937X_DIGITAL_CDC_HPH_DSM_C_2: 726 case WCD937X_DIGITAL_CDC_HPH_DSM_C_3: 727 case WCD937X_DIGITAL_CDC_HPH_DSM_R1: 728 case WCD937X_DIGITAL_CDC_HPH_DSM_R2: 729 case WCD937X_DIGITAL_CDC_HPH_DSM_R3: 730 case WCD937X_DIGITAL_CDC_HPH_DSM_R4: 731 case WCD937X_DIGITAL_CDC_HPH_DSM_R5: 732 case WCD937X_DIGITAL_CDC_HPH_DSM_R6: 733 case WCD937X_DIGITAL_CDC_HPH_DSM_R7: 734 case WCD937X_DIGITAL_CDC_AUX_DSM_A1_0: 735 case WCD937X_DIGITAL_CDC_AUX_DSM_A1_1: 736 case WCD937X_DIGITAL_CDC_AUX_DSM_A2_0: 737 case WCD937X_DIGITAL_CDC_AUX_DSM_A2_1: 738 case WCD937X_DIGITAL_CDC_AUX_DSM_A3_0: 739 case WCD937X_DIGITAL_CDC_AUX_DSM_A3_1: 740 case WCD937X_DIGITAL_CDC_AUX_DSM_A4_0: 741 case WCD937X_DIGITAL_CDC_AUX_DSM_A4_1: 742 case WCD937X_DIGITAL_CDC_AUX_DSM_A5_0: 743 case WCD937X_DIGITAL_CDC_AUX_DSM_A5_1: 744 case WCD937X_DIGITAL_CDC_AUX_DSM_A6_0: 745 case WCD937X_DIGITAL_CDC_AUX_DSM_A7_0: 746 case WCD937X_DIGITAL_CDC_AUX_DSM_C_0: 747 case WCD937X_DIGITAL_CDC_AUX_DSM_C_1: 748 case WCD937X_DIGITAL_CDC_AUX_DSM_C_2: 749 case WCD937X_DIGITAL_CDC_AUX_DSM_C_3: 750 case WCD937X_DIGITAL_CDC_AUX_DSM_R1: 751 case WCD937X_DIGITAL_CDC_AUX_DSM_R2: 752 case WCD937X_DIGITAL_CDC_AUX_DSM_R3: 753 case WCD937X_DIGITAL_CDC_AUX_DSM_R4: 754 case WCD937X_DIGITAL_CDC_AUX_DSM_R5: 755 case WCD937X_DIGITAL_CDC_AUX_DSM_R6: 756 case WCD937X_DIGITAL_CDC_AUX_DSM_R7: 757 case WCD937X_DIGITAL_CDC_HPH_GAIN_RX_0: 758 case WCD937X_DIGITAL_CDC_HPH_GAIN_RX_1: 759 case WCD937X_DIGITAL_CDC_HPH_GAIN_DSD_0: 760 case WCD937X_DIGITAL_CDC_HPH_GAIN_DSD_1: 761 case WCD937X_DIGITAL_CDC_HPH_GAIN_DSD_2: 762 case WCD937X_DIGITAL_CDC_AUX_GAIN_DSD_0: 763 case WCD937X_DIGITAL_CDC_AUX_GAIN_DSD_1: 764 case WCD937X_DIGITAL_CDC_AUX_GAIN_DSD_2: 765 case WCD937X_DIGITAL_CDC_HPH_GAIN_CTL: 766 case WCD937X_DIGITAL_CDC_AUX_GAIN_CTL: 767 case WCD937X_DIGITAL_CDC_EAR_PATH_CTL: 768 case WCD937X_DIGITAL_CDC_SWR_CLH: 769 case WCD937X_DIGITAL_SWR_CLH_BYP: 770 case WCD937X_DIGITAL_CDC_TX0_CTL: 771 case WCD937X_DIGITAL_CDC_TX1_CTL: 772 case WCD937X_DIGITAL_CDC_TX2_CTL: 773 case WCD937X_DIGITAL_CDC_TX_RST: 774 case WCD937X_DIGITAL_CDC_REQ_CTL: 775 case WCD937X_DIGITAL_CDC_AMIC_CTL: 776 case WCD937X_DIGITAL_CDC_DMIC_CTL: 777 case WCD937X_DIGITAL_CDC_DMIC1_CTL: 778 case WCD937X_DIGITAL_CDC_DMIC2_CTL: 779 case WCD937X_DIGITAL_CDC_DMIC3_CTL: 780 case WCD937X_DIGITAL_EFUSE_CTL: 781 case WCD937X_DIGITAL_EFUSE_PRG_CTL: 782 case WCD937X_DIGITAL_EFUSE_TEST_CTL_0: 783 case WCD937X_DIGITAL_EFUSE_TEST_CTL_1: 784 case WCD937X_DIGITAL_PDM_WD_CTL0: 785 case WCD937X_DIGITAL_PDM_WD_CTL1: 786 case WCD937X_DIGITAL_PDM_WD_CTL2: 787 case WCD937X_DIGITAL_INTR_MODE: 788 case WCD937X_DIGITAL_INTR_MASK_0: 789 case WCD937X_DIGITAL_INTR_MASK_1: 790 case WCD937X_DIGITAL_INTR_MASK_2: 791 case WCD937X_DIGITAL_INTR_CLEAR_0: 792 case WCD937X_DIGITAL_INTR_CLEAR_1: 793 case WCD937X_DIGITAL_INTR_CLEAR_2: 794 case WCD937X_DIGITAL_INTR_LEVEL_0: 795 case WCD937X_DIGITAL_INTR_LEVEL_1: 796 case WCD937X_DIGITAL_INTR_LEVEL_2: 797 case WCD937X_DIGITAL_INTR_SET_0: 798 case WCD937X_DIGITAL_INTR_SET_1: 799 case WCD937X_DIGITAL_INTR_SET_2: 800 case WCD937X_DIGITAL_INTR_TEST_0: 801 case WCD937X_DIGITAL_INTR_TEST_1: 802 case WCD937X_DIGITAL_INTR_TEST_2: 803 case WCD937X_DIGITAL_CDC_CONN_RX0_CTL: 804 case WCD937X_DIGITAL_CDC_CONN_RX1_CTL: 805 case WCD937X_DIGITAL_CDC_CONN_RX2_CTL: 806 case WCD937X_DIGITAL_CDC_CONN_TX_CTL: 807 case WCD937X_DIGITAL_LOOP_BACK_MODE: 808 case WCD937X_DIGITAL_SWR_DAC_TEST: 809 case WCD937X_DIGITAL_SWR_HM_TEST_RX_0: 810 case WCD937X_DIGITAL_SWR_HM_TEST_TX_0: 811 case WCD937X_DIGITAL_SWR_HM_TEST_RX_1: 812 case WCD937X_DIGITAL_SWR_HM_TEST_TX_1: 813 case WCD937X_DIGITAL_SWR_HM_TEST: 814 case WCD937X_DIGITAL_PAD_CTL_PDM_RX0: 815 case WCD937X_DIGITAL_PAD_CTL_PDM_RX1: 816 case WCD937X_DIGITAL_PAD_CTL_PDM_TX0: 817 case WCD937X_DIGITAL_PAD_CTL_PDM_TX1: 818 case WCD937X_DIGITAL_PAD_INP_DIS_0: 819 case WCD937X_DIGITAL_PAD_INP_DIS_1: 820 case WCD937X_DIGITAL_DRIVE_STRENGTH_0: 821 case WCD937X_DIGITAL_DRIVE_STRENGTH_1: 822 case WCD937X_DIGITAL_DRIVE_STRENGTH_2: 823 case WCD937X_DIGITAL_RX_DATA_EDGE_CTL: 824 case WCD937X_DIGITAL_TX_DATA_EDGE_CTL: 825 case WCD937X_DIGITAL_GPIO_MODE: 826 case WCD937X_DIGITAL_PIN_CTL_OE: 827 case WCD937X_DIGITAL_PIN_CTL_DATA_0: 828 case WCD937X_DIGITAL_PIN_CTL_DATA_1: 829 case WCD937X_DIGITAL_PIN_STATUS_0: 830 case WCD937X_DIGITAL_PIN_STATUS_1: 831 case WCD937X_DIGITAL_DIG_DEBUG_CTL: 832 case WCD937X_DIGITAL_DIG_DEBUG_EN: 833 case WCD937X_DIGITAL_ANA_CSR_DBG_ADD: 834 case WCD937X_DIGITAL_ANA_CSR_DBG_CTL: 835 case WCD937X_DIGITAL_SSP_DBG: 836 case WCD937X_DIGITAL_MODE_STATUS_0: 837 case WCD937X_DIGITAL_MODE_STATUS_1: 838 case WCD937X_DIGITAL_SPARE_0: 839 case WCD937X_DIGITAL_SPARE_1: 840 case WCD937X_DIGITAL_SPARE_2: 841 return true; 842 } 843 844 return false; 845 } 846 847 static bool wcd937x_readable_register(struct device *dev, unsigned int reg) 848 { 849 switch (reg) { 850 case WCD937X_ANA_MBHC_RESULT_1: 851 case WCD937X_ANA_MBHC_RESULT_2: 852 case WCD937X_ANA_MBHC_RESULT_3: 853 case WCD937X_MBHC_MOISTURE_DET_FSM_STATUS: 854 case WCD937X_TX_1_2_SAR2_ERR: 855 case WCD937X_TX_1_2_SAR1_ERR: 856 case WCD937X_TX_3_SPARE_MONO: 857 case WCD937X_TX_3_SAR1_ERR: 858 case WCD937X_HPH_L_STATUS: 859 case WCD937X_HPH_R_STATUS: 860 case WCD937X_HPH_SURGE_HPHLR_SURGE_STATUS: 861 case WCD937X_EAR_STATUS_REG_1: 862 case WCD937X_EAR_STATUS_REG_2: 863 case WCD937X_MBHC_NEW_FSM_STATUS: 864 case WCD937X_MBHC_NEW_ADC_RESULT: 865 case WCD937X_DIE_CRACK_DIE_CRK_DET_OUT: 866 case WCD937X_AUX_INT_STATUS_REG: 867 case WCD937X_LDORXTX_INT_STATUS: 868 case WCD937X_DIGITAL_CHIP_ID0: 869 case WCD937X_DIGITAL_CHIP_ID1: 870 case WCD937X_DIGITAL_CHIP_ID2: 871 case WCD937X_DIGITAL_CHIP_ID3: 872 case WCD937X_DIGITAL_EFUSE_T_DATA_0: 873 case WCD937X_DIGITAL_EFUSE_T_DATA_1: 874 case WCD937X_DIGITAL_INTR_STATUS_0: 875 case WCD937X_DIGITAL_INTR_STATUS_1: 876 case WCD937X_DIGITAL_INTR_STATUS_2: 877 case WCD937X_DIGITAL_EFUSE_REG_0: 878 case WCD937X_DIGITAL_EFUSE_REG_1: 879 case WCD937X_DIGITAL_EFUSE_REG_2: 880 case WCD937X_DIGITAL_EFUSE_REG_3: 881 case WCD937X_DIGITAL_EFUSE_REG_4: 882 case WCD937X_DIGITAL_EFUSE_REG_5: 883 case WCD937X_DIGITAL_EFUSE_REG_6: 884 case WCD937X_DIGITAL_EFUSE_REG_7: 885 case WCD937X_DIGITAL_EFUSE_REG_8: 886 case WCD937X_DIGITAL_EFUSE_REG_9: 887 case WCD937X_DIGITAL_EFUSE_REG_10: 888 case WCD937X_DIGITAL_EFUSE_REG_11: 889 case WCD937X_DIGITAL_EFUSE_REG_12: 890 case WCD937X_DIGITAL_EFUSE_REG_13: 891 case WCD937X_DIGITAL_EFUSE_REG_14: 892 case WCD937X_DIGITAL_EFUSE_REG_15: 893 case WCD937X_DIGITAL_EFUSE_REG_16: 894 case WCD937X_DIGITAL_EFUSE_REG_17: 895 case WCD937X_DIGITAL_EFUSE_REG_18: 896 case WCD937X_DIGITAL_EFUSE_REG_19: 897 case WCD937X_DIGITAL_EFUSE_REG_20: 898 case WCD937X_DIGITAL_EFUSE_REG_21: 899 case WCD937X_DIGITAL_EFUSE_REG_22: 900 case WCD937X_DIGITAL_EFUSE_REG_23: 901 case WCD937X_DIGITAL_EFUSE_REG_24: 902 case WCD937X_DIGITAL_EFUSE_REG_25: 903 case WCD937X_DIGITAL_EFUSE_REG_26: 904 case WCD937X_DIGITAL_EFUSE_REG_27: 905 case WCD937X_DIGITAL_EFUSE_REG_28: 906 case WCD937X_DIGITAL_EFUSE_REG_29: 907 case WCD937X_DIGITAL_EFUSE_REG_30: 908 case WCD937X_DIGITAL_EFUSE_REG_31: 909 return true; 910 } 911 912 return wcd937x_rdwr_register(dev, reg); 913 } 914 915 static bool wcd937x_volatile_register(struct device *dev, unsigned int reg) 916 { 917 switch (reg) { 918 case WCD937X_ANA_MBHC_RESULT_1: 919 case WCD937X_ANA_MBHC_RESULT_2: 920 case WCD937X_ANA_MBHC_RESULT_3: 921 case WCD937X_MBHC_MOISTURE_DET_FSM_STATUS: 922 case WCD937X_TX_1_2_SAR1_ERR: 923 case WCD937X_TX_1_2_SAR2_ERR: 924 case WCD937X_TX_3_SAR1_ERR: 925 case WCD937X_HPH_L_STATUS: 926 case WCD937X_HPH_R_STATUS: 927 case WCD937X_HPH_SURGE_HPHLR_SURGE_STATUS: 928 case WCD937X_EAR_STATUS_REG_1: 929 case WCD937X_EAR_STATUS_REG_2: 930 case WCD937X_MBHC_NEW_FSM_STATUS: 931 case WCD937X_MBHC_NEW_ADC_RESULT: 932 case WCD937X_DIE_CRACK_DIE_CRK_DET_OUT: 933 case WCD937X_DIGITAL_INTR_STATUS_0: 934 case WCD937X_DIGITAL_INTR_STATUS_1: 935 case WCD937X_DIGITAL_INTR_STATUS_2: 936 case WCD937X_DIGITAL_SWR_HM_TEST: 937 case WCD937X_DIGITAL_PIN_STATUS_0: 938 case WCD937X_DIGITAL_PIN_STATUS_1: 939 case WCD937X_DIGITAL_MODE_STATUS_0: 940 case WCD937X_DIGITAL_MODE_STATUS_1: 941 return true; 942 } 943 return false; 944 } 945 946 static const struct regmap_config wcd937x_regmap_config = { 947 .name = "wcd937x_csr", 948 .reg_bits = 32, 949 .val_bits = 8, 950 .cache_type = REGCACHE_MAPLE, 951 .reg_defaults = wcd937x_defaults, 952 .num_reg_defaults = ARRAY_SIZE(wcd937x_defaults), 953 .max_register = WCD937X_MAX_REGISTER, 954 .readable_reg = wcd937x_readable_register, 955 .writeable_reg = wcd937x_rdwr_register, 956 .volatile_reg = wcd937x_volatile_register, 957 }; 958 959 static const struct sdw_slave_ops wcd9370_slave_ops = { 960 .update_status = wcd_update_status, 961 .interrupt_callback = wcd9370_interrupt_callback, 962 }; 963 964 static int wcd9370_probe(struct sdw_slave *pdev, 965 const struct sdw_device_id *id) 966 { 967 struct device *dev = &pdev->dev; 968 struct wcd937x_sdw_priv *wcd; 969 u8 master_ch_mask[WCD937X_MAX_SWR_CH_IDS]; 970 int master_ch_mask_size = 0; 971 int ret, i; 972 973 wcd = devm_kzalloc(dev, sizeof(*wcd), GFP_KERNEL); 974 if (!wcd) 975 return -ENOMEM; 976 977 /* Port map index starts at 0, however the data port for this codec start at index 1 */ 978 if (of_property_present(dev->of_node, "qcom,tx-port-mapping")) { 979 wcd->is_tx = true; 980 ret = of_property_read_u32_array(dev->of_node, "qcom,tx-port-mapping", 981 &pdev->m_port_map[1], 982 WCD937X_MAX_TX_SWR_PORTS); 983 } else { 984 ret = of_property_read_u32_array(dev->of_node, "qcom,rx-port-mapping", 985 &pdev->m_port_map[1], 986 WCD937X_MAX_SWR_PORTS); 987 } 988 if (ret < 0) 989 dev_info(dev, "Error getting static port mapping for %s (%d)\n", 990 wcd->is_tx ? "TX" : "RX", ret); 991 992 wcd->sdev = pdev; 993 dev_set_drvdata(dev, wcd); 994 995 pdev->prop.scp_int1_mask = SDW_SCP_INT1_IMPL_DEF | 996 SDW_SCP_INT1_BUS_CLASH | 997 SDW_SCP_INT1_PARITY; 998 pdev->prop.lane_control_support = true; 999 pdev->prop.simple_clk_stop_capable = true; 1000 1001 memset(master_ch_mask, 0, WCD937X_MAX_SWR_CH_IDS); 1002 1003 if (wcd->is_tx) { 1004 master_ch_mask_size = of_property_count_u8_elems(dev->of_node, 1005 "qcom,tx-channel-mapping"); 1006 1007 if (master_ch_mask_size) 1008 ret = of_property_read_u8_array(dev->of_node, "qcom,tx-channel-mapping", 1009 master_ch_mask, master_ch_mask_size); 1010 } else { 1011 master_ch_mask_size = of_property_count_u8_elems(dev->of_node, 1012 "qcom,rx-channel-mapping"); 1013 1014 if (master_ch_mask_size) 1015 ret = of_property_read_u8_array(dev->of_node, "qcom,rx-channel-mapping", 1016 master_ch_mask, master_ch_mask_size); 1017 } 1018 1019 if (ret < 0) 1020 dev_info(dev, "Static channel mapping not specified using device channel maps\n"); 1021 1022 if (wcd->is_tx) { 1023 pdev->prop.source_ports = GENMASK(WCD937X_MAX_TX_SWR_PORTS, 0); 1024 pdev->prop.src_dpn_prop = wcd937x_dpn_prop; 1025 wcd->ch_info = &wcd937x_sdw_tx_ch_info[0]; 1026 1027 for (i = 0; i < master_ch_mask_size; i++) 1028 wcd->ch_info[i].master_ch_mask = WCD937X_SWRM_CH_MASK(master_ch_mask[i]); 1029 1030 pdev->prop.wake_capable = true; 1031 1032 wcd->regmap = devm_regmap_init_sdw(pdev, &wcd937x_regmap_config); 1033 if (IS_ERR(wcd->regmap)) 1034 return dev_err_probe(dev, PTR_ERR(wcd->regmap), 1035 "Regmap init failed\n"); 1036 1037 /* Start in cache-only until device is enumerated */ 1038 regcache_cache_only(wcd->regmap, true); 1039 } else { 1040 pdev->prop.sink_ports = GENMASK(WCD937X_MAX_SWR_PORTS - 1, 0); 1041 pdev->prop.sink_dpn_prop = wcd937x_dpn_prop; 1042 wcd->ch_info = &wcd937x_sdw_rx_ch_info[0]; 1043 1044 for (i = 0; i < master_ch_mask_size; i++) 1045 wcd->ch_info[i].master_ch_mask = WCD937X_SWRM_CH_MASK(master_ch_mask[i]); 1046 } 1047 1048 1049 ret = component_add(dev, &wcd_sdw_component_ops); 1050 if (ret) 1051 return ret; 1052 1053 /* Set suspended until aggregate device is bind */ 1054 pm_runtime_set_suspended(dev); 1055 1056 return 0; 1057 } 1058 1059 static int wcd9370_remove(struct sdw_slave *pdev) 1060 { 1061 struct device *dev = &pdev->dev; 1062 1063 component_del(dev, &wcd_sdw_component_ops); 1064 1065 return 0; 1066 } 1067 1068 static const struct sdw_device_id wcd9370_slave_id[] = { 1069 SDW_SLAVE_ENTRY(0x0217, 0x10a, 0), /* WCD9370 RX/TX Device ID */ 1070 { }, 1071 }; 1072 MODULE_DEVICE_TABLE(sdw, wcd9370_slave_id); 1073 1074 static int wcd937x_sdw_runtime_suspend(struct device *dev) 1075 { 1076 struct wcd937x_sdw_priv *wcd = dev_get_drvdata(dev); 1077 1078 if (wcd->regmap) { 1079 regcache_cache_only(wcd->regmap, true); 1080 regcache_mark_dirty(wcd->regmap); 1081 } 1082 1083 return 0; 1084 } 1085 1086 static int wcd937x_sdw_runtime_resume(struct device *dev) 1087 { 1088 struct wcd937x_sdw_priv *wcd = dev_get_drvdata(dev); 1089 1090 if (wcd->regmap) { 1091 regcache_cache_only(wcd->regmap, false); 1092 regcache_sync(wcd->regmap); 1093 } 1094 1095 return 0; 1096 } 1097 1098 static const struct dev_pm_ops wcd937x_sdw_pm_ops = { 1099 RUNTIME_PM_OPS(wcd937x_sdw_runtime_suspend, wcd937x_sdw_runtime_resume, NULL) 1100 }; 1101 1102 static struct sdw_driver wcd9370_codec_driver = { 1103 .probe = wcd9370_probe, 1104 .remove = wcd9370_remove, 1105 .ops = &wcd9370_slave_ops, 1106 .id_table = wcd9370_slave_id, 1107 .driver = { 1108 .name = "wcd9370-codec", 1109 .pm = pm_ptr(&wcd937x_sdw_pm_ops), 1110 } 1111 }; 1112 module_sdw_driver(wcd9370_codec_driver); 1113 1114 MODULE_DESCRIPTION("WCD937X SDW codec driver"); 1115 MODULE_LICENSE("GPL"); 1116