xref: /linux/sound/soc/codecs/tlv320aic32x4.c (revision 9d4befff5a959e5f2f94357b3554a6929f596e15)
116216333SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
21d471cd1SJavier Martin /*
31d471cd1SJavier Martin  * linux/sound/soc/codecs/tlv320aic32x4.c
41d471cd1SJavier Martin  *
51d471cd1SJavier Martin  * Copyright 2011 Vista Silicon S.L.
61d471cd1SJavier Martin  *
71d471cd1SJavier Martin  * Author: Javier Martin <javier.martin@vista-silicon.com>
81d471cd1SJavier Martin  *
91d471cd1SJavier Martin  * Based on sound/soc/codecs/wm8974 and TI driver for kernel 2.6.27.
101d471cd1SJavier Martin  */
111d471cd1SJavier Martin 
121d471cd1SJavier Martin #include <linux/module.h>
131d471cd1SJavier Martin #include <linux/moduleparam.h>
141d471cd1SJavier Martin #include <linux/init.h>
151d471cd1SJavier Martin #include <linux/delay.h>
161d471cd1SJavier Martin #include <linux/pm.h>
171858fe97SJavier Martin #include <linux/gpio.h>
184d16700dSMarkus Pargmann #include <linux/of_gpio.h>
191d471cd1SJavier Martin #include <linux/cdev.h>
201d471cd1SJavier Martin #include <linux/slab.h>
2198b664e2SMarkus Pargmann #include <linux/clk.h>
22514b044cSAnnaliese McDermond #include <linux/of_clk.h>
23239b669bSMarkus Pargmann #include <linux/regulator/consumer.h>
241d471cd1SJavier Martin 
251d471cd1SJavier Martin #include <sound/tlv320aic32x4.h>
261d471cd1SJavier Martin #include <sound/core.h>
271d471cd1SJavier Martin #include <sound/pcm.h>
281d471cd1SJavier Martin #include <sound/pcm_params.h>
291d471cd1SJavier Martin #include <sound/soc.h>
301d471cd1SJavier Martin #include <sound/soc-dapm.h>
311d471cd1SJavier Martin #include <sound/initval.h>
321d471cd1SJavier Martin #include <sound/tlv.h>
331d471cd1SJavier Martin 
341d471cd1SJavier Martin #include "tlv320aic32x4.h"
351d471cd1SJavier Martin 
361d471cd1SJavier Martin struct aic32x4_priv {
374d208ca4SMark Brown 	struct regmap *regmap;
381d471cd1SJavier Martin 	u32 power_cfg;
391d471cd1SJavier Martin 	u32 micpga_routing;
401d471cd1SJavier Martin 	bool swapdacs;
411858fe97SJavier Martin 	int rstn_gpio;
42514b044cSAnnaliese McDermond 	const char *mclk_name;
43239b669bSMarkus Pargmann 
44239b669bSMarkus Pargmann 	struct regulator *supply_ldo;
45239b669bSMarkus Pargmann 	struct regulator *supply_iov;
46239b669bSMarkus Pargmann 	struct regulator *supply_dv;
47239b669bSMarkus Pargmann 	struct regulator *supply_av;
48b9045b9cSDan Murphy 
49b9045b9cSDan Murphy 	struct aic32x4_setup_data *setup;
50b9045b9cSDan Murphy 	struct device *dev;
51b9045b9cSDan Murphy };
52b9045b9cSDan Murphy 
53*9d4befffSMichael Sit Wei Hong static int aic32x4_reset_adc(struct snd_soc_dapm_widget *w,
54*9d4befffSMichael Sit Wei Hong 			     struct snd_kcontrol *kcontrol, int event)
55*9d4befffSMichael Sit Wei Hong {
56*9d4befffSMichael Sit Wei Hong 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
57*9d4befffSMichael Sit Wei Hong 	u32 adc_reg;
58*9d4befffSMichael Sit Wei Hong 
59*9d4befffSMichael Sit Wei Hong 	/*
60*9d4befffSMichael Sit Wei Hong 	 * Workaround: the datasheet does not mention a required programming
61*9d4befffSMichael Sit Wei Hong 	 * sequence but experiments show the ADC needs to be reset after each
62*9d4befffSMichael Sit Wei Hong 	 * capture to avoid audible artifacts.
63*9d4befffSMichael Sit Wei Hong 	 */
64*9d4befffSMichael Sit Wei Hong 	switch (event) {
65*9d4befffSMichael Sit Wei Hong 	case SND_SOC_DAPM_POST_PMD:
66*9d4befffSMichael Sit Wei Hong 		adc_reg = snd_soc_component_read(component, AIC32X4_ADCSETUP);
67*9d4befffSMichael Sit Wei Hong 		snd_soc_component_write(component, AIC32X4_ADCSETUP, adc_reg |
68*9d4befffSMichael Sit Wei Hong 					AIC32X4_LADC_EN | AIC32X4_RADC_EN);
69*9d4befffSMichael Sit Wei Hong 		snd_soc_component_write(component, AIC32X4_ADCSETUP, adc_reg);
70*9d4befffSMichael Sit Wei Hong 		break;
71*9d4befffSMichael Sit Wei Hong 	}
72*9d4befffSMichael Sit Wei Hong 	return 0;
73*9d4befffSMichael Sit Wei Hong };
74*9d4befffSMichael Sit Wei Hong 
7504d979d7Sb-ak static int mic_bias_event(struct snd_soc_dapm_widget *w,
7604d979d7Sb-ak 	struct snd_kcontrol *kcontrol, int event)
7704d979d7Sb-ak {
7804d979d7Sb-ak 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
7904d979d7Sb-ak 
8004d979d7Sb-ak 	switch (event) {
8104d979d7Sb-ak 	case SND_SOC_DAPM_POST_PMU:
8204d979d7Sb-ak 		/* Change Mic Bias Registor */
8304d979d7Sb-ak 		snd_soc_component_update_bits(component, AIC32X4_MICBIAS,
8404d979d7Sb-ak 				AIC32x4_MICBIAS_MASK,
8504d979d7Sb-ak 				AIC32X4_MICBIAS_LDOIN |
8604d979d7Sb-ak 				AIC32X4_MICBIAS_2075V);
8704d979d7Sb-ak 		printk(KERN_DEBUG "%s: Mic Bias will be turned ON\n", __func__);
8804d979d7Sb-ak 		break;
8904d979d7Sb-ak 	case SND_SOC_DAPM_PRE_PMD:
9004d979d7Sb-ak 		snd_soc_component_update_bits(component, AIC32X4_MICBIAS,
9104d979d7Sb-ak 				AIC32x4_MICBIAS_MASK, 0);
9204d979d7Sb-ak 		printk(KERN_DEBUG "%s: Mic Bias will be turned OFF\n",
9304d979d7Sb-ak 				__func__);
9404d979d7Sb-ak 		break;
9504d979d7Sb-ak 	}
9604d979d7Sb-ak 
9704d979d7Sb-ak 	return 0;
9804d979d7Sb-ak }
9904d979d7Sb-ak 
10004d979d7Sb-ak 
101b9045b9cSDan Murphy static int aic32x4_get_mfp1_gpio(struct snd_kcontrol *kcontrol,
102b9045b9cSDan Murphy 	struct snd_ctl_elem_value *ucontrol)
103b9045b9cSDan Murphy {
104b154dc5dSKuninori Morimoto 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
105b9045b9cSDan Murphy 	u8 val;
106b9045b9cSDan Murphy 
107e348cf54SKuninori Morimoto 	val = snd_soc_component_read(component, AIC32X4_DINCTL);
108b9045b9cSDan Murphy 
109b9045b9cSDan Murphy 	ucontrol->value.integer.value[0] = (val & 0x01);
110b9045b9cSDan Murphy 
111b9045b9cSDan Murphy 	return 0;
112b9045b9cSDan Murphy };
113b9045b9cSDan Murphy 
114b9045b9cSDan Murphy static int aic32x4_set_mfp2_gpio(struct snd_kcontrol *kcontrol,
115b9045b9cSDan Murphy 	struct snd_ctl_elem_value *ucontrol)
116b9045b9cSDan Murphy {
117b154dc5dSKuninori Morimoto 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
118b9045b9cSDan Murphy 	u8 val;
119b9045b9cSDan Murphy 	u8 gpio_check;
120b9045b9cSDan Murphy 
121e348cf54SKuninori Morimoto 	val = snd_soc_component_read(component, AIC32X4_DOUTCTL);
122b9045b9cSDan Murphy 	gpio_check = (val & AIC32X4_MFP_GPIO_ENABLED);
123b9045b9cSDan Murphy 	if (gpio_check != AIC32X4_MFP_GPIO_ENABLED) {
124b9045b9cSDan Murphy 		printk(KERN_ERR "%s: MFP2 is not configure as a GPIO output\n",
125b9045b9cSDan Murphy 			__func__);
126b9045b9cSDan Murphy 		return -EINVAL;
127b9045b9cSDan Murphy 	}
128b9045b9cSDan Murphy 
129b9045b9cSDan Murphy 	if (ucontrol->value.integer.value[0] == (val & AIC32X4_MFP2_GPIO_OUT_HIGH))
130b9045b9cSDan Murphy 		return 0;
131b9045b9cSDan Murphy 
132b9045b9cSDan Murphy 	if (ucontrol->value.integer.value[0])
133b9045b9cSDan Murphy 		val |= ucontrol->value.integer.value[0];
134b9045b9cSDan Murphy 	else
135b9045b9cSDan Murphy 		val &= ~AIC32X4_MFP2_GPIO_OUT_HIGH;
136b9045b9cSDan Murphy 
137b154dc5dSKuninori Morimoto 	snd_soc_component_write(component, AIC32X4_DOUTCTL, val);
138b9045b9cSDan Murphy 
139b9045b9cSDan Murphy 	return 0;
140b9045b9cSDan Murphy };
141b9045b9cSDan Murphy 
142b9045b9cSDan Murphy static int aic32x4_get_mfp3_gpio(struct snd_kcontrol *kcontrol,
143b9045b9cSDan Murphy 	struct snd_ctl_elem_value *ucontrol)
144b9045b9cSDan Murphy {
145b154dc5dSKuninori Morimoto 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
146b9045b9cSDan Murphy 	u8 val;
147b9045b9cSDan Murphy 
148e348cf54SKuninori Morimoto 	val = snd_soc_component_read(component, AIC32X4_SCLKCTL);
149b9045b9cSDan Murphy 
150b9045b9cSDan Murphy 	ucontrol->value.integer.value[0] = (val & 0x01);
151b9045b9cSDan Murphy 
152b9045b9cSDan Murphy 	return 0;
153b9045b9cSDan Murphy };
154b9045b9cSDan Murphy 
155b9045b9cSDan Murphy static int aic32x4_set_mfp4_gpio(struct snd_kcontrol *kcontrol,
156b9045b9cSDan Murphy 	struct snd_ctl_elem_value *ucontrol)
157b9045b9cSDan Murphy {
158b154dc5dSKuninori Morimoto 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
159b9045b9cSDan Murphy 	u8 val;
160b9045b9cSDan Murphy 	u8 gpio_check;
161b9045b9cSDan Murphy 
162e348cf54SKuninori Morimoto 	val = snd_soc_component_read(component, AIC32X4_MISOCTL);
163b9045b9cSDan Murphy 	gpio_check = (val & AIC32X4_MFP_GPIO_ENABLED);
164b9045b9cSDan Murphy 	if (gpio_check != AIC32X4_MFP_GPIO_ENABLED) {
165b9045b9cSDan Murphy 		printk(KERN_ERR "%s: MFP4 is not configure as a GPIO output\n",
166b9045b9cSDan Murphy 			__func__);
167b9045b9cSDan Murphy 		return -EINVAL;
168b9045b9cSDan Murphy 	}
169b9045b9cSDan Murphy 
170b9045b9cSDan Murphy 	if (ucontrol->value.integer.value[0] == (val & AIC32X4_MFP5_GPIO_OUT_HIGH))
171b9045b9cSDan Murphy 		return 0;
172b9045b9cSDan Murphy 
173b9045b9cSDan Murphy 	if (ucontrol->value.integer.value[0])
174b9045b9cSDan Murphy 		val |= ucontrol->value.integer.value[0];
175b9045b9cSDan Murphy 	else
176b9045b9cSDan Murphy 		val &= ~AIC32X4_MFP5_GPIO_OUT_HIGH;
177b9045b9cSDan Murphy 
178b154dc5dSKuninori Morimoto 	snd_soc_component_write(component, AIC32X4_MISOCTL, val);
179b9045b9cSDan Murphy 
180b9045b9cSDan Murphy 	return 0;
181b9045b9cSDan Murphy };
182b9045b9cSDan Murphy 
183b9045b9cSDan Murphy static int aic32x4_get_mfp5_gpio(struct snd_kcontrol *kcontrol,
184b9045b9cSDan Murphy 	struct snd_ctl_elem_value *ucontrol)
185b9045b9cSDan Murphy {
186b154dc5dSKuninori Morimoto 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
187b9045b9cSDan Murphy 	u8 val;
188b9045b9cSDan Murphy 
189e348cf54SKuninori Morimoto 	val = snd_soc_component_read(component, AIC32X4_GPIOCTL);
190b9045b9cSDan Murphy 	ucontrol->value.integer.value[0] = ((val & 0x2) >> 1);
191b9045b9cSDan Murphy 
192b9045b9cSDan Murphy 	return 0;
193b9045b9cSDan Murphy };
194b9045b9cSDan Murphy 
195b9045b9cSDan Murphy static int aic32x4_set_mfp5_gpio(struct snd_kcontrol *kcontrol,
196b9045b9cSDan Murphy 	struct snd_ctl_elem_value *ucontrol)
197b9045b9cSDan Murphy {
198b154dc5dSKuninori Morimoto 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
199b9045b9cSDan Murphy 	u8 val;
200b9045b9cSDan Murphy 	u8 gpio_check;
201b9045b9cSDan Murphy 
202e348cf54SKuninori Morimoto 	val = snd_soc_component_read(component, AIC32X4_GPIOCTL);
203b9045b9cSDan Murphy 	gpio_check = (val & AIC32X4_MFP5_GPIO_OUTPUT);
204b9045b9cSDan Murphy 	if (gpio_check != AIC32X4_MFP5_GPIO_OUTPUT) {
205b9045b9cSDan Murphy 		printk(KERN_ERR "%s: MFP5 is not configure as a GPIO output\n",
206b9045b9cSDan Murphy 			__func__);
207b9045b9cSDan Murphy 		return -EINVAL;
208b9045b9cSDan Murphy 	}
209b9045b9cSDan Murphy 
210b9045b9cSDan Murphy 	if (ucontrol->value.integer.value[0] == (val & 0x1))
211b9045b9cSDan Murphy 		return 0;
212b9045b9cSDan Murphy 
213b9045b9cSDan Murphy 	if (ucontrol->value.integer.value[0])
214b9045b9cSDan Murphy 		val |= ucontrol->value.integer.value[0];
215b9045b9cSDan Murphy 	else
216b9045b9cSDan Murphy 		val &= 0xfe;
217b9045b9cSDan Murphy 
218b154dc5dSKuninori Morimoto 	snd_soc_component_write(component, AIC32X4_GPIOCTL, val);
219b9045b9cSDan Murphy 
220b9045b9cSDan Murphy 	return 0;
221b9045b9cSDan Murphy };
222b9045b9cSDan Murphy 
223b9045b9cSDan Murphy static const struct snd_kcontrol_new aic32x4_mfp1[] = {
224b9045b9cSDan Murphy 	SOC_SINGLE_BOOL_EXT("MFP1 GPIO", 0, aic32x4_get_mfp1_gpio, NULL),
225b9045b9cSDan Murphy };
226b9045b9cSDan Murphy 
227b9045b9cSDan Murphy static const struct snd_kcontrol_new aic32x4_mfp2[] = {
228b9045b9cSDan Murphy 	SOC_SINGLE_BOOL_EXT("MFP2 GPIO", 0, NULL, aic32x4_set_mfp2_gpio),
229b9045b9cSDan Murphy };
230b9045b9cSDan Murphy 
231b9045b9cSDan Murphy static const struct snd_kcontrol_new aic32x4_mfp3[] = {
232b9045b9cSDan Murphy 	SOC_SINGLE_BOOL_EXT("MFP3 GPIO", 0, aic32x4_get_mfp3_gpio, NULL),
233b9045b9cSDan Murphy };
234b9045b9cSDan Murphy 
235b9045b9cSDan Murphy static const struct snd_kcontrol_new aic32x4_mfp4[] = {
236b9045b9cSDan Murphy 	SOC_SINGLE_BOOL_EXT("MFP4 GPIO", 0, NULL, aic32x4_set_mfp4_gpio),
237b9045b9cSDan Murphy };
238b9045b9cSDan Murphy 
239b9045b9cSDan Murphy static const struct snd_kcontrol_new aic32x4_mfp5[] = {
240b9045b9cSDan Murphy 	SOC_SINGLE_BOOL_EXT("MFP5 GPIO", 0, aic32x4_get_mfp5_gpio,
241b9045b9cSDan Murphy 		aic32x4_set_mfp5_gpio),
2421d471cd1SJavier Martin };
2431d471cd1SJavier Martin 
2441d471cd1SJavier Martin /* 0dB min, 0.5dB steps */
2451d471cd1SJavier Martin static DECLARE_TLV_DB_SCALE(tlv_step_0_5, 0, 50, 0);
246c671e79dSMarkus Pargmann /* -63.5dB min, 0.5dB steps */
247c671e79dSMarkus Pargmann static DECLARE_TLV_DB_SCALE(tlv_pcm, -6350, 50, 0);
248c671e79dSMarkus Pargmann /* -6dB min, 1dB steps */
249c671e79dSMarkus Pargmann static DECLARE_TLV_DB_SCALE(tlv_driver_gain, -600, 100, 0);
250c671e79dSMarkus Pargmann /* -12dB min, 0.5dB steps */
251c671e79dSMarkus Pargmann static DECLARE_TLV_DB_SCALE(tlv_adc_vol, -1200, 50, 0);
2521d471cd1SJavier Martin 
25344ceee84SAnnaliese McDermond static const char * const lo_cm_text[] = {
25444ceee84SAnnaliese McDermond 	"Full Chip", "1.65V",
25544ceee84SAnnaliese McDermond };
25644ceee84SAnnaliese McDermond 
25744ceee84SAnnaliese McDermond static SOC_ENUM_SINGLE_DECL(lo_cm_enum, AIC32X4_CMMODE, 3, lo_cm_text);
25844ceee84SAnnaliese McDermond 
259d3e6e374SAnnaliese McDermond static const char * const ptm_text[] = {
260d3e6e374SAnnaliese McDermond 	"P3", "P2", "P1",
261d3e6e374SAnnaliese McDermond };
262d3e6e374SAnnaliese McDermond 
263d3e6e374SAnnaliese McDermond static SOC_ENUM_SINGLE_DECL(l_ptm_enum, AIC32X4_LPLAYBACK, 2, ptm_text);
264d3e6e374SAnnaliese McDermond static SOC_ENUM_SINGLE_DECL(r_ptm_enum, AIC32X4_RPLAYBACK, 2, ptm_text);
265d3e6e374SAnnaliese McDermond 
2661d471cd1SJavier Martin static const struct snd_kcontrol_new aic32x4_snd_controls[] = {
267c671e79dSMarkus Pargmann 	SOC_DOUBLE_R_S_TLV("PCM Playback Volume", AIC32X4_LDACVOL,
268c671e79dSMarkus Pargmann 			AIC32X4_RDACVOL, 0, -0x7f, 0x30, 7, 0, tlv_pcm),
269d3e6e374SAnnaliese McDermond 	SOC_ENUM("DAC Left Playback PowerTune Switch", l_ptm_enum),
270d3e6e374SAnnaliese McDermond 	SOC_ENUM("DAC Right Playback PowerTune Switch", r_ptm_enum),
271c671e79dSMarkus Pargmann 	SOC_DOUBLE_R_S_TLV("HP Driver Gain Volume", AIC32X4_HPLGAIN,
272c671e79dSMarkus Pargmann 			AIC32X4_HPRGAIN, 0, -0x6, 0x1d, 5, 0,
273c671e79dSMarkus Pargmann 			tlv_driver_gain),
274c671e79dSMarkus Pargmann 	SOC_DOUBLE_R_S_TLV("LO Driver Gain Volume", AIC32X4_LOLGAIN,
275c671e79dSMarkus Pargmann 			AIC32X4_LORGAIN, 0, -0x6, 0x1d, 5, 0,
276c671e79dSMarkus Pargmann 			tlv_driver_gain),
2771d471cd1SJavier Martin 	SOC_DOUBLE_R("HP DAC Playback Switch", AIC32X4_HPLGAIN,
2781d471cd1SJavier Martin 			AIC32X4_HPRGAIN, 6, 0x01, 1),
2791d471cd1SJavier Martin 	SOC_DOUBLE_R("LO DAC Playback Switch", AIC32X4_LOLGAIN,
2801d471cd1SJavier Martin 			AIC32X4_LORGAIN, 6, 0x01, 1),
28144ceee84SAnnaliese McDermond 	SOC_ENUM("LO Playback Common Mode Switch", lo_cm_enum),
2821d471cd1SJavier Martin 	SOC_DOUBLE_R("Mic PGA Switch", AIC32X4_LMICPGAVOL,
2831d471cd1SJavier Martin 			AIC32X4_RMICPGAVOL, 7, 0x01, 1),
2841d471cd1SJavier Martin 
2851d471cd1SJavier Martin 	SOC_SINGLE("ADCFGA Left Mute Switch", AIC32X4_ADCFGA, 7, 1, 0),
2861d471cd1SJavier Martin 	SOC_SINGLE("ADCFGA Right Mute Switch", AIC32X4_ADCFGA, 3, 1, 0),
2871d471cd1SJavier Martin 
288c671e79dSMarkus Pargmann 	SOC_DOUBLE_R_S_TLV("ADC Level Volume", AIC32X4_LADCVOL,
289c671e79dSMarkus Pargmann 			AIC32X4_RADCVOL, 0, -0x18, 0x28, 6, 0, tlv_adc_vol),
2901d471cd1SJavier Martin 	SOC_DOUBLE_R_TLV("PGA Level Volume", AIC32X4_LMICPGAVOL,
2911d471cd1SJavier Martin 			AIC32X4_RMICPGAVOL, 0, 0x5f, 0, tlv_step_0_5),
2921d471cd1SJavier Martin 
2931d471cd1SJavier Martin 	SOC_SINGLE("Auto-mute Switch", AIC32X4_DACMUTE, 4, 7, 0),
2941d471cd1SJavier Martin 
2951d471cd1SJavier Martin 	SOC_SINGLE("AGC Left Switch", AIC32X4_LAGC1, 7, 1, 0),
2961d471cd1SJavier Martin 	SOC_SINGLE("AGC Right Switch", AIC32X4_RAGC1, 7, 1, 0),
2971d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Target Level", AIC32X4_LAGC1, AIC32X4_RAGC1,
2981d471cd1SJavier Martin 			4, 0x07, 0),
2991d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Gain Hysteresis", AIC32X4_LAGC1, AIC32X4_RAGC1,
3001d471cd1SJavier Martin 			0, 0x03, 0),
3011d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Hysteresis", AIC32X4_LAGC2, AIC32X4_RAGC2,
3021d471cd1SJavier Martin 			6, 0x03, 0),
3031d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Noise Threshold", AIC32X4_LAGC2, AIC32X4_RAGC2,
3041d471cd1SJavier Martin 			1, 0x1F, 0),
3051d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Max PGA", AIC32X4_LAGC3, AIC32X4_RAGC3,
3061d471cd1SJavier Martin 			0, 0x7F, 0),
3071d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Attack Time", AIC32X4_LAGC4, AIC32X4_RAGC4,
3081d471cd1SJavier Martin 			3, 0x1F, 0),
3091d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Decay Time", AIC32X4_LAGC5, AIC32X4_RAGC5,
3101d471cd1SJavier Martin 			3, 0x1F, 0),
3111d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Noise Debounce", AIC32X4_LAGC6, AIC32X4_RAGC6,
3121d471cd1SJavier Martin 			0, 0x1F, 0),
3131d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Signal Debounce", AIC32X4_LAGC7, AIC32X4_RAGC7,
3141d471cd1SJavier Martin 			0, 0x0F, 0),
3151d471cd1SJavier Martin };
3161d471cd1SJavier Martin 
3171d471cd1SJavier Martin static const struct snd_kcontrol_new hpl_output_mixer_controls[] = {
3181d471cd1SJavier Martin 	SOC_DAPM_SINGLE("L_DAC Switch", AIC32X4_HPLROUTE, 3, 1, 0),
3191d471cd1SJavier Martin 	SOC_DAPM_SINGLE("IN1_L Switch", AIC32X4_HPLROUTE, 2, 1, 0),
3201d471cd1SJavier Martin };
3211d471cd1SJavier Martin 
3221d471cd1SJavier Martin static const struct snd_kcontrol_new hpr_output_mixer_controls[] = {
3231d471cd1SJavier Martin 	SOC_DAPM_SINGLE("R_DAC Switch", AIC32X4_HPRROUTE, 3, 1, 0),
3241d471cd1SJavier Martin 	SOC_DAPM_SINGLE("IN1_R Switch", AIC32X4_HPRROUTE, 2, 1, 0),
3251d471cd1SJavier Martin };
3261d471cd1SJavier Martin 
3271d471cd1SJavier Martin static const struct snd_kcontrol_new lol_output_mixer_controls[] = {
3281d471cd1SJavier Martin 	SOC_DAPM_SINGLE("L_DAC Switch", AIC32X4_LOLROUTE, 3, 1, 0),
3291d471cd1SJavier Martin };
3301d471cd1SJavier Martin 
3311d471cd1SJavier Martin static const struct snd_kcontrol_new lor_output_mixer_controls[] = {
3321d471cd1SJavier Martin 	SOC_DAPM_SINGLE("R_DAC Switch", AIC32X4_LORROUTE, 3, 1, 0),
3331d471cd1SJavier Martin };
3341d471cd1SJavier Martin 
33520d2cecbSJeremy McDermond static const char * const resistor_text[] = {
33620d2cecbSJeremy McDermond 	"Off", "10 kOhm", "20 kOhm", "40 kOhm",
3371d471cd1SJavier Martin };
3381d471cd1SJavier Martin 
3392213fc35SJeremy McDermond /* Left mixer pins */
3402213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(in1l_lpga_p_enum, AIC32X4_LMICPGAPIN, 6, resistor_text);
3412213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(in2l_lpga_p_enum, AIC32X4_LMICPGAPIN, 4, resistor_text);
3422213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(in3l_lpga_p_enum, AIC32X4_LMICPGAPIN, 2, resistor_text);
3432213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(in1r_lpga_p_enum, AIC32X4_LMICPGAPIN, 0, resistor_text);
34420d2cecbSJeremy McDermond 
3452213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(cml_lpga_n_enum, AIC32X4_LMICPGANIN, 6, resistor_text);
3462213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(in2r_lpga_n_enum, AIC32X4_LMICPGANIN, 4, resistor_text);
3472213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(in3r_lpga_n_enum, AIC32X4_LMICPGANIN, 2, resistor_text);
3482213fc35SJeremy McDermond 
3492213fc35SJeremy McDermond static const struct snd_kcontrol_new in1l_to_lmixer_controls[] = {
3502213fc35SJeremy McDermond 	SOC_DAPM_ENUM("IN1_L L+ Switch", in1l_lpga_p_enum),
3512213fc35SJeremy McDermond };
3522213fc35SJeremy McDermond static const struct snd_kcontrol_new in2l_to_lmixer_controls[] = {
3532213fc35SJeremy McDermond 	SOC_DAPM_ENUM("IN2_L L+ Switch", in2l_lpga_p_enum),
3542213fc35SJeremy McDermond };
3552213fc35SJeremy McDermond static const struct snd_kcontrol_new in3l_to_lmixer_controls[] = {
3562213fc35SJeremy McDermond 	SOC_DAPM_ENUM("IN3_L L+ Switch", in3l_lpga_p_enum),
3572213fc35SJeremy McDermond };
3582213fc35SJeremy McDermond static const struct snd_kcontrol_new in1r_to_lmixer_controls[] = {
3592213fc35SJeremy McDermond 	SOC_DAPM_ENUM("IN1_R L+ Switch", in1r_lpga_p_enum),
3602213fc35SJeremy McDermond };
3612213fc35SJeremy McDermond static const struct snd_kcontrol_new cml_to_lmixer_controls[] = {
3622213fc35SJeremy McDermond 	SOC_DAPM_ENUM("CM_L L- Switch", cml_lpga_n_enum),
3632213fc35SJeremy McDermond };
3642213fc35SJeremy McDermond static const struct snd_kcontrol_new in2r_to_lmixer_controls[] = {
3652213fc35SJeremy McDermond 	SOC_DAPM_ENUM("IN2_R L- Switch", in2r_lpga_n_enum),
3662213fc35SJeremy McDermond };
3672213fc35SJeremy McDermond static const struct snd_kcontrol_new in3r_to_lmixer_controls[] = {
3682213fc35SJeremy McDermond 	SOC_DAPM_ENUM("IN3_R L- Switch", in3r_lpga_n_enum),
36920d2cecbSJeremy McDermond };
37020d2cecbSJeremy McDermond 
3712213fc35SJeremy McDermond /*	Right mixer pins */
3722213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(in1r_rpga_p_enum, AIC32X4_RMICPGAPIN, 6, resistor_text);
3732213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(in2r_rpga_p_enum, AIC32X4_RMICPGAPIN, 4, resistor_text);
3742213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(in3r_rpga_p_enum, AIC32X4_RMICPGAPIN, 2, resistor_text);
3752213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(in2l_rpga_p_enum, AIC32X4_RMICPGAPIN, 0, resistor_text);
3762213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(cmr_rpga_n_enum, AIC32X4_RMICPGANIN, 6, resistor_text);
3772213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(in1l_rpga_n_enum, AIC32X4_RMICPGANIN, 4, resistor_text);
3782213fc35SJeremy McDermond static SOC_ENUM_SINGLE_DECL(in3l_rpga_n_enum, AIC32X4_RMICPGANIN, 2, resistor_text);
37920d2cecbSJeremy McDermond 
3802213fc35SJeremy McDermond static const struct snd_kcontrol_new in1r_to_rmixer_controls[] = {
3812213fc35SJeremy McDermond 	SOC_DAPM_ENUM("IN1_R R+ Switch", in1r_rpga_p_enum),
3822213fc35SJeremy McDermond };
3832213fc35SJeremy McDermond static const struct snd_kcontrol_new in2r_to_rmixer_controls[] = {
3842213fc35SJeremy McDermond 	SOC_DAPM_ENUM("IN2_R R+ Switch", in2r_rpga_p_enum),
3852213fc35SJeremy McDermond };
3862213fc35SJeremy McDermond static const struct snd_kcontrol_new in3r_to_rmixer_controls[] = {
3872213fc35SJeremy McDermond 	SOC_DAPM_ENUM("IN3_R R+ Switch", in3r_rpga_p_enum),
3882213fc35SJeremy McDermond };
3892213fc35SJeremy McDermond static const struct snd_kcontrol_new in2l_to_rmixer_controls[] = {
3902213fc35SJeremy McDermond 	SOC_DAPM_ENUM("IN2_L R+ Switch", in2l_rpga_p_enum),
3912213fc35SJeremy McDermond };
3922213fc35SJeremy McDermond static const struct snd_kcontrol_new cmr_to_rmixer_controls[] = {
3932213fc35SJeremy McDermond 	SOC_DAPM_ENUM("CM_R R- Switch", cmr_rpga_n_enum),
3942213fc35SJeremy McDermond };
3952213fc35SJeremy McDermond static const struct snd_kcontrol_new in1l_to_rmixer_controls[] = {
3962213fc35SJeremy McDermond 	SOC_DAPM_ENUM("IN1_L R- Switch", in1l_rpga_n_enum),
3972213fc35SJeremy McDermond };
3982213fc35SJeremy McDermond static const struct snd_kcontrol_new in3l_to_rmixer_controls[] = {
3992213fc35SJeremy McDermond 	SOC_DAPM_ENUM("IN3_L R- Switch", in3l_rpga_n_enum),
4001d471cd1SJavier Martin };
4011d471cd1SJavier Martin 
4021d471cd1SJavier Martin static const struct snd_soc_dapm_widget aic32x4_dapm_widgets[] = {
4031d471cd1SJavier Martin 	SND_SOC_DAPM_DAC("Left DAC", "Left Playback", AIC32X4_DACSETUP, 7, 0),
4041d471cd1SJavier Martin 	SND_SOC_DAPM_MIXER("HPL Output Mixer", SND_SOC_NOPM, 0, 0,
4051d471cd1SJavier Martin 			   &hpl_output_mixer_controls[0],
4061d471cd1SJavier Martin 			   ARRAY_SIZE(hpl_output_mixer_controls)),
4071d471cd1SJavier Martin 	SND_SOC_DAPM_PGA("HPL Power", AIC32X4_OUTPWRCTL, 5, 0, NULL, 0),
4081d471cd1SJavier Martin 
4091d471cd1SJavier Martin 	SND_SOC_DAPM_MIXER("LOL Output Mixer", SND_SOC_NOPM, 0, 0,
4101d471cd1SJavier Martin 			   &lol_output_mixer_controls[0],
4111d471cd1SJavier Martin 			   ARRAY_SIZE(lol_output_mixer_controls)),
4121d471cd1SJavier Martin 	SND_SOC_DAPM_PGA("LOL Power", AIC32X4_OUTPWRCTL, 3, 0, NULL, 0),
4131d471cd1SJavier Martin 
4141d471cd1SJavier Martin 	SND_SOC_DAPM_DAC("Right DAC", "Right Playback", AIC32X4_DACSETUP, 6, 0),
4151d471cd1SJavier Martin 	SND_SOC_DAPM_MIXER("HPR Output Mixer", SND_SOC_NOPM, 0, 0,
4161d471cd1SJavier Martin 			   &hpr_output_mixer_controls[0],
4171d471cd1SJavier Martin 			   ARRAY_SIZE(hpr_output_mixer_controls)),
4181d471cd1SJavier Martin 	SND_SOC_DAPM_PGA("HPR Power", AIC32X4_OUTPWRCTL, 4, 0, NULL, 0),
4191d471cd1SJavier Martin 	SND_SOC_DAPM_MIXER("LOR Output Mixer", SND_SOC_NOPM, 0, 0,
4201d471cd1SJavier Martin 			   &lor_output_mixer_controls[0],
4211d471cd1SJavier Martin 			   ARRAY_SIZE(lor_output_mixer_controls)),
4221d471cd1SJavier Martin 	SND_SOC_DAPM_PGA("LOR Power", AIC32X4_OUTPWRCTL, 2, 0, NULL, 0),
4232213fc35SJeremy McDermond 
4241d471cd1SJavier Martin 	SND_SOC_DAPM_ADC("Right ADC", "Right Capture", AIC32X4_ADCSETUP, 6, 0),
4252213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("IN1_R to Right Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
4262213fc35SJeremy McDermond 			in1r_to_rmixer_controls),
4272213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("IN2_R to Right Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
4282213fc35SJeremy McDermond 			in2r_to_rmixer_controls),
4292213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("IN3_R to Right Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
4302213fc35SJeremy McDermond 			in3r_to_rmixer_controls),
4312213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("IN2_L to Right Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
4322213fc35SJeremy McDermond 			in2l_to_rmixer_controls),
4332213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("CM_R to Right Mixer Negative Resistor", SND_SOC_NOPM, 0, 0,
4342213fc35SJeremy McDermond 			cmr_to_rmixer_controls),
4352213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("IN1_L to Right Mixer Negative Resistor", SND_SOC_NOPM, 0, 0,
4362213fc35SJeremy McDermond 			in1l_to_rmixer_controls),
4372213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("IN3_L to Right Mixer Negative Resistor", SND_SOC_NOPM, 0, 0,
4382213fc35SJeremy McDermond 			in3l_to_rmixer_controls),
4392213fc35SJeremy McDermond 
4402213fc35SJeremy McDermond 	SND_SOC_DAPM_ADC("Left ADC", "Left Capture", AIC32X4_ADCSETUP, 7, 0),
4412213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("IN1_L to Left Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
4422213fc35SJeremy McDermond 			in1l_to_lmixer_controls),
4432213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("IN2_L to Left Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
4442213fc35SJeremy McDermond 			in2l_to_lmixer_controls),
4452213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("IN3_L to Left Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
4462213fc35SJeremy McDermond 			in3l_to_lmixer_controls),
4472213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("IN1_R to Left Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
4482213fc35SJeremy McDermond 			in1r_to_lmixer_controls),
4492213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("CM_L to Left Mixer Negative Resistor", SND_SOC_NOPM, 0, 0,
4502213fc35SJeremy McDermond 			cml_to_lmixer_controls),
4512213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("IN2_R to Left Mixer Negative Resistor", SND_SOC_NOPM, 0, 0,
4522213fc35SJeremy McDermond 			in2r_to_lmixer_controls),
4532213fc35SJeremy McDermond 	SND_SOC_DAPM_MUX("IN3_R to Left Mixer Negative Resistor", SND_SOC_NOPM, 0, 0,
4542213fc35SJeremy McDermond 			in3r_to_lmixer_controls),
4552213fc35SJeremy McDermond 
45604d979d7Sb-ak 	SND_SOC_DAPM_SUPPLY("Mic Bias", AIC32X4_MICBIAS, 6, 0, mic_bias_event,
45704d979d7Sb-ak 			SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
45804d979d7Sb-ak 
459*9d4befffSMichael Sit Wei Hong 	SND_SOC_DAPM_POST("ADC Reset", aic32x4_reset_adc),
4601d471cd1SJavier Martin 
4611d471cd1SJavier Martin 	SND_SOC_DAPM_OUTPUT("HPL"),
4621d471cd1SJavier Martin 	SND_SOC_DAPM_OUTPUT("HPR"),
4631d471cd1SJavier Martin 	SND_SOC_DAPM_OUTPUT("LOL"),
4641d471cd1SJavier Martin 	SND_SOC_DAPM_OUTPUT("LOR"),
4651d471cd1SJavier Martin 	SND_SOC_DAPM_INPUT("IN1_L"),
4661d471cd1SJavier Martin 	SND_SOC_DAPM_INPUT("IN1_R"),
4671d471cd1SJavier Martin 	SND_SOC_DAPM_INPUT("IN2_L"),
4681d471cd1SJavier Martin 	SND_SOC_DAPM_INPUT("IN2_R"),
4691d471cd1SJavier Martin 	SND_SOC_DAPM_INPUT("IN3_L"),
4701d471cd1SJavier Martin 	SND_SOC_DAPM_INPUT("IN3_R"),
471c63adb28SAnnaliese McDermond 	SND_SOC_DAPM_INPUT("CM_L"),
472c63adb28SAnnaliese McDermond 	SND_SOC_DAPM_INPUT("CM_R"),
4731d471cd1SJavier Martin };
4741d471cd1SJavier Martin 
4751d471cd1SJavier Martin static const struct snd_soc_dapm_route aic32x4_dapm_routes[] = {
4761d471cd1SJavier Martin 	/* Left Output */
4771d471cd1SJavier Martin 	{"HPL Output Mixer", "L_DAC Switch", "Left DAC"},
4781d471cd1SJavier Martin 	{"HPL Output Mixer", "IN1_L Switch", "IN1_L"},
4791d471cd1SJavier Martin 
4801d471cd1SJavier Martin 	{"HPL Power", NULL, "HPL Output Mixer"},
4811d471cd1SJavier Martin 	{"HPL", NULL, "HPL Power"},
4821d471cd1SJavier Martin 
4831d471cd1SJavier Martin 	{"LOL Output Mixer", "L_DAC Switch", "Left DAC"},
4841d471cd1SJavier Martin 
4851d471cd1SJavier Martin 	{"LOL Power", NULL, "LOL Output Mixer"},
4861d471cd1SJavier Martin 	{"LOL", NULL, "LOL Power"},
4871d471cd1SJavier Martin 
4881d471cd1SJavier Martin 	/* Right Output */
4891d471cd1SJavier Martin 	{"HPR Output Mixer", "R_DAC Switch", "Right DAC"},
4901d471cd1SJavier Martin 	{"HPR Output Mixer", "IN1_R Switch", "IN1_R"},
4911d471cd1SJavier Martin 
4921d471cd1SJavier Martin 	{"HPR Power", NULL, "HPR Output Mixer"},
4931d471cd1SJavier Martin 	{"HPR", NULL, "HPR Power"},
4941d471cd1SJavier Martin 
4951d471cd1SJavier Martin 	{"LOR Output Mixer", "R_DAC Switch", "Right DAC"},
4961d471cd1SJavier Martin 
4971d471cd1SJavier Martin 	{"LOR Power", NULL, "LOR Output Mixer"},
4981d471cd1SJavier Martin 	{"LOR", NULL, "LOR Power"},
4991d471cd1SJavier Martin 
5001d471cd1SJavier Martin 	/* Right Input */
5012213fc35SJeremy McDermond 	{"Right ADC", NULL, "IN1_R to Right Mixer Positive Resistor"},
5022213fc35SJeremy McDermond 	{"IN1_R to Right Mixer Positive Resistor", "10 kOhm", "IN1_R"},
5032213fc35SJeremy McDermond 	{"IN1_R to Right Mixer Positive Resistor", "20 kOhm", "IN1_R"},
5042213fc35SJeremy McDermond 	{"IN1_R to Right Mixer Positive Resistor", "40 kOhm", "IN1_R"},
5051d471cd1SJavier Martin 
5062213fc35SJeremy McDermond 	{"Right ADC", NULL, "IN2_R to Right Mixer Positive Resistor"},
5072213fc35SJeremy McDermond 	{"IN2_R to Right Mixer Positive Resistor", "10 kOhm", "IN2_R"},
5082213fc35SJeremy McDermond 	{"IN2_R to Right Mixer Positive Resistor", "20 kOhm", "IN2_R"},
5092213fc35SJeremy McDermond 	{"IN2_R to Right Mixer Positive Resistor", "40 kOhm", "IN2_R"},
5102213fc35SJeremy McDermond 
5112213fc35SJeremy McDermond 	{"Right ADC", NULL, "IN3_R to Right Mixer Positive Resistor"},
5122213fc35SJeremy McDermond 	{"IN3_R to Right Mixer Positive Resistor", "10 kOhm", "IN3_R"},
5132213fc35SJeremy McDermond 	{"IN3_R to Right Mixer Positive Resistor", "20 kOhm", "IN3_R"},
5142213fc35SJeremy McDermond 	{"IN3_R to Right Mixer Positive Resistor", "40 kOhm", "IN3_R"},
5152213fc35SJeremy McDermond 
5162213fc35SJeremy McDermond 	{"Right ADC", NULL, "IN2_L to Right Mixer Positive Resistor"},
5172213fc35SJeremy McDermond 	{"IN2_L to Right Mixer Positive Resistor", "10 kOhm", "IN2_L"},
5182213fc35SJeremy McDermond 	{"IN2_L to Right Mixer Positive Resistor", "20 kOhm", "IN2_L"},
5192213fc35SJeremy McDermond 	{"IN2_L to Right Mixer Positive Resistor", "40 kOhm", "IN2_L"},
5202213fc35SJeremy McDermond 
5212213fc35SJeremy McDermond 	{"Right ADC", NULL, "CM_R to Right Mixer Negative Resistor"},
5222213fc35SJeremy McDermond 	{"CM_R to Right Mixer Negative Resistor", "10 kOhm", "CM_R"},
5232213fc35SJeremy McDermond 	{"CM_R to Right Mixer Negative Resistor", "20 kOhm", "CM_R"},
5242213fc35SJeremy McDermond 	{"CM_R to Right Mixer Negative Resistor", "40 kOhm", "CM_R"},
5252213fc35SJeremy McDermond 
5262213fc35SJeremy McDermond 	{"Right ADC", NULL, "IN1_L to Right Mixer Negative Resistor"},
5272213fc35SJeremy McDermond 	{"IN1_L to Right Mixer Negative Resistor", "10 kOhm", "IN1_L"},
5282213fc35SJeremy McDermond 	{"IN1_L to Right Mixer Negative Resistor", "20 kOhm", "IN1_L"},
5292213fc35SJeremy McDermond 	{"IN1_L to Right Mixer Negative Resistor", "40 kOhm", "IN1_L"},
5302213fc35SJeremy McDermond 
5312213fc35SJeremy McDermond 	{"Right ADC", NULL, "IN3_L to Right Mixer Negative Resistor"},
5322213fc35SJeremy McDermond 	{"IN3_L to Right Mixer Negative Resistor", "10 kOhm", "IN3_L"},
5332213fc35SJeremy McDermond 	{"IN3_L to Right Mixer Negative Resistor", "20 kOhm", "IN3_L"},
5342213fc35SJeremy McDermond 	{"IN3_L to Right Mixer Negative Resistor", "40 kOhm", "IN3_L"},
5352213fc35SJeremy McDermond 
5362213fc35SJeremy McDermond 	/* Left Input */
5372213fc35SJeremy McDermond 	{"Left ADC", NULL, "IN1_L to Left Mixer Positive Resistor"},
5382213fc35SJeremy McDermond 	{"IN1_L to Left Mixer Positive Resistor", "10 kOhm", "IN1_L"},
5392213fc35SJeremy McDermond 	{"IN1_L to Left Mixer Positive Resistor", "20 kOhm", "IN1_L"},
5402213fc35SJeremy McDermond 	{"IN1_L to Left Mixer Positive Resistor", "40 kOhm", "IN1_L"},
5412213fc35SJeremy McDermond 
5422213fc35SJeremy McDermond 	{"Left ADC", NULL, "IN2_L to Left Mixer Positive Resistor"},
5432213fc35SJeremy McDermond 	{"IN2_L to Left Mixer Positive Resistor", "10 kOhm", "IN2_L"},
5442213fc35SJeremy McDermond 	{"IN2_L to Left Mixer Positive Resistor", "20 kOhm", "IN2_L"},
5452213fc35SJeremy McDermond 	{"IN2_L to Left Mixer Positive Resistor", "40 kOhm", "IN2_L"},
5462213fc35SJeremy McDermond 
5472213fc35SJeremy McDermond 	{"Left ADC", NULL, "IN3_L to Left Mixer Positive Resistor"},
5482213fc35SJeremy McDermond 	{"IN3_L to Left Mixer Positive Resistor", "10 kOhm", "IN3_L"},
5492213fc35SJeremy McDermond 	{"IN3_L to Left Mixer Positive Resistor", "20 kOhm", "IN3_L"},
5502213fc35SJeremy McDermond 	{"IN3_L to Left Mixer Positive Resistor", "40 kOhm", "IN3_L"},
5512213fc35SJeremy McDermond 
5522213fc35SJeremy McDermond 	{"Left ADC", NULL, "IN1_R to Left Mixer Positive Resistor"},
5532213fc35SJeremy McDermond 	{"IN1_R to Left Mixer Positive Resistor", "10 kOhm", "IN1_R"},
5542213fc35SJeremy McDermond 	{"IN1_R to Left Mixer Positive Resistor", "20 kOhm", "IN1_R"},
5552213fc35SJeremy McDermond 	{"IN1_R to Left Mixer Positive Resistor", "40 kOhm", "IN1_R"},
5562213fc35SJeremy McDermond 
5572213fc35SJeremy McDermond 	{"Left ADC", NULL, "CM_L to Left Mixer Negative Resistor"},
5582213fc35SJeremy McDermond 	{"CM_L to Left Mixer Negative Resistor", "10 kOhm", "CM_L"},
5592213fc35SJeremy McDermond 	{"CM_L to Left Mixer Negative Resistor", "20 kOhm", "CM_L"},
5602213fc35SJeremy McDermond 	{"CM_L to Left Mixer Negative Resistor", "40 kOhm", "CM_L"},
5612213fc35SJeremy McDermond 
5622213fc35SJeremy McDermond 	{"Left ADC", NULL, "IN2_R to Left Mixer Negative Resistor"},
5632213fc35SJeremy McDermond 	{"IN2_R to Left Mixer Negative Resistor", "10 kOhm", "IN2_R"},
5642213fc35SJeremy McDermond 	{"IN2_R to Left Mixer Negative Resistor", "20 kOhm", "IN2_R"},
5652213fc35SJeremy McDermond 	{"IN2_R to Left Mixer Negative Resistor", "40 kOhm", "IN2_R"},
5662213fc35SJeremy McDermond 
5672213fc35SJeremy McDermond 	{"Left ADC", NULL, "IN3_R to Left Mixer Negative Resistor"},
5682213fc35SJeremy McDermond 	{"IN3_R to Left Mixer Negative Resistor", "10 kOhm", "IN3_R"},
5692213fc35SJeremy McDermond 	{"IN3_R to Left Mixer Negative Resistor", "20 kOhm", "IN3_R"},
5702213fc35SJeremy McDermond 	{"IN3_R to Left Mixer Negative Resistor", "40 kOhm", "IN3_R"},
5711d471cd1SJavier Martin };
5721d471cd1SJavier Martin 
5734d208ca4SMark Brown static const struct regmap_range_cfg aic32x4_regmap_pages[] = {
5741d471cd1SJavier Martin 	{
5754d208ca4SMark Brown 		.selector_reg = 0,
5764d208ca4SMark Brown 		.selector_mask	= 0xff,
5774d208ca4SMark Brown 		.window_start = 0,
5784d208ca4SMark Brown 		.window_len = 128,
579e8e08c52SMarkus Pargmann 		.range_min = 0,
5806d0d5103SMarkus Pargmann 		.range_max = AIC32X4_RMICPGAVOL,
5814d208ca4SMark Brown 	},
5824d208ca4SMark Brown };
5831d471cd1SJavier Martin 
5843bcfd222SJeremy McDermond const struct regmap_config aic32x4_regmap_config = {
5854d208ca4SMark Brown 	.max_register = AIC32X4_RMICPGAVOL,
5864d208ca4SMark Brown 	.ranges = aic32x4_regmap_pages,
5874d208ca4SMark Brown 	.num_ranges = ARRAY_SIZE(aic32x4_regmap_pages),
5884d208ca4SMark Brown };
5893bcfd222SJeremy McDermond EXPORT_SYMBOL(aic32x4_regmap_config);
5901d471cd1SJavier Martin 
5911d471cd1SJavier Martin static int aic32x4_set_dai_sysclk(struct snd_soc_dai *codec_dai,
5921d471cd1SJavier Martin 				  int clk_id, unsigned int freq, int dir)
5931d471cd1SJavier Martin {
594b154dc5dSKuninori Morimoto 	struct snd_soc_component *component = codec_dai->component;
595aa6a60f7SAnnaliese McDermond 	struct clk *mclk;
596aa6a60f7SAnnaliese McDermond 	struct clk *pll;
5971d471cd1SJavier Martin 
598aa6a60f7SAnnaliese McDermond 	pll = devm_clk_get(component->dev, "pll");
5991092b097SChuhong Yuan 	if (IS_ERR(pll))
6001092b097SChuhong Yuan 		return PTR_ERR(pll);
6011092b097SChuhong Yuan 
602aa6a60f7SAnnaliese McDermond 	mclk = clk_get_parent(pll);
603aa6a60f7SAnnaliese McDermond 
604aa6a60f7SAnnaliese McDermond 	return clk_set_rate(mclk, freq);
6051d471cd1SJavier Martin }
6061d471cd1SJavier Martin 
6071d471cd1SJavier Martin static int aic32x4_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
6081d471cd1SJavier Martin {
609b154dc5dSKuninori Morimoto 	struct snd_soc_component *component = codec_dai->component;
61060fb4be5SAndrew F. Davis 	u8 iface_reg_1 = 0;
61160fb4be5SAndrew F. Davis 	u8 iface_reg_2 = 0;
61260fb4be5SAndrew F. Davis 	u8 iface_reg_3 = 0;
6131d471cd1SJavier Martin 
6141d471cd1SJavier Martin 	/* set master/slave audio interface */
6151d471cd1SJavier Martin 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
6161d471cd1SJavier Martin 	case SND_SOC_DAIFMT_CBM_CFM:
6171d471cd1SJavier Martin 		iface_reg_1 |= AIC32X4_BCLKMASTER | AIC32X4_WCLKMASTER;
6181d471cd1SJavier Martin 		break;
6191d471cd1SJavier Martin 	case SND_SOC_DAIFMT_CBS_CFS:
6201d471cd1SJavier Martin 		break;
6211d471cd1SJavier Martin 	default:
6221d471cd1SJavier Martin 		printk(KERN_ERR "aic32x4: invalid DAI master/slave interface\n");
6231d471cd1SJavier Martin 		return -EINVAL;
6241d471cd1SJavier Martin 	}
6251d471cd1SJavier Martin 
6261d471cd1SJavier Martin 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
6271d471cd1SJavier Martin 	case SND_SOC_DAIFMT_I2S:
6281d471cd1SJavier Martin 		break;
6291d471cd1SJavier Martin 	case SND_SOC_DAIFMT_DSP_A:
6304483521dSAndrew F. Davis 		iface_reg_1 |= (AIC32X4_DSP_MODE <<
6314483521dSAndrew F. Davis 				AIC32X4_IFACE1_DATATYPE_SHIFT);
63260fb4be5SAndrew F. Davis 		iface_reg_3 |= AIC32X4_BCLKINV_MASK; /* invert bit clock */
6331d471cd1SJavier Martin 		iface_reg_2 = 0x01; /* add offset 1 */
6341d471cd1SJavier Martin 		break;
6351d471cd1SJavier Martin 	case SND_SOC_DAIFMT_DSP_B:
6364483521dSAndrew F. Davis 		iface_reg_1 |= (AIC32X4_DSP_MODE <<
6374483521dSAndrew F. Davis 				AIC32X4_IFACE1_DATATYPE_SHIFT);
63860fb4be5SAndrew F. Davis 		iface_reg_3 |= AIC32X4_BCLKINV_MASK; /* invert bit clock */
6391d471cd1SJavier Martin 		break;
6401d471cd1SJavier Martin 	case SND_SOC_DAIFMT_RIGHT_J:
6414483521dSAndrew F. Davis 		iface_reg_1 |= (AIC32X4_RIGHT_JUSTIFIED_MODE <<
6424483521dSAndrew F. Davis 				AIC32X4_IFACE1_DATATYPE_SHIFT);
6431d471cd1SJavier Martin 		break;
6441d471cd1SJavier Martin 	case SND_SOC_DAIFMT_LEFT_J:
6454483521dSAndrew F. Davis 		iface_reg_1 |= (AIC32X4_LEFT_JUSTIFIED_MODE <<
6464483521dSAndrew F. Davis 				AIC32X4_IFACE1_DATATYPE_SHIFT);
6471d471cd1SJavier Martin 		break;
6481d471cd1SJavier Martin 	default:
6491d471cd1SJavier Martin 		printk(KERN_ERR "aic32x4: invalid DAI interface format\n");
6501d471cd1SJavier Martin 		return -EINVAL;
6511d471cd1SJavier Martin 	}
6521d471cd1SJavier Martin 
653b154dc5dSKuninori Morimoto 	snd_soc_component_update_bits(component, AIC32X4_IFACE1,
65460fb4be5SAndrew F. Davis 				AIC32X4_IFACE1_DATATYPE_MASK |
65560fb4be5SAndrew F. Davis 				AIC32X4_IFACE1_MASTER_MASK, iface_reg_1);
656b154dc5dSKuninori Morimoto 	snd_soc_component_update_bits(component, AIC32X4_IFACE2,
65760fb4be5SAndrew F. Davis 				AIC32X4_DATA_OFFSET_MASK, iface_reg_2);
658b154dc5dSKuninori Morimoto 	snd_soc_component_update_bits(component, AIC32X4_IFACE3,
65960fb4be5SAndrew F. Davis 				AIC32X4_BCLKINV_MASK, iface_reg_3);
66060fb4be5SAndrew F. Davis 
6611d471cd1SJavier Martin 	return 0;
6621d471cd1SJavier Martin }
6631d471cd1SJavier Martin 
664fbafbf65SAnnaliese McDermond static int aic32x4_set_aosr(struct snd_soc_component *component, u8 aosr)
665fbafbf65SAnnaliese McDermond {
666fbafbf65SAnnaliese McDermond 	return snd_soc_component_write(component, AIC32X4_AOSR, aosr);
667fbafbf65SAnnaliese McDermond }
668fbafbf65SAnnaliese McDermond 
669fbafbf65SAnnaliese McDermond static int aic32x4_set_dosr(struct snd_soc_component *component, u16 dosr)
670fbafbf65SAnnaliese McDermond {
671fbafbf65SAnnaliese McDermond 	snd_soc_component_write(component, AIC32X4_DOSRMSB, dosr >> 8);
672fbafbf65SAnnaliese McDermond 	snd_soc_component_write(component, AIC32X4_DOSRLSB,
673fbafbf65SAnnaliese McDermond 		      (dosr & 0xff));
674fbafbf65SAnnaliese McDermond 
675fbafbf65SAnnaliese McDermond 	return 0;
676fbafbf65SAnnaliese McDermond }
677fbafbf65SAnnaliese McDermond 
678c95e3a4bSAnnaliese McDermond static int aic32x4_set_processing_blocks(struct snd_soc_component *component,
679c95e3a4bSAnnaliese McDermond 						u8 r_block, u8 p_block)
680c95e3a4bSAnnaliese McDermond {
681c95e3a4bSAnnaliese McDermond 	if (r_block > 18 || p_block > 25)
682c95e3a4bSAnnaliese McDermond 		return -EINVAL;
683c95e3a4bSAnnaliese McDermond 
684c95e3a4bSAnnaliese McDermond 	snd_soc_component_write(component, AIC32X4_ADCSPB, r_block);
685c95e3a4bSAnnaliese McDermond 	snd_soc_component_write(component, AIC32X4_DACSPB, p_block);
686c95e3a4bSAnnaliese McDermond 
687c95e3a4bSAnnaliese McDermond 	return 0;
688c95e3a4bSAnnaliese McDermond }
689c95e3a4bSAnnaliese McDermond 
690bf31cbfbSAnnaliese McDermond static int aic32x4_setup_clocks(struct snd_soc_component *component,
691dcd79364SMichael Sit Wei Hong 				unsigned int sample_rate, unsigned int channel,
692dcd79364SMichael Sit Wei Hong 				unsigned int bit_depth)
6931d471cd1SJavier Martin {
69496c3bb00SAnnaliese McDermond 	u8 aosr;
69596c3bb00SAnnaliese McDermond 	u16 dosr;
69696c3bb00SAnnaliese McDermond 	u8 adc_resource_class, dac_resource_class;
69796c3bb00SAnnaliese McDermond 	u8 madc, nadc, mdac, ndac, max_nadc, min_mdac, max_ndac;
69896c3bb00SAnnaliese McDermond 	u8 dosr_increment;
69996c3bb00SAnnaliese McDermond 	u16 max_dosr, min_dosr;
70083b4f50cSYueHaibing 	unsigned long adc_clock_rate, dac_clock_rate;
701514b044cSAnnaliese McDermond 	int ret;
702514b044cSAnnaliese McDermond 
703514b044cSAnnaliese McDermond 	struct clk_bulk_data clocks[] = {
704514b044cSAnnaliese McDermond 		{ .id = "pll" },
705a51b5006SAnnaliese McDermond 		{ .id = "nadc" },
706a51b5006SAnnaliese McDermond 		{ .id = "madc" },
707a51b5006SAnnaliese McDermond 		{ .id = "ndac" },
708a51b5006SAnnaliese McDermond 		{ .id = "mdac" },
7099b484124SAnnaliese McDermond 		{ .id = "bdiv" },
710514b044cSAnnaliese McDermond 	};
711514b044cSAnnaliese McDermond 	ret = devm_clk_bulk_get(component->dev, ARRAY_SIZE(clocks), clocks);
712514b044cSAnnaliese McDermond 	if (ret)
713514b044cSAnnaliese McDermond 		return ret;
714514b044cSAnnaliese McDermond 
71596c3bb00SAnnaliese McDermond 	if (sample_rate <= 48000) {
71696c3bb00SAnnaliese McDermond 		aosr = 128;
71796c3bb00SAnnaliese McDermond 		adc_resource_class = 6;
71896c3bb00SAnnaliese McDermond 		dac_resource_class = 8;
71996c3bb00SAnnaliese McDermond 		dosr_increment = 8;
72096c3bb00SAnnaliese McDermond 		aic32x4_set_processing_blocks(component, 1, 1);
72196c3bb00SAnnaliese McDermond 	} else if (sample_rate <= 96000) {
72296c3bb00SAnnaliese McDermond 		aosr = 64;
72396c3bb00SAnnaliese McDermond 		adc_resource_class = 6;
72496c3bb00SAnnaliese McDermond 		dac_resource_class = 8;
72596c3bb00SAnnaliese McDermond 		dosr_increment = 4;
72696c3bb00SAnnaliese McDermond 		aic32x4_set_processing_blocks(component, 1, 9);
72796c3bb00SAnnaliese McDermond 	} else if (sample_rate == 192000) {
72896c3bb00SAnnaliese McDermond 		aosr = 32;
72996c3bb00SAnnaliese McDermond 		adc_resource_class = 3;
73096c3bb00SAnnaliese McDermond 		dac_resource_class = 4;
73196c3bb00SAnnaliese McDermond 		dosr_increment = 2;
73296c3bb00SAnnaliese McDermond 		aic32x4_set_processing_blocks(component, 13, 19);
73396c3bb00SAnnaliese McDermond 	} else {
73496c3bb00SAnnaliese McDermond 		dev_err(component->dev, "Sampling rate not supported\n");
73596c3bb00SAnnaliese McDermond 		return -EINVAL;
73696c3bb00SAnnaliese McDermond 	}
737fbafbf65SAnnaliese McDermond 
73896c3bb00SAnnaliese McDermond 	madc = DIV_ROUND_UP((32 * adc_resource_class), aosr);
73996c3bb00SAnnaliese McDermond 	max_dosr = (AIC32X4_MAX_DOSR_FREQ / sample_rate / dosr_increment) *
74096c3bb00SAnnaliese McDermond 			dosr_increment;
74196c3bb00SAnnaliese McDermond 	min_dosr = (AIC32X4_MIN_DOSR_FREQ / sample_rate / dosr_increment) *
74296c3bb00SAnnaliese McDermond 			dosr_increment;
74396c3bb00SAnnaliese McDermond 	max_nadc = AIC32X4_MAX_CODEC_CLKIN_FREQ / (madc * aosr * sample_rate);
744c95e3a4bSAnnaliese McDermond 
74596c3bb00SAnnaliese McDermond 	for (nadc = max_nadc; nadc > 0; --nadc) {
74696c3bb00SAnnaliese McDermond 		adc_clock_rate = nadc * madc * aosr * sample_rate;
74796c3bb00SAnnaliese McDermond 		for (dosr = max_dosr; dosr >= min_dosr;
74896c3bb00SAnnaliese McDermond 				dosr -= dosr_increment) {
74996c3bb00SAnnaliese McDermond 			min_mdac = DIV_ROUND_UP((32 * dac_resource_class), dosr);
75096c3bb00SAnnaliese McDermond 			max_ndac = AIC32X4_MAX_CODEC_CLKIN_FREQ /
75196c3bb00SAnnaliese McDermond 					(min_mdac * dosr * sample_rate);
75296c3bb00SAnnaliese McDermond 			for (mdac = min_mdac; mdac <= 128; ++mdac) {
75396c3bb00SAnnaliese McDermond 				for (ndac = max_ndac; ndac > 0; --ndac) {
75496c3bb00SAnnaliese McDermond 					dac_clock_rate = ndac * mdac * dosr *
75596c3bb00SAnnaliese McDermond 							sample_rate;
75696c3bb00SAnnaliese McDermond 					if (dac_clock_rate == adc_clock_rate) {
75796c3bb00SAnnaliese McDermond 						if (clk_round_rate(clocks[0].clk, dac_clock_rate) == 0)
75896c3bb00SAnnaliese McDermond 							continue;
75996c3bb00SAnnaliese McDermond 
76096c3bb00SAnnaliese McDermond 						clk_set_rate(clocks[0].clk,
76196c3bb00SAnnaliese McDermond 							dac_clock_rate);
76296c3bb00SAnnaliese McDermond 
76396c3bb00SAnnaliese McDermond 						clk_set_rate(clocks[1].clk,
76496c3bb00SAnnaliese McDermond 							sample_rate * aosr *
76596c3bb00SAnnaliese McDermond 							madc);
76696c3bb00SAnnaliese McDermond 						clk_set_rate(clocks[2].clk,
76796c3bb00SAnnaliese McDermond 							sample_rate * aosr);
76896c3bb00SAnnaliese McDermond 						aic32x4_set_aosr(component,
76996c3bb00SAnnaliese McDermond 							aosr);
77096c3bb00SAnnaliese McDermond 
77196c3bb00SAnnaliese McDermond 						clk_set_rate(clocks[3].clk,
77296c3bb00SAnnaliese McDermond 							sample_rate * dosr *
77396c3bb00SAnnaliese McDermond 							mdac);
77496c3bb00SAnnaliese McDermond 						clk_set_rate(clocks[4].clk,
77596c3bb00SAnnaliese McDermond 							sample_rate * dosr);
77696c3bb00SAnnaliese McDermond 						aic32x4_set_dosr(component,
77796c3bb00SAnnaliese McDermond 							dosr);
77896c3bb00SAnnaliese McDermond 
77996c3bb00SAnnaliese McDermond 						clk_set_rate(clocks[5].clk,
780dcd79364SMichael Sit Wei Hong 							sample_rate * channel *
781dcd79364SMichael Sit Wei Hong 							bit_depth);
782bf31cbfbSAnnaliese McDermond 						return 0;
783bf31cbfbSAnnaliese McDermond 					}
78496c3bb00SAnnaliese McDermond 				}
78596c3bb00SAnnaliese McDermond 			}
78696c3bb00SAnnaliese McDermond 		}
78796c3bb00SAnnaliese McDermond 	}
78896c3bb00SAnnaliese McDermond 
78996c3bb00SAnnaliese McDermond 	dev_err(component->dev,
79096c3bb00SAnnaliese McDermond 		"Could not set clocks to support sample rate.\n");
79196c3bb00SAnnaliese McDermond 	return -EINVAL;
79296c3bb00SAnnaliese McDermond }
793bf31cbfbSAnnaliese McDermond 
794bf31cbfbSAnnaliese McDermond static int aic32x4_hw_params(struct snd_pcm_substream *substream,
795bf31cbfbSAnnaliese McDermond 				 struct snd_pcm_hw_params *params,
796bf31cbfbSAnnaliese McDermond 				 struct snd_soc_dai *dai)
797bf31cbfbSAnnaliese McDermond {
798bf31cbfbSAnnaliese McDermond 	struct snd_soc_component *component = dai->component;
799bf31cbfbSAnnaliese McDermond 	struct aic32x4_priv *aic32x4 = snd_soc_component_get_drvdata(component);
800bf31cbfbSAnnaliese McDermond 	u8 iface1_reg = 0;
801bf31cbfbSAnnaliese McDermond 	u8 dacsetup_reg = 0;
802bf31cbfbSAnnaliese McDermond 
803dcd79364SMichael Sit Wei Hong 	aic32x4_setup_clocks(component, params_rate(params),
804dcd79364SMichael Sit Wei Hong 			     params_channels(params),
805dcd79364SMichael Sit Wei Hong 			     params_physical_width(params));
806bf31cbfbSAnnaliese McDermond 
807dcd79364SMichael Sit Wei Hong 	switch (params_physical_width(params)) {
808bd8a5711SMark Brown 	case 16:
80964aab899SAndrew F. Davis 		iface1_reg |= (AIC32X4_WORD_LEN_16BITS <<
81077bdb587SAndrew F. Davis 				   AIC32X4_IFACE1_DATALEN_SHIFT);
8111d471cd1SJavier Martin 		break;
812bd8a5711SMark Brown 	case 20:
81364aab899SAndrew F. Davis 		iface1_reg |= (AIC32X4_WORD_LEN_20BITS <<
81477bdb587SAndrew F. Davis 				   AIC32X4_IFACE1_DATALEN_SHIFT);
8151d471cd1SJavier Martin 		break;
816bd8a5711SMark Brown 	case 24:
81764aab899SAndrew F. Davis 		iface1_reg |= (AIC32X4_WORD_LEN_24BITS <<
81877bdb587SAndrew F. Davis 				   AIC32X4_IFACE1_DATALEN_SHIFT);
8191d471cd1SJavier Martin 		break;
820bd8a5711SMark Brown 	case 32:
82164aab899SAndrew F. Davis 		iface1_reg |= (AIC32X4_WORD_LEN_32BITS <<
82277bdb587SAndrew F. Davis 				   AIC32X4_IFACE1_DATALEN_SHIFT);
8231d471cd1SJavier Martin 		break;
8241d471cd1SJavier Martin 	}
825b154dc5dSKuninori Morimoto 	snd_soc_component_update_bits(component, AIC32X4_IFACE1,
82664aab899SAndrew F. Davis 				AIC32X4_IFACE1_DATALEN_MASK, iface1_reg);
8271d471cd1SJavier Martin 
828b44aa40fSMarkus Pargmann 	if (params_channels(params) == 1) {
82964aab899SAndrew F. Davis 		dacsetup_reg = AIC32X4_RDAC2LCHN | AIC32X4_LDAC2LCHN;
830b44aa40fSMarkus Pargmann 	} else {
831b44aa40fSMarkus Pargmann 		if (aic32x4->swapdacs)
83264aab899SAndrew F. Davis 			dacsetup_reg = AIC32X4_RDAC2LCHN | AIC32X4_LDAC2RCHN;
833b44aa40fSMarkus Pargmann 		else
83464aab899SAndrew F. Davis 			dacsetup_reg = AIC32X4_LDAC2LCHN | AIC32X4_RDAC2RCHN;
835b44aa40fSMarkus Pargmann 	}
836b154dc5dSKuninori Morimoto 	snd_soc_component_update_bits(component, AIC32X4_DACSETUP,
83764aab899SAndrew F. Davis 				AIC32X4_DAC_CHAN_MASK, dacsetup_reg);
838b44aa40fSMarkus Pargmann 
8391d471cd1SJavier Martin 	return 0;
8401d471cd1SJavier Martin }
8411d471cd1SJavier Martin 
842960af79dSKuninori Morimoto static int aic32x4_mute(struct snd_soc_dai *dai, int mute, int direction)
8431d471cd1SJavier Martin {
844b154dc5dSKuninori Morimoto 	struct snd_soc_component *component = dai->component;
8451d471cd1SJavier Martin 
846b154dc5dSKuninori Morimoto 	snd_soc_component_update_bits(component, AIC32X4_DACMUTE,
847b7ddd9caSAndrew F. Davis 				AIC32X4_MUTEON, mute ? AIC32X4_MUTEON : 0);
848b7ddd9caSAndrew F. Davis 
8491d471cd1SJavier Martin 	return 0;
8501d471cd1SJavier Martin }
8511d471cd1SJavier Martin 
852b154dc5dSKuninori Morimoto static int aic32x4_set_bias_level(struct snd_soc_component *component,
8531d471cd1SJavier Martin 				  enum snd_soc_bias_level level)
8541d471cd1SJavier Martin {
85598b664e2SMarkus Pargmann 	int ret;
85698b664e2SMarkus Pargmann 
857d25970b5SAnnaliese McDermond 	struct clk_bulk_data clocks[] = {
858d25970b5SAnnaliese McDermond 		{ .id = "madc" },
859d25970b5SAnnaliese McDermond 		{ .id = "mdac" },
860d25970b5SAnnaliese McDermond 		{ .id = "bdiv" },
861d25970b5SAnnaliese McDermond 	};
862d25970b5SAnnaliese McDermond 
863d25970b5SAnnaliese McDermond 	ret = devm_clk_bulk_get(component->dev, ARRAY_SIZE(clocks), clocks);
864d25970b5SAnnaliese McDermond 	if (ret)
865d25970b5SAnnaliese McDermond 		return ret;
866d25970b5SAnnaliese McDermond 
8671d471cd1SJavier Martin 	switch (level) {
8681d471cd1SJavier Martin 	case SND_SOC_BIAS_ON:
869d25970b5SAnnaliese McDermond 		ret = clk_bulk_prepare_enable(ARRAY_SIZE(clocks), clocks);
87098b664e2SMarkus Pargmann 		if (ret) {
871d25970b5SAnnaliese McDermond 			dev_err(component->dev, "Failed to enable clocks\n");
87298b664e2SMarkus Pargmann 			return ret;
87398b664e2SMarkus Pargmann 		}
8741d471cd1SJavier Martin 		break;
8751d471cd1SJavier Martin 	case SND_SOC_BIAS_PREPARE:
8761d471cd1SJavier Martin 		break;
8771d471cd1SJavier Martin 	case SND_SOC_BIAS_STANDBY:
878667e9334Sb-ak 		/* Initial cold start */
879667e9334Sb-ak 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
880667e9334Sb-ak 			break;
881667e9334Sb-ak 
882d25970b5SAnnaliese McDermond 		clk_bulk_disable_unprepare(ARRAY_SIZE(clocks), clocks);
8831d471cd1SJavier Martin 		break;
8841d471cd1SJavier Martin 	case SND_SOC_BIAS_OFF:
8851d471cd1SJavier Martin 		break;
8861d471cd1SJavier Martin 	}
8871d471cd1SJavier Martin 	return 0;
8881d471cd1SJavier Martin }
8891d471cd1SJavier Martin 
8906d56ee15SAnnaliese McDermond #define AIC32X4_RATES	SNDRV_PCM_RATE_8000_192000
8911d471cd1SJavier Martin #define AIC32X4_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE \
892dcd79364SMichael Sit Wei Hong 			 | SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S24_3LE \
893dcd79364SMichael Sit Wei Hong 			 | SNDRV_PCM_FMTBIT_S32_LE)
8941d471cd1SJavier Martin 
89585e7652dSLars-Peter Clausen static const struct snd_soc_dai_ops aic32x4_ops = {
8961d471cd1SJavier Martin 	.hw_params = aic32x4_hw_params,
897960af79dSKuninori Morimoto 	.mute_stream = aic32x4_mute,
8981d471cd1SJavier Martin 	.set_fmt = aic32x4_set_dai_fmt,
8991d471cd1SJavier Martin 	.set_sysclk = aic32x4_set_dai_sysclk,
900960af79dSKuninori Morimoto 	.no_capture_mute = 1,
9011d471cd1SJavier Martin };
9021d471cd1SJavier Martin 
9031d471cd1SJavier Martin static struct snd_soc_dai_driver aic32x4_dai = {
9041d471cd1SJavier Martin 	.name = "tlv320aic32x4-hifi",
9051d471cd1SJavier Martin 	.playback = {
9061d471cd1SJavier Martin 			 .stream_name = "Playback",
9071d471cd1SJavier Martin 			 .channels_min = 1,
9081d471cd1SJavier Martin 			 .channels_max = 2,
9091d471cd1SJavier Martin 			 .rates = AIC32X4_RATES,
9101d471cd1SJavier Martin 			 .formats = AIC32X4_FORMATS,},
9111d471cd1SJavier Martin 	.capture = {
9121d471cd1SJavier Martin 			.stream_name = "Capture",
9131d471cd1SJavier Martin 			.channels_min = 1,
914d1c859d3SMichael Sit Wei Hong 			.channels_max = 8,
9151d471cd1SJavier Martin 			.rates = AIC32X4_RATES,
9161d471cd1SJavier Martin 			.formats = AIC32X4_FORMATS,},
9171d471cd1SJavier Martin 	.ops = &aic32x4_ops,
9181d471cd1SJavier Martin 	.symmetric_rates = 1,
9191d471cd1SJavier Martin };
9201d471cd1SJavier Martin 
921b154dc5dSKuninori Morimoto static void aic32x4_setup_gpios(struct snd_soc_component *component)
922b9045b9cSDan Murphy {
923b154dc5dSKuninori Morimoto 	struct aic32x4_priv *aic32x4 = snd_soc_component_get_drvdata(component);
924b9045b9cSDan Murphy 
925b9045b9cSDan Murphy 	/* setup GPIO functions */
926b9045b9cSDan Murphy 	/* MFP1 */
927b9045b9cSDan Murphy 	if (aic32x4->setup->gpio_func[0] != AIC32X4_MFPX_DEFAULT_VALUE) {
928b154dc5dSKuninori Morimoto 		snd_soc_component_write(component, AIC32X4_DINCTL,
929b9045b9cSDan Murphy 			  aic32x4->setup->gpio_func[0]);
930b154dc5dSKuninori Morimoto 		snd_soc_add_component_controls(component, aic32x4_mfp1,
931b9045b9cSDan Murphy 			ARRAY_SIZE(aic32x4_mfp1));
932b9045b9cSDan Murphy 	}
933b9045b9cSDan Murphy 
934b9045b9cSDan Murphy 	/* MFP2 */
935b9045b9cSDan Murphy 	if (aic32x4->setup->gpio_func[1] != AIC32X4_MFPX_DEFAULT_VALUE) {
936b154dc5dSKuninori Morimoto 		snd_soc_component_write(component, AIC32X4_DOUTCTL,
937b9045b9cSDan Murphy 			  aic32x4->setup->gpio_func[1]);
938b154dc5dSKuninori Morimoto 		snd_soc_add_component_controls(component, aic32x4_mfp2,
939b9045b9cSDan Murphy 			ARRAY_SIZE(aic32x4_mfp2));
940b9045b9cSDan Murphy 	}
941b9045b9cSDan Murphy 
942b9045b9cSDan Murphy 	/* MFP3 */
943b9045b9cSDan Murphy 	if (aic32x4->setup->gpio_func[2] != AIC32X4_MFPX_DEFAULT_VALUE) {
944b154dc5dSKuninori Morimoto 		snd_soc_component_write(component, AIC32X4_SCLKCTL,
945b9045b9cSDan Murphy 			  aic32x4->setup->gpio_func[2]);
946b154dc5dSKuninori Morimoto 		snd_soc_add_component_controls(component, aic32x4_mfp3,
947b9045b9cSDan Murphy 			ARRAY_SIZE(aic32x4_mfp3));
948b9045b9cSDan Murphy 	}
949b9045b9cSDan Murphy 
950b9045b9cSDan Murphy 	/* MFP4 */
951b9045b9cSDan Murphy 	if (aic32x4->setup->gpio_func[3] != AIC32X4_MFPX_DEFAULT_VALUE) {
952b154dc5dSKuninori Morimoto 		snd_soc_component_write(component, AIC32X4_MISOCTL,
953b9045b9cSDan Murphy 			  aic32x4->setup->gpio_func[3]);
954b154dc5dSKuninori Morimoto 		snd_soc_add_component_controls(component, aic32x4_mfp4,
955b9045b9cSDan Murphy 			ARRAY_SIZE(aic32x4_mfp4));
956b9045b9cSDan Murphy 	}
957b9045b9cSDan Murphy 
958b9045b9cSDan Murphy 	/* MFP5 */
959b9045b9cSDan Murphy 	if (aic32x4->setup->gpio_func[4] != AIC32X4_MFPX_DEFAULT_VALUE) {
960b154dc5dSKuninori Morimoto 		snd_soc_component_write(component, AIC32X4_GPIOCTL,
961b9045b9cSDan Murphy 			  aic32x4->setup->gpio_func[4]);
962b154dc5dSKuninori Morimoto 		snd_soc_add_component_controls(component, aic32x4_mfp5,
963b9045b9cSDan Murphy 			ARRAY_SIZE(aic32x4_mfp5));
964b9045b9cSDan Murphy 	}
965b9045b9cSDan Murphy }
966b9045b9cSDan Murphy 
967b154dc5dSKuninori Morimoto static int aic32x4_component_probe(struct snd_soc_component *component)
9681d471cd1SJavier Martin {
969b154dc5dSKuninori Morimoto 	struct aic32x4_priv *aic32x4 = snd_soc_component_get_drvdata(component);
9701d471cd1SJavier Martin 	u32 tmp_reg;
971fd2df3aeSAnnaliese McDermond 	int ret;
972fd2df3aeSAnnaliese McDermond 
973fd2df3aeSAnnaliese McDermond 	struct clk_bulk_data clocks[] = {
974fd2df3aeSAnnaliese McDermond 		{ .id = "codec_clkin" },
975a51b5006SAnnaliese McDermond 		{ .id = "pll" },
9769b484124SAnnaliese McDermond 		{ .id = "bdiv" },
9779b484124SAnnaliese McDermond 		{ .id = "mdac" },
978fd2df3aeSAnnaliese McDermond 	};
979fd2df3aeSAnnaliese McDermond 
980fd2df3aeSAnnaliese McDermond 	ret = devm_clk_bulk_get(component->dev, ARRAY_SIZE(clocks), clocks);
981fd2df3aeSAnnaliese McDermond 	if (ret)
982fd2df3aeSAnnaliese McDermond 		return ret;
9831d471cd1SJavier Martin 
984b154dc5dSKuninori Morimoto 	snd_soc_component_write(component, AIC32X4_RESET, 0x01);
9851d471cd1SJavier Martin 
986b9045b9cSDan Murphy 	if (aic32x4->setup)
987b154dc5dSKuninori Morimoto 		aic32x4_setup_gpios(component);
988b9045b9cSDan Murphy 
989fd2df3aeSAnnaliese McDermond 	clk_set_parent(clocks[0].clk, clocks[1].clk);
9909b484124SAnnaliese McDermond 	clk_set_parent(clocks[2].clk, clocks[3].clk);
991fd2df3aeSAnnaliese McDermond 
9921d471cd1SJavier Martin 	/* Power platform configuration */
9931d471cd1SJavier Martin 	if (aic32x4->power_cfg & AIC32X4_PWR_MICBIAS_2075_LDOIN) {
994514b044cSAnnaliese McDermond 		snd_soc_component_write(component, AIC32X4_MICBIAS,
995514b044cSAnnaliese McDermond 				AIC32X4_MICBIAS_LDOIN | AIC32X4_MICBIAS_2075V);
9961d471cd1SJavier Martin 	}
997eb72cbdfSShahina Shaik 	if (aic32x4->power_cfg & AIC32X4_PWR_AVDD_DVDD_WEAK_DISABLE)
998b154dc5dSKuninori Morimoto 		snd_soc_component_write(component, AIC32X4_PWRCFG, AIC32X4_AVDDWEAKDISABLE);
9990c93a167SWolfram Sang 
10000c93a167SWolfram Sang 	tmp_reg = (aic32x4->power_cfg & AIC32X4_PWR_AIC32X4_LDO_ENABLE) ?
10010c93a167SWolfram Sang 			AIC32X4_LDOCTLEN : 0;
1002b154dc5dSKuninori Morimoto 	snd_soc_component_write(component, AIC32X4_LDOCTL, tmp_reg);
10030c93a167SWolfram Sang 
1004e348cf54SKuninori Morimoto 	tmp_reg = snd_soc_component_read(component, AIC32X4_CMMODE);
1005eb72cbdfSShahina Shaik 	if (aic32x4->power_cfg & AIC32X4_PWR_CMMODE_LDOIN_RANGE_18_36)
10061d471cd1SJavier Martin 		tmp_reg |= AIC32X4_LDOIN_18_36;
1007eb72cbdfSShahina Shaik 	if (aic32x4->power_cfg & AIC32X4_PWR_CMMODE_HP_LDOIN_POWERED)
10081d471cd1SJavier Martin 		tmp_reg |= AIC32X4_LDOIN2HP;
1009b154dc5dSKuninori Morimoto 	snd_soc_component_write(component, AIC32X4_CMMODE, tmp_reg);
10101d471cd1SJavier Martin 
10111d471cd1SJavier Martin 	/* Mic PGA routing */
1012609e6025SMarkus Pargmann 	if (aic32x4->micpga_routing & AIC32X4_MICPGA_ROUTE_LMIC_IN2R_10K)
1013b154dc5dSKuninori Morimoto 		snd_soc_component_write(component, AIC32X4_LMICPGANIN,
101443bf38baSShahina Shaik 				AIC32X4_LMICPGANIN_IN2R_10K);
1015609e6025SMarkus Pargmann 	else
1016b154dc5dSKuninori Morimoto 		snd_soc_component_write(component, AIC32X4_LMICPGANIN,
101743bf38baSShahina Shaik 				AIC32X4_LMICPGANIN_CM1L_10K);
1018609e6025SMarkus Pargmann 	if (aic32x4->micpga_routing & AIC32X4_MICPGA_ROUTE_RMIC_IN1L_10K)
1019b154dc5dSKuninori Morimoto 		snd_soc_component_write(component, AIC32X4_RMICPGANIN,
102043bf38baSShahina Shaik 				AIC32X4_RMICPGANIN_IN1L_10K);
1021609e6025SMarkus Pargmann 	else
1022b154dc5dSKuninori Morimoto 		snd_soc_component_write(component, AIC32X4_RMICPGANIN,
102343bf38baSShahina Shaik 				AIC32X4_RMICPGANIN_CM1R_10K);
10241d471cd1SJavier Martin 
1025a405387cSJavier Martin 	/*
1026a405387cSJavier Martin 	 * Workaround: for an unknown reason, the ADC needs to be powered up
1027a405387cSJavier Martin 	 * and down for the first capture to work properly. It seems related to
1028a405387cSJavier Martin 	 * a HW BUG or some kind of behavior not documented in the datasheet.
1029a405387cSJavier Martin 	 */
1030e348cf54SKuninori Morimoto 	tmp_reg = snd_soc_component_read(component, AIC32X4_ADCSETUP);
1031b154dc5dSKuninori Morimoto 	snd_soc_component_write(component, AIC32X4_ADCSETUP, tmp_reg |
1032a405387cSJavier Martin 				AIC32X4_LADC_EN | AIC32X4_RADC_EN);
1033b154dc5dSKuninori Morimoto 	snd_soc_component_write(component, AIC32X4_ADCSETUP, tmp_reg);
1034a405387cSJavier Martin 
10351d471cd1SJavier Martin 	return 0;
10361d471cd1SJavier Martin }
10371d471cd1SJavier Martin 
1038b154dc5dSKuninori Morimoto static const struct snd_soc_component_driver soc_component_dev_aic32x4 = {
1039b154dc5dSKuninori Morimoto 	.probe			= aic32x4_component_probe,
10401d471cd1SJavier Martin 	.set_bias_level		= aic32x4_set_bias_level,
1041aac97b5fSLars-Peter Clausen 	.controls		= aic32x4_snd_controls,
1042aac97b5fSLars-Peter Clausen 	.num_controls		= ARRAY_SIZE(aic32x4_snd_controls),
1043aac97b5fSLars-Peter Clausen 	.dapm_widgets		= aic32x4_dapm_widgets,
1044aac97b5fSLars-Peter Clausen 	.num_dapm_widgets	= ARRAY_SIZE(aic32x4_dapm_widgets),
1045aac97b5fSLars-Peter Clausen 	.dapm_routes		= aic32x4_dapm_routes,
1046aac97b5fSLars-Peter Clausen 	.num_dapm_routes	= ARRAY_SIZE(aic32x4_dapm_routes),
1047b154dc5dSKuninori Morimoto 	.suspend_bias_off	= 1,
1048b154dc5dSKuninori Morimoto 	.idle_bias_on		= 1,
1049b154dc5dSKuninori Morimoto 	.use_pmdown_time	= 1,
1050b154dc5dSKuninori Morimoto 	.endianness		= 1,
1051b154dc5dSKuninori Morimoto 	.non_legacy_dai_naming	= 1,
10521d471cd1SJavier Martin };
10531d471cd1SJavier Martin 
10544d16700dSMarkus Pargmann static int aic32x4_parse_dt(struct aic32x4_priv *aic32x4,
10554d16700dSMarkus Pargmann 		struct device_node *np)
10564d16700dSMarkus Pargmann {
1057b9045b9cSDan Murphy 	struct aic32x4_setup_data *aic32x4_setup;
1058514b044cSAnnaliese McDermond 	int ret;
1059b9045b9cSDan Murphy 
1060b9045b9cSDan Murphy 	aic32x4_setup = devm_kzalloc(aic32x4->dev, sizeof(*aic32x4_setup),
1061b9045b9cSDan Murphy 							GFP_KERNEL);
1062b9045b9cSDan Murphy 	if (!aic32x4_setup)
1063b9045b9cSDan Murphy 		return -ENOMEM;
1064b9045b9cSDan Murphy 
1065514b044cSAnnaliese McDermond 	ret = of_property_match_string(np, "clock-names", "mclk");
1066514b044cSAnnaliese McDermond 	if (ret < 0)
1067514b044cSAnnaliese McDermond 		return -EINVAL;
1068514b044cSAnnaliese McDermond 	aic32x4->mclk_name = of_clk_get_parent_name(np, ret);
1069514b044cSAnnaliese McDermond 
10704d16700dSMarkus Pargmann 	aic32x4->swapdacs = false;
10714d16700dSMarkus Pargmann 	aic32x4->micpga_routing = 0;
10724d16700dSMarkus Pargmann 	aic32x4->rstn_gpio = of_get_named_gpio(np, "reset-gpios", 0);
10734d16700dSMarkus Pargmann 
1074b9045b9cSDan Murphy 	if (of_property_read_u32_array(np, "aic32x4-gpio-func",
1075b9045b9cSDan Murphy 				aic32x4_setup->gpio_func, 5) >= 0)
1076b9045b9cSDan Murphy 		aic32x4->setup = aic32x4_setup;
10774d16700dSMarkus Pargmann 	return 0;
10784d16700dSMarkus Pargmann }
10794d16700dSMarkus Pargmann 
1080239b669bSMarkus Pargmann static void aic32x4_disable_regulators(struct aic32x4_priv *aic32x4)
1081239b669bSMarkus Pargmann {
1082239b669bSMarkus Pargmann 	regulator_disable(aic32x4->supply_iov);
1083239b669bSMarkus Pargmann 
1084239b669bSMarkus Pargmann 	if (!IS_ERR(aic32x4->supply_ldo))
1085239b669bSMarkus Pargmann 		regulator_disable(aic32x4->supply_ldo);
1086239b669bSMarkus Pargmann 
1087239b669bSMarkus Pargmann 	if (!IS_ERR(aic32x4->supply_dv))
1088239b669bSMarkus Pargmann 		regulator_disable(aic32x4->supply_dv);
1089239b669bSMarkus Pargmann 
1090239b669bSMarkus Pargmann 	if (!IS_ERR(aic32x4->supply_av))
1091239b669bSMarkus Pargmann 		regulator_disable(aic32x4->supply_av);
1092239b669bSMarkus Pargmann }
1093239b669bSMarkus Pargmann 
1094239b669bSMarkus Pargmann static int aic32x4_setup_regulators(struct device *dev,
1095239b669bSMarkus Pargmann 		struct aic32x4_priv *aic32x4)
1096239b669bSMarkus Pargmann {
1097239b669bSMarkus Pargmann 	int ret = 0;
1098239b669bSMarkus Pargmann 
1099239b669bSMarkus Pargmann 	aic32x4->supply_ldo = devm_regulator_get_optional(dev, "ldoin");
1100239b669bSMarkus Pargmann 	aic32x4->supply_iov = devm_regulator_get(dev, "iov");
1101239b669bSMarkus Pargmann 	aic32x4->supply_dv = devm_regulator_get_optional(dev, "dv");
1102239b669bSMarkus Pargmann 	aic32x4->supply_av = devm_regulator_get_optional(dev, "av");
1103239b669bSMarkus Pargmann 
1104239b669bSMarkus Pargmann 	/* Check if the regulator requirements are fulfilled */
1105239b669bSMarkus Pargmann 
1106239b669bSMarkus Pargmann 	if (IS_ERR(aic32x4->supply_iov)) {
1107239b669bSMarkus Pargmann 		dev_err(dev, "Missing supply 'iov'\n");
1108239b669bSMarkus Pargmann 		return PTR_ERR(aic32x4->supply_iov);
1109239b669bSMarkus Pargmann 	}
1110239b669bSMarkus Pargmann 
1111239b669bSMarkus Pargmann 	if (IS_ERR(aic32x4->supply_ldo)) {
1112239b669bSMarkus Pargmann 		if (PTR_ERR(aic32x4->supply_ldo) == -EPROBE_DEFER)
1113239b669bSMarkus Pargmann 			return -EPROBE_DEFER;
1114239b669bSMarkus Pargmann 
1115239b669bSMarkus Pargmann 		if (IS_ERR(aic32x4->supply_dv)) {
1116239b669bSMarkus Pargmann 			dev_err(dev, "Missing supply 'dv' or 'ldoin'\n");
1117239b669bSMarkus Pargmann 			return PTR_ERR(aic32x4->supply_dv);
1118239b669bSMarkus Pargmann 		}
1119239b669bSMarkus Pargmann 		if (IS_ERR(aic32x4->supply_av)) {
1120239b669bSMarkus Pargmann 			dev_err(dev, "Missing supply 'av' or 'ldoin'\n");
1121239b669bSMarkus Pargmann 			return PTR_ERR(aic32x4->supply_av);
1122239b669bSMarkus Pargmann 		}
1123239b669bSMarkus Pargmann 	} else {
112445586c70SMasahiro Yamada 		if (PTR_ERR(aic32x4->supply_dv) == -EPROBE_DEFER)
1125239b669bSMarkus Pargmann 			return -EPROBE_DEFER;
112645586c70SMasahiro Yamada 		if (PTR_ERR(aic32x4->supply_av) == -EPROBE_DEFER)
1127239b669bSMarkus Pargmann 			return -EPROBE_DEFER;
1128239b669bSMarkus Pargmann 	}
1129239b669bSMarkus Pargmann 
1130239b669bSMarkus Pargmann 	ret = regulator_enable(aic32x4->supply_iov);
1131239b669bSMarkus Pargmann 	if (ret) {
1132239b669bSMarkus Pargmann 		dev_err(dev, "Failed to enable regulator iov\n");
1133239b669bSMarkus Pargmann 		return ret;
1134239b669bSMarkus Pargmann 	}
1135239b669bSMarkus Pargmann 
1136239b669bSMarkus Pargmann 	if (!IS_ERR(aic32x4->supply_ldo)) {
1137239b669bSMarkus Pargmann 		ret = regulator_enable(aic32x4->supply_ldo);
1138239b669bSMarkus Pargmann 		if (ret) {
1139239b669bSMarkus Pargmann 			dev_err(dev, "Failed to enable regulator ldo\n");
1140239b669bSMarkus Pargmann 			goto error_ldo;
1141239b669bSMarkus Pargmann 		}
1142239b669bSMarkus Pargmann 	}
1143239b669bSMarkus Pargmann 
1144239b669bSMarkus Pargmann 	if (!IS_ERR(aic32x4->supply_dv)) {
1145239b669bSMarkus Pargmann 		ret = regulator_enable(aic32x4->supply_dv);
1146239b669bSMarkus Pargmann 		if (ret) {
1147239b669bSMarkus Pargmann 			dev_err(dev, "Failed to enable regulator dv\n");
1148239b669bSMarkus Pargmann 			goto error_dv;
1149239b669bSMarkus Pargmann 		}
1150239b669bSMarkus Pargmann 	}
1151239b669bSMarkus Pargmann 
1152239b669bSMarkus Pargmann 	if (!IS_ERR(aic32x4->supply_av)) {
1153239b669bSMarkus Pargmann 		ret = regulator_enable(aic32x4->supply_av);
1154239b669bSMarkus Pargmann 		if (ret) {
1155239b669bSMarkus Pargmann 			dev_err(dev, "Failed to enable regulator av\n");
1156239b669bSMarkus Pargmann 			goto error_av;
1157239b669bSMarkus Pargmann 		}
1158239b669bSMarkus Pargmann 	}
1159239b669bSMarkus Pargmann 
1160239b669bSMarkus Pargmann 	if (!IS_ERR(aic32x4->supply_ldo) && IS_ERR(aic32x4->supply_av))
1161239b669bSMarkus Pargmann 		aic32x4->power_cfg |= AIC32X4_PWR_AIC32X4_LDO_ENABLE;
1162239b669bSMarkus Pargmann 
1163239b669bSMarkus Pargmann 	return 0;
1164239b669bSMarkus Pargmann 
1165239b669bSMarkus Pargmann error_av:
1166239b669bSMarkus Pargmann 	if (!IS_ERR(aic32x4->supply_dv))
1167239b669bSMarkus Pargmann 		regulator_disable(aic32x4->supply_dv);
1168239b669bSMarkus Pargmann 
1169239b669bSMarkus Pargmann error_dv:
1170239b669bSMarkus Pargmann 	if (!IS_ERR(aic32x4->supply_ldo))
1171239b669bSMarkus Pargmann 		regulator_disable(aic32x4->supply_ldo);
1172239b669bSMarkus Pargmann 
1173239b669bSMarkus Pargmann error_ldo:
1174239b669bSMarkus Pargmann 	regulator_disable(aic32x4->supply_iov);
1175239b669bSMarkus Pargmann 	return ret;
1176239b669bSMarkus Pargmann }
1177239b669bSMarkus Pargmann 
11783bcfd222SJeremy McDermond int aic32x4_probe(struct device *dev, struct regmap *regmap)
11791d471cd1SJavier Martin {
11801d471cd1SJavier Martin 	struct aic32x4_priv *aic32x4;
11813bcfd222SJeremy McDermond 	struct aic32x4_pdata *pdata = dev->platform_data;
11823bcfd222SJeremy McDermond 	struct device_node *np = dev->of_node;
11831d471cd1SJavier Martin 	int ret;
11841d471cd1SJavier Martin 
11853bcfd222SJeremy McDermond 	if (IS_ERR(regmap))
11863bcfd222SJeremy McDermond 		return PTR_ERR(regmap);
11873bcfd222SJeremy McDermond 
11883bcfd222SJeremy McDermond 	aic32x4 = devm_kzalloc(dev, sizeof(struct aic32x4_priv),
1189658ecf77SAxel Lin 				   GFP_KERNEL);
11901d471cd1SJavier Martin 	if (aic32x4 == NULL)
11911d471cd1SJavier Martin 		return -ENOMEM;
11921d471cd1SJavier Martin 
1193b9045b9cSDan Murphy 	aic32x4->dev = dev;
11943bcfd222SJeremy McDermond 	dev_set_drvdata(dev, aic32x4);
11951d471cd1SJavier Martin 
11961d471cd1SJavier Martin 	if (pdata) {
11971d471cd1SJavier Martin 		aic32x4->power_cfg = pdata->power_cfg;
11981d471cd1SJavier Martin 		aic32x4->swapdacs = pdata->swapdacs;
11991d471cd1SJavier Martin 		aic32x4->micpga_routing = pdata->micpga_routing;
12001858fe97SJavier Martin 		aic32x4->rstn_gpio = pdata->rstn_gpio;
1201514b044cSAnnaliese McDermond 		aic32x4->mclk_name = "mclk";
12024d16700dSMarkus Pargmann 	} else if (np) {
12034d16700dSMarkus Pargmann 		ret = aic32x4_parse_dt(aic32x4, np);
12044d16700dSMarkus Pargmann 		if (ret) {
12053bcfd222SJeremy McDermond 			dev_err(dev, "Failed to parse DT node\n");
12064d16700dSMarkus Pargmann 			return ret;
12074d16700dSMarkus Pargmann 		}
12081d471cd1SJavier Martin 	} else {
12091d471cd1SJavier Martin 		aic32x4->power_cfg = 0;
12101d471cd1SJavier Martin 		aic32x4->swapdacs = false;
12111d471cd1SJavier Martin 		aic32x4->micpga_routing = 0;
12121858fe97SJavier Martin 		aic32x4->rstn_gpio = -1;
1213514b044cSAnnaliese McDermond 		aic32x4->mclk_name = "mclk";
12141d471cd1SJavier Martin 	}
12151d471cd1SJavier Martin 
1216a74ab512SMarkus Pargmann 	if (gpio_is_valid(aic32x4->rstn_gpio)) {
12173bcfd222SJeremy McDermond 		ret = devm_gpio_request_one(dev, aic32x4->rstn_gpio,
1218752b7764SMark Brown 				GPIOF_OUT_INIT_LOW, "tlv320aic32x4 rstn");
1219752b7764SMark Brown 		if (ret != 0)
1220752b7764SMark Brown 			return ret;
1221752b7764SMark Brown 	}
1222752b7764SMark Brown 
12233bcfd222SJeremy McDermond 	ret = aic32x4_setup_regulators(dev, aic32x4);
1224239b669bSMarkus Pargmann 	if (ret) {
12253bcfd222SJeremy McDermond 		dev_err(dev, "Failed to setup regulators\n");
1226239b669bSMarkus Pargmann 		return ret;
1227239b669bSMarkus Pargmann 	}
1228239b669bSMarkus Pargmann 
1229b154dc5dSKuninori Morimoto 	ret = devm_snd_soc_register_component(dev,
1230b154dc5dSKuninori Morimoto 			&soc_component_dev_aic32x4, &aic32x4_dai, 1);
1231239b669bSMarkus Pargmann 	if (ret) {
1232b154dc5dSKuninori Morimoto 		dev_err(dev, "Failed to register component\n");
1233239b669bSMarkus Pargmann 		aic32x4_disable_regulators(aic32x4);
12341d471cd1SJavier Martin 		return ret;
12351d471cd1SJavier Martin 	}
12361d471cd1SJavier Martin 
1237*9d4befffSMichael Sit Wei Hong 	if (gpio_is_valid(aic32x4->rstn_gpio)) {
1238*9d4befffSMichael Sit Wei Hong 		ndelay(10);
1239*9d4befffSMichael Sit Wei Hong 		gpio_set_value_cansleep(aic32x4->rstn_gpio, 1);
1240*9d4befffSMichael Sit Wei Hong 		mdelay(1);
1241*9d4befffSMichael Sit Wei Hong 	}
1242*9d4befffSMichael Sit Wei Hong 
1243*9d4befffSMichael Sit Wei Hong 	ret = aic32x4_register_clocks(dev, aic32x4->mclk_name);
1244*9d4befffSMichael Sit Wei Hong 	if (ret)
1245*9d4befffSMichael Sit Wei Hong 		return ret;
1246*9d4befffSMichael Sit Wei Hong 
1247239b669bSMarkus Pargmann 	return 0;
1248239b669bSMarkus Pargmann }
12493bcfd222SJeremy McDermond EXPORT_SYMBOL(aic32x4_probe);
1250239b669bSMarkus Pargmann 
12513bcfd222SJeremy McDermond int aic32x4_remove(struct device *dev)
12521d471cd1SJavier Martin {
12533bcfd222SJeremy McDermond 	struct aic32x4_priv *aic32x4 = dev_get_drvdata(dev);
1254239b669bSMarkus Pargmann 
1255239b669bSMarkus Pargmann 	aic32x4_disable_regulators(aic32x4);
1256239b669bSMarkus Pargmann 
12571d471cd1SJavier Martin 	return 0;
12581d471cd1SJavier Martin }
12593bcfd222SJeremy McDermond EXPORT_SYMBOL(aic32x4_remove);
12601d471cd1SJavier Martin 
12611d471cd1SJavier Martin MODULE_DESCRIPTION("ASoC tlv320aic32x4 codec driver");
12621d471cd1SJavier Martin MODULE_AUTHOR("Javier Martin <javier.martin@vista-silicon.com>");
12631d471cd1SJavier Martin MODULE_LICENSE("GPL");
1264