xref: /linux/sound/soc/codecs/tlv320aic32x4.c (revision 4d16700dd926d4c4a66a91a138c34eef4fd342b4)
11d471cd1SJavier Martin /*
21d471cd1SJavier Martin  * linux/sound/soc/codecs/tlv320aic32x4.c
31d471cd1SJavier Martin  *
41d471cd1SJavier Martin  * Copyright 2011 Vista Silicon S.L.
51d471cd1SJavier Martin  *
61d471cd1SJavier Martin  * Author: Javier Martin <javier.martin@vista-silicon.com>
71d471cd1SJavier Martin  *
81d471cd1SJavier Martin  * Based on sound/soc/codecs/wm8974 and TI driver for kernel 2.6.27.
91d471cd1SJavier Martin  *
101d471cd1SJavier Martin  * This program is free software; you can redistribute it and/or modify
111d471cd1SJavier Martin  * it under the terms of the GNU General Public License as published by
121d471cd1SJavier Martin  * the Free Software Foundation; either version 2 of the License, or
131d471cd1SJavier Martin  * (at your option) any later version.
141d471cd1SJavier Martin  *
151d471cd1SJavier Martin  * This program is distributed in the hope that it will be useful,
161d471cd1SJavier Martin  * but WITHOUT ANY WARRANTY; without even the implied warranty of
171d471cd1SJavier Martin  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
181d471cd1SJavier Martin  * GNU General Public License for more details.
191d471cd1SJavier Martin  *
201d471cd1SJavier Martin  * You should have received a copy of the GNU General Public License
211d471cd1SJavier Martin  * along with this program; if not, write to the Free Software
221d471cd1SJavier Martin  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
231d471cd1SJavier Martin  * MA 02110-1301, USA.
241d471cd1SJavier Martin  */
251d471cd1SJavier Martin 
261d471cd1SJavier Martin #include <linux/module.h>
271d471cd1SJavier Martin #include <linux/moduleparam.h>
281d471cd1SJavier Martin #include <linux/init.h>
291d471cd1SJavier Martin #include <linux/delay.h>
301d471cd1SJavier Martin #include <linux/pm.h>
311858fe97SJavier Martin #include <linux/gpio.h>
32*4d16700dSMarkus Pargmann #include <linux/of_gpio.h>
331d471cd1SJavier Martin #include <linux/i2c.h>
341d471cd1SJavier Martin #include <linux/cdev.h>
351d471cd1SJavier Martin #include <linux/slab.h>
361d471cd1SJavier Martin 
371d471cd1SJavier Martin #include <sound/tlv320aic32x4.h>
381d471cd1SJavier Martin #include <sound/core.h>
391d471cd1SJavier Martin #include <sound/pcm.h>
401d471cd1SJavier Martin #include <sound/pcm_params.h>
411d471cd1SJavier Martin #include <sound/soc.h>
421d471cd1SJavier Martin #include <sound/soc-dapm.h>
431d471cd1SJavier Martin #include <sound/initval.h>
441d471cd1SJavier Martin #include <sound/tlv.h>
451d471cd1SJavier Martin 
461d471cd1SJavier Martin #include "tlv320aic32x4.h"
471d471cd1SJavier Martin 
481d471cd1SJavier Martin struct aic32x4_rate_divs {
491d471cd1SJavier Martin 	u32 mclk;
501d471cd1SJavier Martin 	u32 rate;
511d471cd1SJavier Martin 	u8 p_val;
521d471cd1SJavier Martin 	u8 pll_j;
531d471cd1SJavier Martin 	u16 pll_d;
541d471cd1SJavier Martin 	u16 dosr;
551d471cd1SJavier Martin 	u8 ndac;
561d471cd1SJavier Martin 	u8 mdac;
571d471cd1SJavier Martin 	u8 aosr;
581d471cd1SJavier Martin 	u8 nadc;
591d471cd1SJavier Martin 	u8 madc;
601d471cd1SJavier Martin 	u8 blck_N;
611d471cd1SJavier Martin };
621d471cd1SJavier Martin 
631d471cd1SJavier Martin struct aic32x4_priv {
644d208ca4SMark Brown 	struct regmap *regmap;
651d471cd1SJavier Martin 	u32 sysclk;
661d471cd1SJavier Martin 	u32 power_cfg;
671d471cd1SJavier Martin 	u32 micpga_routing;
681d471cd1SJavier Martin 	bool swapdacs;
691858fe97SJavier Martin 	int rstn_gpio;
701d471cd1SJavier Martin };
711d471cd1SJavier Martin 
721d471cd1SJavier Martin /* 0dB min, 0.5dB steps */
731d471cd1SJavier Martin static DECLARE_TLV_DB_SCALE(tlv_step_0_5, 0, 50, 0);
74c671e79dSMarkus Pargmann /* -63.5dB min, 0.5dB steps */
75c671e79dSMarkus Pargmann static DECLARE_TLV_DB_SCALE(tlv_pcm, -6350, 50, 0);
76c671e79dSMarkus Pargmann /* -6dB min, 1dB steps */
77c671e79dSMarkus Pargmann static DECLARE_TLV_DB_SCALE(tlv_driver_gain, -600, 100, 0);
78c671e79dSMarkus Pargmann /* -12dB min, 0.5dB steps */
79c671e79dSMarkus Pargmann static DECLARE_TLV_DB_SCALE(tlv_adc_vol, -1200, 50, 0);
801d471cd1SJavier Martin 
811d471cd1SJavier Martin static const struct snd_kcontrol_new aic32x4_snd_controls[] = {
82c671e79dSMarkus Pargmann 	SOC_DOUBLE_R_S_TLV("PCM Playback Volume", AIC32X4_LDACVOL,
83c671e79dSMarkus Pargmann 			AIC32X4_RDACVOL, 0, -0x7f, 0x30, 7, 0, tlv_pcm),
84c671e79dSMarkus Pargmann 	SOC_DOUBLE_R_S_TLV("HP Driver Gain Volume", AIC32X4_HPLGAIN,
85c671e79dSMarkus Pargmann 			AIC32X4_HPRGAIN, 0, -0x6, 0x1d, 5, 0,
86c671e79dSMarkus Pargmann 			tlv_driver_gain),
87c671e79dSMarkus Pargmann 	SOC_DOUBLE_R_S_TLV("LO Driver Gain Volume", AIC32X4_LOLGAIN,
88c671e79dSMarkus Pargmann 			AIC32X4_LORGAIN, 0, -0x6, 0x1d, 5, 0,
89c671e79dSMarkus Pargmann 			tlv_driver_gain),
901d471cd1SJavier Martin 	SOC_DOUBLE_R("HP DAC Playback Switch", AIC32X4_HPLGAIN,
911d471cd1SJavier Martin 			AIC32X4_HPRGAIN, 6, 0x01, 1),
921d471cd1SJavier Martin 	SOC_DOUBLE_R("LO DAC Playback Switch", AIC32X4_LOLGAIN,
931d471cd1SJavier Martin 			AIC32X4_LORGAIN, 6, 0x01, 1),
941d471cd1SJavier Martin 	SOC_DOUBLE_R("Mic PGA Switch", AIC32X4_LMICPGAVOL,
951d471cd1SJavier Martin 			AIC32X4_RMICPGAVOL, 7, 0x01, 1),
961d471cd1SJavier Martin 
971d471cd1SJavier Martin 	SOC_SINGLE("ADCFGA Left Mute Switch", AIC32X4_ADCFGA, 7, 1, 0),
981d471cd1SJavier Martin 	SOC_SINGLE("ADCFGA Right Mute Switch", AIC32X4_ADCFGA, 3, 1, 0),
991d471cd1SJavier Martin 
100c671e79dSMarkus Pargmann 	SOC_DOUBLE_R_S_TLV("ADC Level Volume", AIC32X4_LADCVOL,
101c671e79dSMarkus Pargmann 			AIC32X4_RADCVOL, 0, -0x18, 0x28, 6, 0, tlv_adc_vol),
1021d471cd1SJavier Martin 	SOC_DOUBLE_R_TLV("PGA Level Volume", AIC32X4_LMICPGAVOL,
1031d471cd1SJavier Martin 			AIC32X4_RMICPGAVOL, 0, 0x5f, 0, tlv_step_0_5),
1041d471cd1SJavier Martin 
1051d471cd1SJavier Martin 	SOC_SINGLE("Auto-mute Switch", AIC32X4_DACMUTE, 4, 7, 0),
1061d471cd1SJavier Martin 
1071d471cd1SJavier Martin 	SOC_SINGLE("AGC Left Switch", AIC32X4_LAGC1, 7, 1, 0),
1081d471cd1SJavier Martin 	SOC_SINGLE("AGC Right Switch", AIC32X4_RAGC1, 7, 1, 0),
1091d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Target Level", AIC32X4_LAGC1, AIC32X4_RAGC1,
1101d471cd1SJavier Martin 			4, 0x07, 0),
1111d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Gain Hysteresis", AIC32X4_LAGC1, AIC32X4_RAGC1,
1121d471cd1SJavier Martin 			0, 0x03, 0),
1131d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Hysteresis", AIC32X4_LAGC2, AIC32X4_RAGC2,
1141d471cd1SJavier Martin 			6, 0x03, 0),
1151d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Noise Threshold", AIC32X4_LAGC2, AIC32X4_RAGC2,
1161d471cd1SJavier Martin 			1, 0x1F, 0),
1171d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Max PGA", AIC32X4_LAGC3, AIC32X4_RAGC3,
1181d471cd1SJavier Martin 			0, 0x7F, 0),
1191d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Attack Time", AIC32X4_LAGC4, AIC32X4_RAGC4,
1201d471cd1SJavier Martin 			3, 0x1F, 0),
1211d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Decay Time", AIC32X4_LAGC5, AIC32X4_RAGC5,
1221d471cd1SJavier Martin 			3, 0x1F, 0),
1231d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Noise Debounce", AIC32X4_LAGC6, AIC32X4_RAGC6,
1241d471cd1SJavier Martin 			0, 0x1F, 0),
1251d471cd1SJavier Martin 	SOC_DOUBLE_R("AGC Signal Debounce", AIC32X4_LAGC7, AIC32X4_RAGC7,
1261d471cd1SJavier Martin 			0, 0x0F, 0),
1271d471cd1SJavier Martin };
1281d471cd1SJavier Martin 
1291d471cd1SJavier Martin static const struct aic32x4_rate_divs aic32x4_divs[] = {
1301d471cd1SJavier Martin 	/* 8k rate */
1311d471cd1SJavier Martin 	{AIC32X4_FREQ_12000000, 8000, 1, 7, 6800, 768, 5, 3, 128, 5, 18, 24},
1321d471cd1SJavier Martin 	{AIC32X4_FREQ_24000000, 8000, 2, 7, 6800, 768, 15, 1, 64, 45, 4, 24},
1331d471cd1SJavier Martin 	{AIC32X4_FREQ_25000000, 8000, 2, 7, 3728, 768, 15, 1, 64, 45, 4, 24},
1341d471cd1SJavier Martin 	/* 11.025k rate */
1351d471cd1SJavier Martin 	{AIC32X4_FREQ_12000000, 11025, 1, 7, 5264, 512, 8, 2, 128, 8, 8, 16},
1361d471cd1SJavier Martin 	{AIC32X4_FREQ_24000000, 11025, 2, 7, 5264, 512, 16, 1, 64, 32, 4, 16},
1371d471cd1SJavier Martin 	/* 16k rate */
1381d471cd1SJavier Martin 	{AIC32X4_FREQ_12000000, 16000, 1, 7, 6800, 384, 5, 3, 128, 5, 9, 12},
1391d471cd1SJavier Martin 	{AIC32X4_FREQ_24000000, 16000, 2, 7, 6800, 384, 15, 1, 64, 18, 5, 12},
1401d471cd1SJavier Martin 	{AIC32X4_FREQ_25000000, 16000, 2, 7, 3728, 384, 15, 1, 64, 18, 5, 12},
1411d471cd1SJavier Martin 	/* 22.05k rate */
1421d471cd1SJavier Martin 	{AIC32X4_FREQ_12000000, 22050, 1, 7, 5264, 256, 4, 4, 128, 4, 8, 8},
1431d471cd1SJavier Martin 	{AIC32X4_FREQ_24000000, 22050, 2, 7, 5264, 256, 16, 1, 64, 16, 4, 8},
1441d471cd1SJavier Martin 	{AIC32X4_FREQ_25000000, 22050, 2, 7, 2253, 256, 16, 1, 64, 16, 4, 8},
1451d471cd1SJavier Martin 	/* 32k rate */
1461d471cd1SJavier Martin 	{AIC32X4_FREQ_12000000, 32000, 1, 7, 1680, 192, 2, 7, 64, 2, 21, 6},
1471d471cd1SJavier Martin 	{AIC32X4_FREQ_24000000, 32000, 2, 7, 1680, 192, 7, 2, 64, 7, 6, 6},
1481d471cd1SJavier Martin 	/* 44.1k rate */
1491d471cd1SJavier Martin 	{AIC32X4_FREQ_12000000, 44100, 1, 7, 5264, 128, 2, 8, 128, 2, 8, 4},
1501d471cd1SJavier Martin 	{AIC32X4_FREQ_24000000, 44100, 2, 7, 5264, 128, 8, 2, 64, 8, 4, 4},
1511d471cd1SJavier Martin 	{AIC32X4_FREQ_25000000, 44100, 2, 7, 2253, 128, 8, 2, 64, 8, 4, 4},
1521d471cd1SJavier Martin 	/* 48k rate */
1531d471cd1SJavier Martin 	{AIC32X4_FREQ_12000000, 48000, 1, 8, 1920, 128, 2, 8, 128, 2, 8, 4},
1541d471cd1SJavier Martin 	{AIC32X4_FREQ_24000000, 48000, 2, 8, 1920, 128, 8, 2, 64, 8, 4, 4},
1551d471cd1SJavier Martin 	{AIC32X4_FREQ_25000000, 48000, 2, 7, 8643, 128, 8, 2, 64, 8, 4, 4}
1561d471cd1SJavier Martin };
1571d471cd1SJavier Martin 
1581d471cd1SJavier Martin static const struct snd_kcontrol_new hpl_output_mixer_controls[] = {
1591d471cd1SJavier Martin 	SOC_DAPM_SINGLE("L_DAC Switch", AIC32X4_HPLROUTE, 3, 1, 0),
1601d471cd1SJavier Martin 	SOC_DAPM_SINGLE("IN1_L Switch", AIC32X4_HPLROUTE, 2, 1, 0),
1611d471cd1SJavier Martin };
1621d471cd1SJavier Martin 
1631d471cd1SJavier Martin static const struct snd_kcontrol_new hpr_output_mixer_controls[] = {
1641d471cd1SJavier Martin 	SOC_DAPM_SINGLE("R_DAC Switch", AIC32X4_HPRROUTE, 3, 1, 0),
1651d471cd1SJavier Martin 	SOC_DAPM_SINGLE("IN1_R Switch", AIC32X4_HPRROUTE, 2, 1, 0),
1661d471cd1SJavier Martin };
1671d471cd1SJavier Martin 
1681d471cd1SJavier Martin static const struct snd_kcontrol_new lol_output_mixer_controls[] = {
1691d471cd1SJavier Martin 	SOC_DAPM_SINGLE("L_DAC Switch", AIC32X4_LOLROUTE, 3, 1, 0),
1701d471cd1SJavier Martin };
1711d471cd1SJavier Martin 
1721d471cd1SJavier Martin static const struct snd_kcontrol_new lor_output_mixer_controls[] = {
1731d471cd1SJavier Martin 	SOC_DAPM_SINGLE("R_DAC Switch", AIC32X4_LORROUTE, 3, 1, 0),
1741d471cd1SJavier Martin };
1751d471cd1SJavier Martin 
1761d471cd1SJavier Martin static const struct snd_kcontrol_new left_input_mixer_controls[] = {
1771d471cd1SJavier Martin 	SOC_DAPM_SINGLE("IN1_L P Switch", AIC32X4_LMICPGAPIN, 6, 1, 0),
1781d471cd1SJavier Martin 	SOC_DAPM_SINGLE("IN2_L P Switch", AIC32X4_LMICPGAPIN, 4, 1, 0),
1791d471cd1SJavier Martin 	SOC_DAPM_SINGLE("IN3_L P Switch", AIC32X4_LMICPGAPIN, 2, 1, 0),
1801d471cd1SJavier Martin };
1811d471cd1SJavier Martin 
1821d471cd1SJavier Martin static const struct snd_kcontrol_new right_input_mixer_controls[] = {
1831d471cd1SJavier Martin 	SOC_DAPM_SINGLE("IN1_R P Switch", AIC32X4_RMICPGAPIN, 6, 1, 0),
1841d471cd1SJavier Martin 	SOC_DAPM_SINGLE("IN2_R P Switch", AIC32X4_RMICPGAPIN, 4, 1, 0),
1851d471cd1SJavier Martin 	SOC_DAPM_SINGLE("IN3_R P Switch", AIC32X4_RMICPGAPIN, 2, 1, 0),
1861d471cd1SJavier Martin };
1871d471cd1SJavier Martin 
1881d471cd1SJavier Martin static const struct snd_soc_dapm_widget aic32x4_dapm_widgets[] = {
1891d471cd1SJavier Martin 	SND_SOC_DAPM_DAC("Left DAC", "Left Playback", AIC32X4_DACSETUP, 7, 0),
1901d471cd1SJavier Martin 	SND_SOC_DAPM_MIXER("HPL Output Mixer", SND_SOC_NOPM, 0, 0,
1911d471cd1SJavier Martin 			   &hpl_output_mixer_controls[0],
1921d471cd1SJavier Martin 			   ARRAY_SIZE(hpl_output_mixer_controls)),
1931d471cd1SJavier Martin 	SND_SOC_DAPM_PGA("HPL Power", AIC32X4_OUTPWRCTL, 5, 0, NULL, 0),
1941d471cd1SJavier Martin 
1951d471cd1SJavier Martin 	SND_SOC_DAPM_MIXER("LOL Output Mixer", SND_SOC_NOPM, 0, 0,
1961d471cd1SJavier Martin 			   &lol_output_mixer_controls[0],
1971d471cd1SJavier Martin 			   ARRAY_SIZE(lol_output_mixer_controls)),
1981d471cd1SJavier Martin 	SND_SOC_DAPM_PGA("LOL Power", AIC32X4_OUTPWRCTL, 3, 0, NULL, 0),
1991d471cd1SJavier Martin 
2001d471cd1SJavier Martin 	SND_SOC_DAPM_DAC("Right DAC", "Right Playback", AIC32X4_DACSETUP, 6, 0),
2011d471cd1SJavier Martin 	SND_SOC_DAPM_MIXER("HPR Output Mixer", SND_SOC_NOPM, 0, 0,
2021d471cd1SJavier Martin 			   &hpr_output_mixer_controls[0],
2031d471cd1SJavier Martin 			   ARRAY_SIZE(hpr_output_mixer_controls)),
2041d471cd1SJavier Martin 	SND_SOC_DAPM_PGA("HPR Power", AIC32X4_OUTPWRCTL, 4, 0, NULL, 0),
2051d471cd1SJavier Martin 	SND_SOC_DAPM_MIXER("LOR Output Mixer", SND_SOC_NOPM, 0, 0,
2061d471cd1SJavier Martin 			   &lor_output_mixer_controls[0],
2071d471cd1SJavier Martin 			   ARRAY_SIZE(lor_output_mixer_controls)),
2081d471cd1SJavier Martin 	SND_SOC_DAPM_PGA("LOR Power", AIC32X4_OUTPWRCTL, 2, 0, NULL, 0),
2091d471cd1SJavier Martin 	SND_SOC_DAPM_MIXER("Left Input Mixer", SND_SOC_NOPM, 0, 0,
2101d471cd1SJavier Martin 			   &left_input_mixer_controls[0],
2111d471cd1SJavier Martin 			   ARRAY_SIZE(left_input_mixer_controls)),
2121d471cd1SJavier Martin 	SND_SOC_DAPM_MIXER("Right Input Mixer", SND_SOC_NOPM, 0, 0,
2131d471cd1SJavier Martin 			   &right_input_mixer_controls[0],
2141d471cd1SJavier Martin 			   ARRAY_SIZE(right_input_mixer_controls)),
2151d471cd1SJavier Martin 	SND_SOC_DAPM_ADC("Left ADC", "Left Capture", AIC32X4_ADCSETUP, 7, 0),
2161d471cd1SJavier Martin 	SND_SOC_DAPM_ADC("Right ADC", "Right Capture", AIC32X4_ADCSETUP, 6, 0),
2171d471cd1SJavier Martin 	SND_SOC_DAPM_MICBIAS("Mic Bias", AIC32X4_MICBIAS, 6, 0),
2181d471cd1SJavier Martin 
2191d471cd1SJavier Martin 	SND_SOC_DAPM_OUTPUT("HPL"),
2201d471cd1SJavier Martin 	SND_SOC_DAPM_OUTPUT("HPR"),
2211d471cd1SJavier Martin 	SND_SOC_DAPM_OUTPUT("LOL"),
2221d471cd1SJavier Martin 	SND_SOC_DAPM_OUTPUT("LOR"),
2231d471cd1SJavier Martin 	SND_SOC_DAPM_INPUT("IN1_L"),
2241d471cd1SJavier Martin 	SND_SOC_DAPM_INPUT("IN1_R"),
2251d471cd1SJavier Martin 	SND_SOC_DAPM_INPUT("IN2_L"),
2261d471cd1SJavier Martin 	SND_SOC_DAPM_INPUT("IN2_R"),
2271d471cd1SJavier Martin 	SND_SOC_DAPM_INPUT("IN3_L"),
2281d471cd1SJavier Martin 	SND_SOC_DAPM_INPUT("IN3_R"),
2291d471cd1SJavier Martin };
2301d471cd1SJavier Martin 
2311d471cd1SJavier Martin static const struct snd_soc_dapm_route aic32x4_dapm_routes[] = {
2321d471cd1SJavier Martin 	/* Left Output */
2331d471cd1SJavier Martin 	{"HPL Output Mixer", "L_DAC Switch", "Left DAC"},
2341d471cd1SJavier Martin 	{"HPL Output Mixer", "IN1_L Switch", "IN1_L"},
2351d471cd1SJavier Martin 
2361d471cd1SJavier Martin 	{"HPL Power", NULL, "HPL Output Mixer"},
2371d471cd1SJavier Martin 	{"HPL", NULL, "HPL Power"},
2381d471cd1SJavier Martin 
2391d471cd1SJavier Martin 	{"LOL Output Mixer", "L_DAC Switch", "Left DAC"},
2401d471cd1SJavier Martin 
2411d471cd1SJavier Martin 	{"LOL Power", NULL, "LOL Output Mixer"},
2421d471cd1SJavier Martin 	{"LOL", NULL, "LOL Power"},
2431d471cd1SJavier Martin 
2441d471cd1SJavier Martin 	/* Right Output */
2451d471cd1SJavier Martin 	{"HPR Output Mixer", "R_DAC Switch", "Right DAC"},
2461d471cd1SJavier Martin 	{"HPR Output Mixer", "IN1_R Switch", "IN1_R"},
2471d471cd1SJavier Martin 
2481d471cd1SJavier Martin 	{"HPR Power", NULL, "HPR Output Mixer"},
2491d471cd1SJavier Martin 	{"HPR", NULL, "HPR Power"},
2501d471cd1SJavier Martin 
2511d471cd1SJavier Martin 	{"LOR Output Mixer", "R_DAC Switch", "Right DAC"},
2521d471cd1SJavier Martin 
2531d471cd1SJavier Martin 	{"LOR Power", NULL, "LOR Output Mixer"},
2541d471cd1SJavier Martin 	{"LOR", NULL, "LOR Power"},
2551d471cd1SJavier Martin 
2561d471cd1SJavier Martin 	/* Left input */
2571d471cd1SJavier Martin 	{"Left Input Mixer", "IN1_L P Switch", "IN1_L"},
2581d471cd1SJavier Martin 	{"Left Input Mixer", "IN2_L P Switch", "IN2_L"},
2591d471cd1SJavier Martin 	{"Left Input Mixer", "IN3_L P Switch", "IN3_L"},
2601d471cd1SJavier Martin 
2611d471cd1SJavier Martin 	{"Left ADC", NULL, "Left Input Mixer"},
2621d471cd1SJavier Martin 
2631d471cd1SJavier Martin 	/* Right Input */
2641d471cd1SJavier Martin 	{"Right Input Mixer", "IN1_R P Switch", "IN1_R"},
2651d471cd1SJavier Martin 	{"Right Input Mixer", "IN2_R P Switch", "IN2_R"},
2661d471cd1SJavier Martin 	{"Right Input Mixer", "IN3_R P Switch", "IN3_R"},
2671d471cd1SJavier Martin 
2681d471cd1SJavier Martin 	{"Right ADC", NULL, "Right Input Mixer"},
2691d471cd1SJavier Martin };
2701d471cd1SJavier Martin 
2714d208ca4SMark Brown static const struct regmap_range_cfg aic32x4_regmap_pages[] = {
2721d471cd1SJavier Martin 	{
2734d208ca4SMark Brown 		.selector_reg = 0,
2744d208ca4SMark Brown 		.selector_mask  = 0xff,
2754d208ca4SMark Brown 		.window_start = 0,
2764d208ca4SMark Brown 		.window_len = 128,
277e8e08c52SMarkus Pargmann 		.range_min = 0,
2786d0d5103SMarkus Pargmann 		.range_max = AIC32X4_RMICPGAVOL,
2794d208ca4SMark Brown 	},
2804d208ca4SMark Brown };
2811d471cd1SJavier Martin 
2824d208ca4SMark Brown static const struct regmap_config aic32x4_regmap = {
2834d208ca4SMark Brown 	.reg_bits = 8,
2844d208ca4SMark Brown 	.val_bits = 8,
2851d471cd1SJavier Martin 
2864d208ca4SMark Brown 	.max_register = AIC32X4_RMICPGAVOL,
2874d208ca4SMark Brown 	.ranges = aic32x4_regmap_pages,
2884d208ca4SMark Brown 	.num_ranges = ARRAY_SIZE(aic32x4_regmap_pages),
2894d208ca4SMark Brown };
2901d471cd1SJavier Martin 
2911d471cd1SJavier Martin static inline int aic32x4_get_divs(int mclk, int rate)
2921d471cd1SJavier Martin {
2931d471cd1SJavier Martin 	int i;
2941d471cd1SJavier Martin 
2951d471cd1SJavier Martin 	for (i = 0; i < ARRAY_SIZE(aic32x4_divs); i++) {
2961d471cd1SJavier Martin 		if ((aic32x4_divs[i].rate == rate)
2971d471cd1SJavier Martin 		    && (aic32x4_divs[i].mclk == mclk)) {
2981d471cd1SJavier Martin 			return i;
2991d471cd1SJavier Martin 		}
3001d471cd1SJavier Martin 	}
3011d471cd1SJavier Martin 	printk(KERN_ERR "aic32x4: master clock and sample rate is not supported\n");
3021d471cd1SJavier Martin 	return -EINVAL;
3031d471cd1SJavier Martin }
3041d471cd1SJavier Martin 
3051d471cd1SJavier Martin static int aic32x4_set_dai_sysclk(struct snd_soc_dai *codec_dai,
3061d471cd1SJavier Martin 				  int clk_id, unsigned int freq, int dir)
3071d471cd1SJavier Martin {
3081d471cd1SJavier Martin 	struct snd_soc_codec *codec = codec_dai->codec;
3091d471cd1SJavier Martin 	struct aic32x4_priv *aic32x4 = snd_soc_codec_get_drvdata(codec);
3101d471cd1SJavier Martin 
3111d471cd1SJavier Martin 	switch (freq) {
3121d471cd1SJavier Martin 	case AIC32X4_FREQ_12000000:
3131d471cd1SJavier Martin 	case AIC32X4_FREQ_24000000:
3141d471cd1SJavier Martin 	case AIC32X4_FREQ_25000000:
3151d471cd1SJavier Martin 		aic32x4->sysclk = freq;
3161d471cd1SJavier Martin 		return 0;
3171d471cd1SJavier Martin 	}
3181d471cd1SJavier Martin 	printk(KERN_ERR "aic32x4: invalid frequency to set DAI system clock\n");
3191d471cd1SJavier Martin 	return -EINVAL;
3201d471cd1SJavier Martin }
3211d471cd1SJavier Martin 
3221d471cd1SJavier Martin static int aic32x4_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
3231d471cd1SJavier Martin {
3241d471cd1SJavier Martin 	struct snd_soc_codec *codec = codec_dai->codec;
3251d471cd1SJavier Martin 	u8 iface_reg_1;
3261d471cd1SJavier Martin 	u8 iface_reg_2;
3271d471cd1SJavier Martin 	u8 iface_reg_3;
3281d471cd1SJavier Martin 
3291d471cd1SJavier Martin 	iface_reg_1 = snd_soc_read(codec, AIC32X4_IFACE1);
3301d471cd1SJavier Martin 	iface_reg_1 = iface_reg_1 & ~(3 << 6 | 3 << 2);
3311d471cd1SJavier Martin 	iface_reg_2 = snd_soc_read(codec, AIC32X4_IFACE2);
3321d471cd1SJavier Martin 	iface_reg_2 = 0;
3331d471cd1SJavier Martin 	iface_reg_3 = snd_soc_read(codec, AIC32X4_IFACE3);
3341d471cd1SJavier Martin 	iface_reg_3 = iface_reg_3 & ~(1 << 3);
3351d471cd1SJavier Martin 
3361d471cd1SJavier Martin 	/* set master/slave audio interface */
3371d471cd1SJavier Martin 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
3381d471cd1SJavier Martin 	case SND_SOC_DAIFMT_CBM_CFM:
3391d471cd1SJavier Martin 		iface_reg_1 |= AIC32X4_BCLKMASTER | AIC32X4_WCLKMASTER;
3401d471cd1SJavier Martin 		break;
3411d471cd1SJavier Martin 	case SND_SOC_DAIFMT_CBS_CFS:
3421d471cd1SJavier Martin 		break;
3431d471cd1SJavier Martin 	default:
3441d471cd1SJavier Martin 		printk(KERN_ERR "aic32x4: invalid DAI master/slave interface\n");
3451d471cd1SJavier Martin 		return -EINVAL;
3461d471cd1SJavier Martin 	}
3471d471cd1SJavier Martin 
3481d471cd1SJavier Martin 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
3491d471cd1SJavier Martin 	case SND_SOC_DAIFMT_I2S:
3501d471cd1SJavier Martin 		break;
3511d471cd1SJavier Martin 	case SND_SOC_DAIFMT_DSP_A:
3521d471cd1SJavier Martin 		iface_reg_1 |= (AIC32X4_DSP_MODE << AIC32X4_PLLJ_SHIFT);
3531d471cd1SJavier Martin 		iface_reg_3 |= (1 << 3); /* invert bit clock */
3541d471cd1SJavier Martin 		iface_reg_2 = 0x01; /* add offset 1 */
3551d471cd1SJavier Martin 		break;
3561d471cd1SJavier Martin 	case SND_SOC_DAIFMT_DSP_B:
3571d471cd1SJavier Martin 		iface_reg_1 |= (AIC32X4_DSP_MODE << AIC32X4_PLLJ_SHIFT);
3581d471cd1SJavier Martin 		iface_reg_3 |= (1 << 3); /* invert bit clock */
3591d471cd1SJavier Martin 		break;
3601d471cd1SJavier Martin 	case SND_SOC_DAIFMT_RIGHT_J:
3611d471cd1SJavier Martin 		iface_reg_1 |=
3621d471cd1SJavier Martin 			(AIC32X4_RIGHT_JUSTIFIED_MODE << AIC32X4_PLLJ_SHIFT);
3631d471cd1SJavier Martin 		break;
3641d471cd1SJavier Martin 	case SND_SOC_DAIFMT_LEFT_J:
3651d471cd1SJavier Martin 		iface_reg_1 |=
3661d471cd1SJavier Martin 			(AIC32X4_LEFT_JUSTIFIED_MODE << AIC32X4_PLLJ_SHIFT);
3671d471cd1SJavier Martin 		break;
3681d471cd1SJavier Martin 	default:
3691d471cd1SJavier Martin 		printk(KERN_ERR "aic32x4: invalid DAI interface format\n");
3701d471cd1SJavier Martin 		return -EINVAL;
3711d471cd1SJavier Martin 	}
3721d471cd1SJavier Martin 
3731d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_IFACE1, iface_reg_1);
3741d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_IFACE2, iface_reg_2);
3751d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_IFACE3, iface_reg_3);
3761d471cd1SJavier Martin 	return 0;
3771d471cd1SJavier Martin }
3781d471cd1SJavier Martin 
3791d471cd1SJavier Martin static int aic32x4_hw_params(struct snd_pcm_substream *substream,
3801d471cd1SJavier Martin 			     struct snd_pcm_hw_params *params,
3811d471cd1SJavier Martin 			     struct snd_soc_dai *dai)
3821d471cd1SJavier Martin {
3831d471cd1SJavier Martin 	struct snd_soc_codec *codec = dai->codec;
3841d471cd1SJavier Martin 	struct aic32x4_priv *aic32x4 = snd_soc_codec_get_drvdata(codec);
3851d471cd1SJavier Martin 	u8 data;
3861d471cd1SJavier Martin 	int i;
3871d471cd1SJavier Martin 
3881d471cd1SJavier Martin 	i = aic32x4_get_divs(aic32x4->sysclk, params_rate(params));
3891d471cd1SJavier Martin 	if (i < 0) {
3901d471cd1SJavier Martin 		printk(KERN_ERR "aic32x4: sampling rate not supported\n");
3911d471cd1SJavier Martin 		return i;
3921d471cd1SJavier Martin 	}
3931d471cd1SJavier Martin 
3941d471cd1SJavier Martin 	/* Use PLL as CODEC_CLKIN and DAC_MOD_CLK as BDIV_CLKIN */
3951d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_CLKMUX, AIC32X4_PLLCLKIN);
3961d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_IFACE3, AIC32X4_DACMOD2BCLK);
3971d471cd1SJavier Martin 
3981d471cd1SJavier Martin 	/* We will fix R value to 1 and will make P & J=K.D as varialble */
3991d471cd1SJavier Martin 	data = snd_soc_read(codec, AIC32X4_PLLPR);
4001d471cd1SJavier Martin 	data &= ~(7 << 4);
4011d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_PLLPR,
4021d471cd1SJavier Martin 		      (data | (aic32x4_divs[i].p_val << 4) | 0x01));
4031d471cd1SJavier Martin 
4041d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_PLLJ, aic32x4_divs[i].pll_j);
4051d471cd1SJavier Martin 
4061d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_PLLDMSB, (aic32x4_divs[i].pll_d >> 8));
4071d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_PLLDLSB,
4081d471cd1SJavier Martin 		      (aic32x4_divs[i].pll_d & 0xff));
4091d471cd1SJavier Martin 
4101d471cd1SJavier Martin 	/* NDAC divider value */
4111d471cd1SJavier Martin 	data = snd_soc_read(codec, AIC32X4_NDAC);
4121d471cd1SJavier Martin 	data &= ~(0x7f);
4131d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_NDAC, data | aic32x4_divs[i].ndac);
4141d471cd1SJavier Martin 
4151d471cd1SJavier Martin 	/* MDAC divider value */
4161d471cd1SJavier Martin 	data = snd_soc_read(codec, AIC32X4_MDAC);
4171d471cd1SJavier Martin 	data &= ~(0x7f);
4181d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_MDAC, data | aic32x4_divs[i].mdac);
4191d471cd1SJavier Martin 
4201d471cd1SJavier Martin 	/* DOSR MSB & LSB values */
4211d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_DOSRMSB, aic32x4_divs[i].dosr >> 8);
4221d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_DOSRLSB,
4231d471cd1SJavier Martin 		      (aic32x4_divs[i].dosr & 0xff));
4241d471cd1SJavier Martin 
4251d471cd1SJavier Martin 	/* NADC divider value */
4261d471cd1SJavier Martin 	data = snd_soc_read(codec, AIC32X4_NADC);
4271d471cd1SJavier Martin 	data &= ~(0x7f);
4281d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_NADC, data | aic32x4_divs[i].nadc);
4291d471cd1SJavier Martin 
4301d471cd1SJavier Martin 	/* MADC divider value */
4311d471cd1SJavier Martin 	data = snd_soc_read(codec, AIC32X4_MADC);
4321d471cd1SJavier Martin 	data &= ~(0x7f);
4331d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_MADC, data | aic32x4_divs[i].madc);
4341d471cd1SJavier Martin 
4351d471cd1SJavier Martin 	/* AOSR value */
4361d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_AOSR, aic32x4_divs[i].aosr);
4371d471cd1SJavier Martin 
4381d471cd1SJavier Martin 	/* BCLK N divider */
4391d471cd1SJavier Martin 	data = snd_soc_read(codec, AIC32X4_BCLKN);
4401d471cd1SJavier Martin 	data &= ~(0x7f);
4411d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_BCLKN, data | aic32x4_divs[i].blck_N);
4421d471cd1SJavier Martin 
4431d471cd1SJavier Martin 	data = snd_soc_read(codec, AIC32X4_IFACE1);
4441d471cd1SJavier Martin 	data = data & ~(3 << 4);
4451d471cd1SJavier Martin 	switch (params_format(params)) {
4461d471cd1SJavier Martin 	case SNDRV_PCM_FORMAT_S16_LE:
4471d471cd1SJavier Martin 		break;
4481d471cd1SJavier Martin 	case SNDRV_PCM_FORMAT_S20_3LE:
4491d471cd1SJavier Martin 		data |= (AIC32X4_WORD_LEN_20BITS << AIC32X4_DOSRMSB_SHIFT);
4501d471cd1SJavier Martin 		break;
4511d471cd1SJavier Martin 	case SNDRV_PCM_FORMAT_S24_LE:
4521d471cd1SJavier Martin 		data |= (AIC32X4_WORD_LEN_24BITS << AIC32X4_DOSRMSB_SHIFT);
4531d471cd1SJavier Martin 		break;
4541d471cd1SJavier Martin 	case SNDRV_PCM_FORMAT_S32_LE:
4551d471cd1SJavier Martin 		data |= (AIC32X4_WORD_LEN_32BITS << AIC32X4_DOSRMSB_SHIFT);
4561d471cd1SJavier Martin 		break;
4571d471cd1SJavier Martin 	}
4581d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_IFACE1, data);
4591d471cd1SJavier Martin 
460b44aa40fSMarkus Pargmann 	if (params_channels(params) == 1) {
461b44aa40fSMarkus Pargmann 		data = AIC32X4_RDAC2LCHN | AIC32X4_LDAC2LCHN;
462b44aa40fSMarkus Pargmann 	} else {
463b44aa40fSMarkus Pargmann 		if (aic32x4->swapdacs)
464b44aa40fSMarkus Pargmann 			data = AIC32X4_RDAC2LCHN | AIC32X4_LDAC2RCHN;
465b44aa40fSMarkus Pargmann 		else
466b44aa40fSMarkus Pargmann 			data = AIC32X4_LDAC2LCHN | AIC32X4_RDAC2RCHN;
467b44aa40fSMarkus Pargmann 	}
468b44aa40fSMarkus Pargmann 	snd_soc_update_bits(codec, AIC32X4_DACSETUP, AIC32X4_DAC_CHAN_MASK,
469b44aa40fSMarkus Pargmann 			data);
470b44aa40fSMarkus Pargmann 
4711d471cd1SJavier Martin 	return 0;
4721d471cd1SJavier Martin }
4731d471cd1SJavier Martin 
4741d471cd1SJavier Martin static int aic32x4_mute(struct snd_soc_dai *dai, int mute)
4751d471cd1SJavier Martin {
4761d471cd1SJavier Martin 	struct snd_soc_codec *codec = dai->codec;
4771d471cd1SJavier Martin 	u8 dac_reg;
4781d471cd1SJavier Martin 
4791d471cd1SJavier Martin 	dac_reg = snd_soc_read(codec, AIC32X4_DACMUTE) & ~AIC32X4_MUTEON;
4801d471cd1SJavier Martin 	if (mute)
4811d471cd1SJavier Martin 		snd_soc_write(codec, AIC32X4_DACMUTE, dac_reg | AIC32X4_MUTEON);
4821d471cd1SJavier Martin 	else
4831d471cd1SJavier Martin 		snd_soc_write(codec, AIC32X4_DACMUTE, dac_reg);
4841d471cd1SJavier Martin 	return 0;
4851d471cd1SJavier Martin }
4861d471cd1SJavier Martin 
4871d471cd1SJavier Martin static int aic32x4_set_bias_level(struct snd_soc_codec *codec,
4881d471cd1SJavier Martin 				  enum snd_soc_bias_level level)
4891d471cd1SJavier Martin {
4901d471cd1SJavier Martin 	switch (level) {
4911d471cd1SJavier Martin 	case SND_SOC_BIAS_ON:
4921d471cd1SJavier Martin 		/* Switch on PLL */
493bc6ae96aSAxel Lin 		snd_soc_update_bits(codec, AIC32X4_PLLPR,
494bc6ae96aSAxel Lin 				    AIC32X4_PLLEN, AIC32X4_PLLEN);
4951d471cd1SJavier Martin 
4961d471cd1SJavier Martin 		/* Switch on NDAC Divider */
497bc6ae96aSAxel Lin 		snd_soc_update_bits(codec, AIC32X4_NDAC,
498bc6ae96aSAxel Lin 				    AIC32X4_NDACEN, AIC32X4_NDACEN);
4991d471cd1SJavier Martin 
5001d471cd1SJavier Martin 		/* Switch on MDAC Divider */
501bc6ae96aSAxel Lin 		snd_soc_update_bits(codec, AIC32X4_MDAC,
502bc6ae96aSAxel Lin 				    AIC32X4_MDACEN, AIC32X4_MDACEN);
5031d471cd1SJavier Martin 
5041d471cd1SJavier Martin 		/* Switch on NADC Divider */
505bc6ae96aSAxel Lin 		snd_soc_update_bits(codec, AIC32X4_NADC,
506bc6ae96aSAxel Lin 				    AIC32X4_NADCEN, AIC32X4_NADCEN);
5071d471cd1SJavier Martin 
5081d471cd1SJavier Martin 		/* Switch on MADC Divider */
509bc6ae96aSAxel Lin 		snd_soc_update_bits(codec, AIC32X4_MADC,
510bc6ae96aSAxel Lin 				    AIC32X4_MADCEN, AIC32X4_MADCEN);
5111d471cd1SJavier Martin 
5121d471cd1SJavier Martin 		/* Switch on BCLK_N Divider */
513bc6ae96aSAxel Lin 		snd_soc_update_bits(codec, AIC32X4_BCLKN,
514bc6ae96aSAxel Lin 				    AIC32X4_BCLKEN, AIC32X4_BCLKEN);
5151d471cd1SJavier Martin 		break;
5161d471cd1SJavier Martin 	case SND_SOC_BIAS_PREPARE:
5171d471cd1SJavier Martin 		break;
5181d471cd1SJavier Martin 	case SND_SOC_BIAS_STANDBY:
5191d471cd1SJavier Martin 		/* Switch off PLL */
520bc6ae96aSAxel Lin 		snd_soc_update_bits(codec, AIC32X4_PLLPR,
521bc6ae96aSAxel Lin 				    AIC32X4_PLLEN, 0);
5221d471cd1SJavier Martin 
5231d471cd1SJavier Martin 		/* Switch off NDAC Divider */
524bc6ae96aSAxel Lin 		snd_soc_update_bits(codec, AIC32X4_NDAC,
525bc6ae96aSAxel Lin 				    AIC32X4_NDACEN, 0);
5261d471cd1SJavier Martin 
5271d471cd1SJavier Martin 		/* Switch off MDAC Divider */
528bc6ae96aSAxel Lin 		snd_soc_update_bits(codec, AIC32X4_MDAC,
529bc6ae96aSAxel Lin 				    AIC32X4_MDACEN, 0);
5301d471cd1SJavier Martin 
5311d471cd1SJavier Martin 		/* Switch off NADC Divider */
532bc6ae96aSAxel Lin 		snd_soc_update_bits(codec, AIC32X4_NADC,
533bc6ae96aSAxel Lin 				    AIC32X4_NADCEN, 0);
5341d471cd1SJavier Martin 
5351d471cd1SJavier Martin 		/* Switch off MADC Divider */
536bc6ae96aSAxel Lin 		snd_soc_update_bits(codec, AIC32X4_MADC,
537bc6ae96aSAxel Lin 				    AIC32X4_MADCEN, 0);
5381d471cd1SJavier Martin 
5391d471cd1SJavier Martin 		/* Switch off BCLK_N Divider */
540bc6ae96aSAxel Lin 		snd_soc_update_bits(codec, AIC32X4_BCLKN,
541bc6ae96aSAxel Lin 				    AIC32X4_BCLKEN, 0);
5421d471cd1SJavier Martin 		break;
5431d471cd1SJavier Martin 	case SND_SOC_BIAS_OFF:
5441d471cd1SJavier Martin 		break;
5451d471cd1SJavier Martin 	}
54620d66065SMark Brown 	codec->dapm.bias_level = level;
5471d471cd1SJavier Martin 	return 0;
5481d471cd1SJavier Martin }
5491d471cd1SJavier Martin 
5501d471cd1SJavier Martin #define AIC32X4_RATES	SNDRV_PCM_RATE_8000_48000
5511d471cd1SJavier Martin #define AIC32X4_FORMATS	(SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE \
5521d471cd1SJavier Martin 			 | SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
5531d471cd1SJavier Martin 
55485e7652dSLars-Peter Clausen static const struct snd_soc_dai_ops aic32x4_ops = {
5551d471cd1SJavier Martin 	.hw_params = aic32x4_hw_params,
5561d471cd1SJavier Martin 	.digital_mute = aic32x4_mute,
5571d471cd1SJavier Martin 	.set_fmt = aic32x4_set_dai_fmt,
5581d471cd1SJavier Martin 	.set_sysclk = aic32x4_set_dai_sysclk,
5591d471cd1SJavier Martin };
5601d471cd1SJavier Martin 
5611d471cd1SJavier Martin static struct snd_soc_dai_driver aic32x4_dai = {
5621d471cd1SJavier Martin 	.name = "tlv320aic32x4-hifi",
5631d471cd1SJavier Martin 	.playback = {
5641d471cd1SJavier Martin 		     .stream_name = "Playback",
5651d471cd1SJavier Martin 		     .channels_min = 1,
5661d471cd1SJavier Martin 		     .channels_max = 2,
5671d471cd1SJavier Martin 		     .rates = AIC32X4_RATES,
5681d471cd1SJavier Martin 		     .formats = AIC32X4_FORMATS,},
5691d471cd1SJavier Martin 	.capture = {
5701d471cd1SJavier Martin 		    .stream_name = "Capture",
5711d471cd1SJavier Martin 		    .channels_min = 1,
5721d471cd1SJavier Martin 		    .channels_max = 2,
5731d471cd1SJavier Martin 		    .rates = AIC32X4_RATES,
5741d471cd1SJavier Martin 		    .formats = AIC32X4_FORMATS,},
5751d471cd1SJavier Martin 	.ops = &aic32x4_ops,
5761d471cd1SJavier Martin 	.symmetric_rates = 1,
5771d471cd1SJavier Martin };
5781d471cd1SJavier Martin 
57984b315eeSLars-Peter Clausen static int aic32x4_suspend(struct snd_soc_codec *codec)
5801d471cd1SJavier Martin {
5811d471cd1SJavier Martin 	aic32x4_set_bias_level(codec, SND_SOC_BIAS_OFF);
5821d471cd1SJavier Martin 	return 0;
5831d471cd1SJavier Martin }
5841d471cd1SJavier Martin 
5851d471cd1SJavier Martin static int aic32x4_resume(struct snd_soc_codec *codec)
5861d471cd1SJavier Martin {
5871d471cd1SJavier Martin 	aic32x4_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
5881d471cd1SJavier Martin 	return 0;
5891d471cd1SJavier Martin }
5901d471cd1SJavier Martin 
5911d471cd1SJavier Martin static int aic32x4_probe(struct snd_soc_codec *codec)
5921d471cd1SJavier Martin {
5931d471cd1SJavier Martin 	struct aic32x4_priv *aic32x4 = snd_soc_codec_get_drvdata(codec);
5941d471cd1SJavier Martin 	u32 tmp_reg;
5951d471cd1SJavier Martin 
5964d208ca4SMark Brown 	snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
5971d471cd1SJavier Martin 
598a74ab512SMarkus Pargmann 	if (gpio_is_valid(aic32x4->rstn_gpio)) {
5991858fe97SJavier Martin 		ndelay(10);
6001858fe97SJavier Martin 		gpio_set_value(aic32x4->rstn_gpio, 1);
6011858fe97SJavier Martin 	}
6021858fe97SJavier Martin 
6031d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_RESET, 0x01);
6041d471cd1SJavier Martin 
6051d471cd1SJavier Martin 	/* Power platform configuration */
6061d471cd1SJavier Martin 	if (aic32x4->power_cfg & AIC32X4_PWR_MICBIAS_2075_LDOIN) {
6071d471cd1SJavier Martin 		snd_soc_write(codec, AIC32X4_MICBIAS, AIC32X4_MICBIAS_LDOIN |
6081d471cd1SJavier Martin 						      AIC32X4_MICBIAS_2075V);
6091d471cd1SJavier Martin 	}
6101d471cd1SJavier Martin 	if (aic32x4->power_cfg & AIC32X4_PWR_AVDD_DVDD_WEAK_DISABLE) {
6111d471cd1SJavier Martin 		snd_soc_write(codec, AIC32X4_PWRCFG, AIC32X4_AVDDWEAKDISABLE);
6121d471cd1SJavier Martin 	}
6130c93a167SWolfram Sang 
6140c93a167SWolfram Sang 	tmp_reg = (aic32x4->power_cfg & AIC32X4_PWR_AIC32X4_LDO_ENABLE) ?
6150c93a167SWolfram Sang 			AIC32X4_LDOCTLEN : 0;
6160c93a167SWolfram Sang 	snd_soc_write(codec, AIC32X4_LDOCTL, tmp_reg);
6170c93a167SWolfram Sang 
6181d471cd1SJavier Martin 	tmp_reg = snd_soc_read(codec, AIC32X4_CMMODE);
6191d471cd1SJavier Martin 	if (aic32x4->power_cfg & AIC32X4_PWR_CMMODE_LDOIN_RANGE_18_36) {
6201d471cd1SJavier Martin 		tmp_reg |= AIC32X4_LDOIN_18_36;
6211d471cd1SJavier Martin 	}
6221d471cd1SJavier Martin 	if (aic32x4->power_cfg & AIC32X4_PWR_CMMODE_HP_LDOIN_POWERED) {
6231d471cd1SJavier Martin 		tmp_reg |= AIC32X4_LDOIN2HP;
6241d471cd1SJavier Martin 	}
6251d471cd1SJavier Martin 	snd_soc_write(codec, AIC32X4_CMMODE, tmp_reg);
6261d471cd1SJavier Martin 
6271d471cd1SJavier Martin 	/* Mic PGA routing */
628609e6025SMarkus Pargmann 	if (aic32x4->micpga_routing & AIC32X4_MICPGA_ROUTE_LMIC_IN2R_10K)
6291d471cd1SJavier Martin 		snd_soc_write(codec, AIC32X4_LMICPGANIN, AIC32X4_LMICPGANIN_IN2R_10K);
630609e6025SMarkus Pargmann 	else
631609e6025SMarkus Pargmann 		snd_soc_write(codec, AIC32X4_LMICPGANIN, AIC32X4_LMICPGANIN_CM1L_10K);
632609e6025SMarkus Pargmann 	if (aic32x4->micpga_routing & AIC32X4_MICPGA_ROUTE_RMIC_IN1L_10K)
6331d471cd1SJavier Martin 		snd_soc_write(codec, AIC32X4_RMICPGANIN, AIC32X4_RMICPGANIN_IN1L_10K);
634609e6025SMarkus Pargmann 	else
635609e6025SMarkus Pargmann 		snd_soc_write(codec, AIC32X4_RMICPGANIN, AIC32X4_RMICPGANIN_CM1R_10K);
6361d471cd1SJavier Martin 
6371d471cd1SJavier Martin 	aic32x4_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
6381d471cd1SJavier Martin 
639a405387cSJavier Martin 	/*
640a405387cSJavier Martin 	 * Workaround: for an unknown reason, the ADC needs to be powered up
641a405387cSJavier Martin 	 * and down for the first capture to work properly. It seems related to
642a405387cSJavier Martin 	 * a HW BUG or some kind of behavior not documented in the datasheet.
643a405387cSJavier Martin 	 */
644a405387cSJavier Martin 	tmp_reg = snd_soc_read(codec, AIC32X4_ADCSETUP);
645a405387cSJavier Martin 	snd_soc_write(codec, AIC32X4_ADCSETUP, tmp_reg |
646a405387cSJavier Martin 				AIC32X4_LADC_EN | AIC32X4_RADC_EN);
647a405387cSJavier Martin 	snd_soc_write(codec, AIC32X4_ADCSETUP, tmp_reg);
648a405387cSJavier Martin 
6491d471cd1SJavier Martin 	return 0;
6501d471cd1SJavier Martin }
6511d471cd1SJavier Martin 
6521d471cd1SJavier Martin static int aic32x4_remove(struct snd_soc_codec *codec)
6531d471cd1SJavier Martin {
6541d471cd1SJavier Martin 	aic32x4_set_bias_level(codec, SND_SOC_BIAS_OFF);
6551d471cd1SJavier Martin 	return 0;
6561d471cd1SJavier Martin }
6571d471cd1SJavier Martin 
6581d471cd1SJavier Martin static struct snd_soc_codec_driver soc_codec_dev_aic32x4 = {
6591d471cd1SJavier Martin 	.probe = aic32x4_probe,
6601d471cd1SJavier Martin 	.remove = aic32x4_remove,
6611d471cd1SJavier Martin 	.suspend = aic32x4_suspend,
6621d471cd1SJavier Martin 	.resume = aic32x4_resume,
6631d471cd1SJavier Martin 	.set_bias_level = aic32x4_set_bias_level,
664aac97b5fSLars-Peter Clausen 
665aac97b5fSLars-Peter Clausen 	.controls = aic32x4_snd_controls,
666aac97b5fSLars-Peter Clausen 	.num_controls = ARRAY_SIZE(aic32x4_snd_controls),
667aac97b5fSLars-Peter Clausen 	.dapm_widgets = aic32x4_dapm_widgets,
668aac97b5fSLars-Peter Clausen 	.num_dapm_widgets = ARRAY_SIZE(aic32x4_dapm_widgets),
669aac97b5fSLars-Peter Clausen 	.dapm_routes = aic32x4_dapm_routes,
670aac97b5fSLars-Peter Clausen 	.num_dapm_routes = ARRAY_SIZE(aic32x4_dapm_routes),
6711d471cd1SJavier Martin };
6721d471cd1SJavier Martin 
673*4d16700dSMarkus Pargmann static int aic32x4_parse_dt(struct aic32x4_priv *aic32x4,
674*4d16700dSMarkus Pargmann 		struct device_node *np)
675*4d16700dSMarkus Pargmann {
676*4d16700dSMarkus Pargmann 	aic32x4->swapdacs = false;
677*4d16700dSMarkus Pargmann 	aic32x4->micpga_routing = 0;
678*4d16700dSMarkus Pargmann 	aic32x4->rstn_gpio = of_get_named_gpio(np, "reset-gpios", 0);
679*4d16700dSMarkus Pargmann 
680*4d16700dSMarkus Pargmann 	return 0;
681*4d16700dSMarkus Pargmann }
682*4d16700dSMarkus Pargmann 
6837a79e94eSBill Pemberton static int aic32x4_i2c_probe(struct i2c_client *i2c,
6841d471cd1SJavier Martin 			     const struct i2c_device_id *id)
6851d471cd1SJavier Martin {
6861d471cd1SJavier Martin 	struct aic32x4_pdata *pdata = i2c->dev.platform_data;
6871d471cd1SJavier Martin 	struct aic32x4_priv *aic32x4;
688*4d16700dSMarkus Pargmann 	struct device_node *np = i2c->dev.of_node;
6891d471cd1SJavier Martin 	int ret;
6901d471cd1SJavier Martin 
691658ecf77SAxel Lin 	aic32x4 = devm_kzalloc(&i2c->dev, sizeof(struct aic32x4_priv),
692658ecf77SAxel Lin 			       GFP_KERNEL);
6931d471cd1SJavier Martin 	if (aic32x4 == NULL)
6941d471cd1SJavier Martin 		return -ENOMEM;
6951d471cd1SJavier Martin 
6964d208ca4SMark Brown 	aic32x4->regmap = devm_regmap_init_i2c(i2c, &aic32x4_regmap);
6974d208ca4SMark Brown 	if (IS_ERR(aic32x4->regmap))
6984d208ca4SMark Brown 		return PTR_ERR(aic32x4->regmap);
6994d208ca4SMark Brown 
7001d471cd1SJavier Martin 	i2c_set_clientdata(i2c, aic32x4);
7011d471cd1SJavier Martin 
7021d471cd1SJavier Martin 	if (pdata) {
7031d471cd1SJavier Martin 		aic32x4->power_cfg = pdata->power_cfg;
7041d471cd1SJavier Martin 		aic32x4->swapdacs = pdata->swapdacs;
7051d471cd1SJavier Martin 		aic32x4->micpga_routing = pdata->micpga_routing;
7061858fe97SJavier Martin 		aic32x4->rstn_gpio = pdata->rstn_gpio;
707*4d16700dSMarkus Pargmann 	} else if (np) {
708*4d16700dSMarkus Pargmann 		ret = aic32x4_parse_dt(aic32x4, np);
709*4d16700dSMarkus Pargmann 		if (ret) {
710*4d16700dSMarkus Pargmann 			dev_err(&i2c->dev, "Failed to parse DT node\n");
711*4d16700dSMarkus Pargmann 			return ret;
712*4d16700dSMarkus Pargmann 		}
7131d471cd1SJavier Martin 	} else {
7141d471cd1SJavier Martin 		aic32x4->power_cfg = 0;
7151d471cd1SJavier Martin 		aic32x4->swapdacs = false;
7161d471cd1SJavier Martin 		aic32x4->micpga_routing = 0;
7171858fe97SJavier Martin 		aic32x4->rstn_gpio = -1;
7181d471cd1SJavier Martin 	}
7191d471cd1SJavier Martin 
720a74ab512SMarkus Pargmann 	if (gpio_is_valid(aic32x4->rstn_gpio)) {
721752b7764SMark Brown 		ret = devm_gpio_request_one(&i2c->dev, aic32x4->rstn_gpio,
722752b7764SMark Brown 				GPIOF_OUT_INIT_LOW, "tlv320aic32x4 rstn");
723752b7764SMark Brown 		if (ret != 0)
724752b7764SMark Brown 			return ret;
725752b7764SMark Brown 	}
726752b7764SMark Brown 
7271d471cd1SJavier Martin 	ret = snd_soc_register_codec(&i2c->dev,
7281d471cd1SJavier Martin 			&soc_codec_dev_aic32x4, &aic32x4_dai, 1);
7291d471cd1SJavier Martin 	return ret;
7301d471cd1SJavier Martin }
7311d471cd1SJavier Martin 
7327a79e94eSBill Pemberton static int aic32x4_i2c_remove(struct i2c_client *client)
7331d471cd1SJavier Martin {
7341d471cd1SJavier Martin 	snd_soc_unregister_codec(&client->dev);
7351d471cd1SJavier Martin 	return 0;
7361d471cd1SJavier Martin }
7371d471cd1SJavier Martin 
7381d471cd1SJavier Martin static const struct i2c_device_id aic32x4_i2c_id[] = {
7391d471cd1SJavier Martin 	{ "tlv320aic32x4", 0 },
7401d471cd1SJavier Martin 	{ }
7411d471cd1SJavier Martin };
7421d471cd1SJavier Martin MODULE_DEVICE_TABLE(i2c, aic32x4_i2c_id);
7431d471cd1SJavier Martin 
744*4d16700dSMarkus Pargmann static const struct of_device_id aic32x4_of_id[] = {
745*4d16700dSMarkus Pargmann 	{ .compatible = "ti,tlv320aic32x4", },
746*4d16700dSMarkus Pargmann 	{ /* senitel */ }
747*4d16700dSMarkus Pargmann };
748*4d16700dSMarkus Pargmann MODULE_DEVICE_TABLE(of, aic32x4_of_id);
749*4d16700dSMarkus Pargmann 
7501d471cd1SJavier Martin static struct i2c_driver aic32x4_i2c_driver = {
7511d471cd1SJavier Martin 	.driver = {
7521d471cd1SJavier Martin 		.name = "tlv320aic32x4",
7531d471cd1SJavier Martin 		.owner = THIS_MODULE,
754*4d16700dSMarkus Pargmann 		.of_match_table = aic32x4_of_id,
7551d471cd1SJavier Martin 	},
7561d471cd1SJavier Martin 	.probe =    aic32x4_i2c_probe,
7577a79e94eSBill Pemberton 	.remove =   aic32x4_i2c_remove,
7581d471cd1SJavier Martin 	.id_table = aic32x4_i2c_id,
7591d471cd1SJavier Martin };
7601d471cd1SJavier Martin 
7613b09efd1SSachin Kamat module_i2c_driver(aic32x4_i2c_driver);
7621d471cd1SJavier Martin 
7631d471cd1SJavier Martin MODULE_DESCRIPTION("ASoC tlv320aic32x4 codec driver");
7641d471cd1SJavier Martin MODULE_AUTHOR("Javier Martin <javier.martin@vista-silicon.com>");
7651d471cd1SJavier Martin MODULE_LICENSE("GPL");
766