1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* 3 * rt715-sdca.h -- RT715 ALSA SoC audio driver header 4 * 5 * Copyright(c) 2020 Realtek Semiconductor Corp. 6 */ 7 8 #ifndef __RT715_SDCA_H__ 9 #define __RT715_SDCA_H__ 10 11 #include <linux/regmap.h> 12 #include <linux/soundwire/sdw.h> 13 #include <linux/soundwire/sdw_type.h> 14 #include <sound/soc.h> 15 #include <linux/workqueue.h> 16 #include <linux/device.h> 17 18 struct rt715_sdca_priv { 19 struct regmap *regmap; 20 struct regmap *mbq_regmap; 21 struct snd_soc_codec *codec; 22 struct sdw_slave *slave; 23 struct delayed_work adc_mute_work; 24 int dbg_nid; 25 int dbg_vid; 26 int dbg_payload; 27 enum sdw_slave_status status; 28 struct sdw_bus_params params; 29 bool hw_init; 30 bool first_init; 31 int l_is_unmute; 32 int r_is_unmute; 33 int hw_sdw_ver; 34 }; 35 36 struct rt715_sdw_stream_data { 37 struct sdw_stream_runtime *sdw_stream; 38 }; 39 40 /* MIPI Register */ 41 #define RT715_INT_CTRL 0x005a 42 #define RT715_INT_MASK 0x005e 43 44 /* NID */ 45 #define RT715_AUDIO_FUNCTION_GROUP 0x01 46 #define RT715_MIC_ADC 0x07 47 #define RT715_LINE_ADC 0x08 48 #define RT715_MIX_ADC 0x09 49 #define RT715_DMIC1 0x12 50 #define RT715_DMIC2 0x13 51 #define RT715_MIC1 0x18 52 #define RT715_MIC2 0x19 53 #define RT715_LINE1 0x1a 54 #define RT715_LINE2 0x1b 55 #define RT715_DMIC3 0x1d 56 #define RT715_DMIC4 0x29 57 #define RT715_VENDOR_REG 0x20 58 #define RT715_MUX_IN1 0x22 59 #define RT715_MUX_IN2 0x23 60 #define RT715_MUX_IN3 0x24 61 #define RT715_MUX_IN4 0x25 62 #define RT715_MIX_ADC2 0x27 63 #define RT715_INLINE_CMD 0x55 64 #define RT715_VENDOR_HDA_CTL 0x61 65 66 /* Index (NID:20h) */ 67 #define RT715_PRODUCT_NUM 0x0 68 #define RT715_IRQ_CTRL 0x2b 69 #define RT715_AD_FUNC_EN 0x36 70 #define RT715_REV_1 0x37 71 #define RT715_SDW_INPUT_SEL 0x39 72 #define RT715_EXT_DMIC_CLK_CTRL2 0x54 73 74 /* Index (NID:61h) */ 75 #define RT715_HDA_LEGACY_MUX_CTL1 0x00 76 77 /* SDCA (Function) */ 78 #define FUN_JACK_CODEC 0x01 79 #define FUN_MIC_ARRAY 0x02 80 #define FUN_HID 0x03 81 /* SDCA (Entity) */ 82 #define RT715_SDCA_ST_EN 0x00 83 #define RT715_SDCA_CS_FREQ_IND_EN 0x01 84 #define RT715_SDCA_FU_ADC8_9_VOL 0x02 85 #define RT715_SDCA_SMPU_TRIG_ST_EN 0x05 86 #define RT715_SDCA_FU_ADC10_11_VOL 0x06 87 #define RT715_SDCA_FU_ADC7_27_VOL 0x0a 88 #define RT715_SDCA_FU_AMIC_GAIN_EN 0x0c 89 #define RT715_SDCA_FU_DMIC_GAIN_EN 0x0e 90 #define RT715_SDCA_CX_CLK_SEL_EN 0x10 91 #define RT715_SDCA_CREQ_POW_EN 0x18 92 /* SDCA (Control) */ 93 #define RT715_SDCA_ST_CTRL 0x00 94 #define RT715_SDCA_CX_CLK_SEL_CTRL 0x01 95 #define RT715_SDCA_REQ_POW_CTRL 0x01 96 #define RT715_SDCA_FU_MUTE_CTRL 0x01 97 #define RT715_SDCA_FU_VOL_CTRL 0x02 98 #define RT715_SDCA_FU_DMIC_GAIN_CTRL 0x0b 99 #define RT715_SDCA_FREQ_IND_CTRL 0x10 100 #define RT715_SDCA_SMPU_TRIG_EN_CTRL 0x10 101 #define RT715_SDCA_SMPU_TRIG_ST_CTRL 0x11 102 /* SDCA (Channel) */ 103 #define CH_00 0x00 104 #define CH_01 0x01 105 #define CH_02 0x02 106 #define CH_03 0x03 107 #define CH_04 0x04 108 #define CH_05 0x05 109 #define CH_06 0x06 110 #define CH_07 0x07 111 #define CH_08 0x08 112 113 #define RT715_SDCA_DB_STEP 375 114 115 enum { 116 RT715_AIF1, 117 RT715_AIF2, 118 }; 119 120 int rt715_io_init(struct device *dev, struct sdw_slave *slave); 121 int rt715_init(struct device *dev, struct regmap *mbq_regmap, 122 struct regmap *regmap, struct sdw_slave *slave); 123 124 #endif /* __RT715_SDCA_H__ */ 125