1 // SPDX-License-Identifier: GPL-2.0-only 2 // 3 // rt5682-sdw.c -- RT5682 ALSA SoC audio component driver 4 // 5 // Copyright 2019 Realtek Semiconductor Corp. 6 // Author: Oder Chiou <oder_chiou@realtek.com> 7 // 8 9 #include <linux/module.h> 10 #include <linux/moduleparam.h> 11 #include <linux/init.h> 12 #include <linux/delay.h> 13 #include <linux/pm.h> 14 #include <linux/acpi.h> 15 #include <linux/pm_runtime.h> 16 #include <linux/regulator/consumer.h> 17 #include <linux/mutex.h> 18 #include <linux/soundwire/sdw.h> 19 #include <linux/soundwire/sdw_type.h> 20 #include <linux/soundwire/sdw_registers.h> 21 #include <sound/core.h> 22 #include <sound/pcm.h> 23 #include <sound/pcm_params.h> 24 #include <sound/jack.h> 25 #include <sound/sdw.h> 26 #include <sound/soc.h> 27 #include <sound/soc-dapm.h> 28 #include <sound/initval.h> 29 #include <sound/tlv.h> 30 31 #include "rt5682.h" 32 33 #define RT5682_SDW_ADDR_L 0x3000 34 #define RT5682_SDW_ADDR_H 0x3001 35 #define RT5682_SDW_DATA_L 0x3004 36 #define RT5682_SDW_DATA_H 0x3005 37 #define RT5682_SDW_CMD 0x3008 38 39 static int rt5682_sdw_read(void *context, unsigned int reg, unsigned int *val) 40 { 41 struct device *dev = context; 42 struct rt5682_priv *rt5682 = dev_get_drvdata(dev); 43 unsigned int data_l, data_h; 44 45 regmap_write(rt5682->sdw_regmap, RT5682_SDW_CMD, 0); 46 regmap_write(rt5682->sdw_regmap, RT5682_SDW_ADDR_H, (reg >> 8) & 0xff); 47 regmap_write(rt5682->sdw_regmap, RT5682_SDW_ADDR_L, (reg & 0xff)); 48 regmap_read(rt5682->sdw_regmap, RT5682_SDW_DATA_H, &data_h); 49 regmap_read(rt5682->sdw_regmap, RT5682_SDW_DATA_L, &data_l); 50 51 *val = (data_h << 8) | data_l; 52 53 dev_vdbg(dev, "[%s] %04x => %04x\n", __func__, reg, *val); 54 55 return 0; 56 } 57 58 static int rt5682_sdw_write(void *context, unsigned int reg, unsigned int val) 59 { 60 struct device *dev = context; 61 struct rt5682_priv *rt5682 = dev_get_drvdata(dev); 62 63 regmap_write(rt5682->sdw_regmap, RT5682_SDW_CMD, 1); 64 regmap_write(rt5682->sdw_regmap, RT5682_SDW_ADDR_H, (reg >> 8) & 0xff); 65 regmap_write(rt5682->sdw_regmap, RT5682_SDW_ADDR_L, (reg & 0xff)); 66 regmap_write(rt5682->sdw_regmap, RT5682_SDW_DATA_H, (val >> 8) & 0xff); 67 regmap_write(rt5682->sdw_regmap, RT5682_SDW_DATA_L, (val & 0xff)); 68 69 dev_vdbg(dev, "[%s] %04x <= %04x\n", __func__, reg, val); 70 71 return 0; 72 } 73 74 static const struct regmap_config rt5682_sdw_indirect_regmap = { 75 .reg_bits = 16, 76 .val_bits = 16, 77 .max_register = RT5682_I2C_MODE, 78 .volatile_reg = rt5682_volatile_register, 79 .readable_reg = rt5682_readable_register, 80 .cache_type = REGCACHE_MAPLE, 81 .reg_defaults = rt5682_reg, 82 .num_reg_defaults = RT5682_REG_NUM, 83 .use_single_read = true, 84 .use_single_write = true, 85 .reg_read = rt5682_sdw_read, 86 .reg_write = rt5682_sdw_write, 87 }; 88 89 static int rt5682_set_sdw_stream(struct snd_soc_dai *dai, void *sdw_stream, 90 int direction) 91 { 92 snd_soc_dai_dma_data_set(dai, direction, sdw_stream); 93 94 return 0; 95 } 96 97 static void rt5682_sdw_shutdown(struct snd_pcm_substream *substream, 98 struct snd_soc_dai *dai) 99 { 100 snd_soc_dai_set_dma_data(dai, substream, NULL); 101 } 102 103 static int rt5682_sdw_hw_params(struct snd_pcm_substream *substream, 104 struct snd_pcm_hw_params *params, 105 struct snd_soc_dai *dai) 106 { 107 struct snd_soc_component *component = dai->component; 108 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component); 109 struct sdw_stream_config stream_config = {0}; 110 struct sdw_port_config port_config = {0}; 111 struct sdw_stream_runtime *sdw_stream; 112 int retval; 113 unsigned int val_p = 0, val_c = 0, osr_p = 0, osr_c = 0; 114 115 dev_dbg(dai->dev, "%s %s", __func__, dai->name); 116 117 sdw_stream = snd_soc_dai_get_dma_data(dai, substream); 118 if (!sdw_stream) 119 return -ENOMEM; 120 121 if (!rt5682->slave) 122 return -EINVAL; 123 124 /* SoundWire specific configuration */ 125 snd_sdw_params_to_config(substream, params, &stream_config, &port_config); 126 127 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) 128 port_config.num = 1; 129 else 130 port_config.num = 2; 131 132 retval = sdw_stream_add_slave(rt5682->slave, &stream_config, 133 &port_config, 1, sdw_stream); 134 if (retval) { 135 dev_err(dai->dev, "%s: Unable to configure port\n", __func__); 136 return retval; 137 } 138 139 switch (params_rate(params)) { 140 case 48000: 141 val_p = RT5682_SDW_REF_1_48K; 142 val_c = RT5682_SDW_REF_2_48K; 143 break; 144 case 96000: 145 val_p = RT5682_SDW_REF_1_96K; 146 val_c = RT5682_SDW_REF_2_96K; 147 break; 148 case 192000: 149 val_p = RT5682_SDW_REF_1_192K; 150 val_c = RT5682_SDW_REF_2_192K; 151 break; 152 case 32000: 153 val_p = RT5682_SDW_REF_1_32K; 154 val_c = RT5682_SDW_REF_2_32K; 155 break; 156 case 24000: 157 val_p = RT5682_SDW_REF_1_24K; 158 val_c = RT5682_SDW_REF_2_24K; 159 break; 160 case 16000: 161 val_p = RT5682_SDW_REF_1_16K; 162 val_c = RT5682_SDW_REF_2_16K; 163 break; 164 case 12000: 165 val_p = RT5682_SDW_REF_1_12K; 166 val_c = RT5682_SDW_REF_2_12K; 167 break; 168 case 8000: 169 val_p = RT5682_SDW_REF_1_8K; 170 val_c = RT5682_SDW_REF_2_8K; 171 break; 172 case 44100: 173 val_p = RT5682_SDW_REF_1_44K; 174 val_c = RT5682_SDW_REF_2_44K; 175 break; 176 case 88200: 177 val_p = RT5682_SDW_REF_1_88K; 178 val_c = RT5682_SDW_REF_2_88K; 179 break; 180 case 176400: 181 val_p = RT5682_SDW_REF_1_176K; 182 val_c = RT5682_SDW_REF_2_176K; 183 break; 184 case 22050: 185 val_p = RT5682_SDW_REF_1_22K; 186 val_c = RT5682_SDW_REF_2_22K; 187 break; 188 case 11025: 189 val_p = RT5682_SDW_REF_1_11K; 190 val_c = RT5682_SDW_REF_2_11K; 191 break; 192 default: 193 return -EINVAL; 194 } 195 196 if (params_rate(params) <= 48000) { 197 osr_p = RT5682_DAC_OSR_D_8; 198 osr_c = RT5682_ADC_OSR_D_8; 199 } else if (params_rate(params) <= 96000) { 200 osr_p = RT5682_DAC_OSR_D_4; 201 osr_c = RT5682_ADC_OSR_D_4; 202 } else { 203 osr_p = RT5682_DAC_OSR_D_2; 204 osr_c = RT5682_ADC_OSR_D_2; 205 } 206 207 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) { 208 regmap_update_bits(rt5682->regmap, RT5682_SDW_REF_CLK, 209 RT5682_SDW_REF_1_MASK, val_p); 210 regmap_update_bits(rt5682->regmap, RT5682_ADDA_CLK_1, 211 RT5682_DAC_OSR_MASK, osr_p); 212 } else { 213 regmap_update_bits(rt5682->regmap, RT5682_SDW_REF_CLK, 214 RT5682_SDW_REF_2_MASK, val_c); 215 regmap_update_bits(rt5682->regmap, RT5682_ADDA_CLK_1, 216 RT5682_ADC_OSR_MASK, osr_c); 217 } 218 219 return retval; 220 } 221 222 static int rt5682_sdw_hw_free(struct snd_pcm_substream *substream, 223 struct snd_soc_dai *dai) 224 { 225 struct snd_soc_component *component = dai->component; 226 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component); 227 struct sdw_stream_runtime *sdw_stream = 228 snd_soc_dai_get_dma_data(dai, substream); 229 230 if (!rt5682->slave) 231 return -EINVAL; 232 233 sdw_stream_remove_slave(rt5682->slave, sdw_stream); 234 return 0; 235 } 236 237 static const struct snd_soc_dai_ops rt5682_sdw_ops = { 238 .hw_params = rt5682_sdw_hw_params, 239 .hw_free = rt5682_sdw_hw_free, 240 .set_stream = rt5682_set_sdw_stream, 241 .shutdown = rt5682_sdw_shutdown, 242 }; 243 244 static struct snd_soc_dai_driver rt5682_dai[] = { 245 { 246 .name = "rt5682-aif1", 247 .id = RT5682_AIF1, 248 .playback = { 249 .stream_name = "AIF1 Playback", 250 .channels_min = 1, 251 .channels_max = 2, 252 .rates = RT5682_STEREO_RATES, 253 .formats = RT5682_FORMATS, 254 }, 255 .capture = { 256 .stream_name = "AIF1 Capture", 257 .channels_min = 1, 258 .channels_max = 2, 259 .rates = RT5682_STEREO_RATES, 260 .formats = RT5682_FORMATS, 261 }, 262 .ops = &rt5682_aif1_dai_ops, 263 }, 264 { 265 .name = "rt5682-aif2", 266 .id = RT5682_AIF2, 267 .capture = { 268 .stream_name = "AIF2 Capture", 269 .channels_min = 1, 270 .channels_max = 2, 271 .rates = RT5682_STEREO_RATES, 272 .formats = RT5682_FORMATS, 273 }, 274 .ops = &rt5682_aif2_dai_ops, 275 }, 276 { 277 .name = "rt5682-sdw", 278 .id = RT5682_SDW, 279 .playback = { 280 .stream_name = "SDW Playback", 281 .channels_min = 1, 282 .channels_max = 2, 283 .rates = RT5682_STEREO_RATES, 284 .formats = RT5682_FORMATS, 285 }, 286 .capture = { 287 .stream_name = "SDW Capture", 288 .channels_min = 1, 289 .channels_max = 2, 290 .rates = RT5682_STEREO_RATES, 291 .formats = RT5682_FORMATS, 292 }, 293 .ops = &rt5682_sdw_ops, 294 }, 295 }; 296 297 static int rt5682_sdw_init(struct device *dev, struct regmap *regmap, 298 struct sdw_slave *slave) 299 { 300 struct rt5682_priv *rt5682; 301 int ret; 302 303 rt5682 = devm_kzalloc(dev, sizeof(*rt5682), GFP_KERNEL); 304 if (!rt5682) 305 return -ENOMEM; 306 307 dev_set_drvdata(dev, rt5682); 308 rt5682->slave = slave; 309 rt5682->sdw_regmap = regmap; 310 rt5682->is_sdw = true; 311 312 mutex_init(&rt5682->disable_irq_lock); 313 314 rt5682->regmap = devm_regmap_init(dev, NULL, dev, 315 &rt5682_sdw_indirect_regmap); 316 if (IS_ERR(rt5682->regmap)) { 317 ret = PTR_ERR(rt5682->regmap); 318 dev_err(dev, "%s: Failed to allocate register map: %d\n", 319 __func__, ret); 320 return ret; 321 } 322 323 324 ret = rt5682_get_ldo1(rt5682, dev); 325 if (ret) 326 return ret; 327 328 regcache_cache_only(rt5682->sdw_regmap, true); 329 regcache_cache_only(rt5682->regmap, true); 330 331 /* 332 * Mark hw_init to false 333 * HW init will be performed when device reports present 334 */ 335 rt5682->hw_init = false; 336 rt5682->first_hw_init = false; 337 338 mutex_init(&rt5682->calibrate_mutex); 339 INIT_DELAYED_WORK(&rt5682->jack_detect_work, 340 rt5682_jack_detect_handler); 341 342 ret = devm_snd_soc_register_component(dev, 343 &rt5682_soc_component_dev, 344 rt5682_dai, ARRAY_SIZE(rt5682_dai)); 345 if (ret < 0) 346 return ret; 347 348 /* set autosuspend parameters */ 349 pm_runtime_set_autosuspend_delay(dev, 3000); 350 pm_runtime_use_autosuspend(dev); 351 352 /* make sure the device does not suspend immediately */ 353 pm_runtime_mark_last_busy(dev); 354 355 pm_runtime_enable(dev); 356 357 /* important note: the device is NOT tagged as 'active' and will remain 358 * 'suspended' until the hardware is enumerated/initialized. This is required 359 * to make sure the ASoC framework use of pm_runtime_get_sync() does not silently 360 * fail with -EACCESS because of race conditions between card creation and enumeration 361 */ 362 363 dev_dbg(dev, "%s\n", __func__); 364 365 return ret; 366 } 367 368 static int rt5682_io_init(struct device *dev, struct sdw_slave *slave) 369 { 370 struct rt5682_priv *rt5682 = dev_get_drvdata(dev); 371 int ret = 0, loop = 10; 372 unsigned int val; 373 374 rt5682->disable_irq = false; 375 376 if (rt5682->hw_init) 377 return 0; 378 379 regcache_cache_only(rt5682->sdw_regmap, false); 380 regcache_cache_only(rt5682->regmap, false); 381 if (rt5682->first_hw_init) 382 regcache_cache_bypass(rt5682->regmap, true); 383 384 /* 385 * PM runtime status is marked as 'active' only when a Slave reports as Attached 386 */ 387 if (!rt5682->first_hw_init) 388 /* update count of parent 'active' children */ 389 pm_runtime_set_active(&slave->dev); 390 391 pm_runtime_get_noresume(&slave->dev); 392 393 while (loop > 0) { 394 regmap_read(rt5682->regmap, RT5682_DEVICE_ID, &val); 395 if (val == DEVICE_ID) 396 break; 397 dev_warn(dev, "Device with ID register %x is not rt5682\n", val); 398 usleep_range(30000, 30005); 399 loop--; 400 } 401 402 if (val != DEVICE_ID) { 403 dev_err(dev, "%s: Device with ID register %x is not rt5682\n", __func__, val); 404 ret = -ENODEV; 405 goto err_nodev; 406 } 407 408 rt5682_calibrate(rt5682); 409 410 if (rt5682->first_hw_init) { 411 regcache_cache_bypass(rt5682->regmap, false); 412 regcache_mark_dirty(rt5682->regmap); 413 regcache_sync(rt5682->regmap); 414 415 /* volatile registers */ 416 regmap_update_bits(rt5682->regmap, RT5682_CBJ_CTRL_2, 417 RT5682_EXT_JD_SRC, RT5682_EXT_JD_SRC_MANUAL); 418 419 goto reinit; 420 } 421 422 rt5682_apply_patch_list(rt5682, dev); 423 424 regmap_write(rt5682->regmap, RT5682_DEPOP_1, 0x0000); 425 426 regmap_update_bits(rt5682->regmap, RT5682_PWR_ANLG_1, 427 RT5682_LDO1_DVO_MASK | RT5682_HP_DRIVER_MASK, 428 RT5682_LDO1_DVO_12 | RT5682_HP_DRIVER_5X); 429 regmap_write(rt5682->regmap, RT5682_MICBIAS_2, 0x0080); 430 regmap_write(rt5682->regmap, RT5682_TEST_MODE_CTRL_1, 0x0000); 431 regmap_update_bits(rt5682->regmap, RT5682_BIAS_CUR_CTRL_8, 432 RT5682_HPA_CP_BIAS_CTRL_MASK, RT5682_HPA_CP_BIAS_3UA); 433 regmap_update_bits(rt5682->regmap, RT5682_CHARGE_PUMP_1, 434 RT5682_CP_CLK_HP_MASK, RT5682_CP_CLK_HP_300KHZ); 435 regmap_update_bits(rt5682->regmap, RT5682_HP_CHARGE_PUMP_1, 436 RT5682_PM_HP_MASK, RT5682_PM_HP_HV); 437 438 /* Soundwire */ 439 regmap_write(rt5682->regmap, RT5682_PLL2_INTERNAL, 0xa266); 440 regmap_write(rt5682->regmap, RT5682_PLL2_CTRL_1, 0x1700); 441 regmap_write(rt5682->regmap, RT5682_PLL2_CTRL_2, 0x0006); 442 regmap_write(rt5682->regmap, RT5682_PLL2_CTRL_3, 0x2600); 443 regmap_write(rt5682->regmap, RT5682_PLL2_CTRL_4, 0x0c8f); 444 regmap_write(rt5682->regmap, RT5682_PLL_TRACK_2, 0x3000); 445 regmap_write(rt5682->regmap, RT5682_PLL_TRACK_3, 0x4000); 446 regmap_update_bits(rt5682->regmap, RT5682_GLB_CLK, 447 RT5682_SCLK_SRC_MASK | RT5682_PLL2_SRC_MASK, 448 RT5682_SCLK_SRC_PLL2 | RT5682_PLL2_SRC_SDW); 449 450 regmap_update_bits(rt5682->regmap, RT5682_CBJ_CTRL_2, 451 RT5682_EXT_JD_SRC, RT5682_EXT_JD_SRC_MANUAL); 452 regmap_write(rt5682->regmap, RT5682_CBJ_CTRL_1, 0xd142); 453 regmap_update_bits(rt5682->regmap, RT5682_CBJ_CTRL_5, 0x0700, 0x0600); 454 regmap_update_bits(rt5682->regmap, RT5682_CBJ_CTRL_3, 455 RT5682_CBJ_IN_BUF_EN, RT5682_CBJ_IN_BUF_EN); 456 regmap_update_bits(rt5682->regmap, RT5682_SAR_IL_CMD_1, 457 RT5682_SAR_POW_MASK, RT5682_SAR_POW_EN); 458 regmap_update_bits(rt5682->regmap, RT5682_RC_CLK_CTRL, 459 RT5682_POW_IRQ | RT5682_POW_JDH | 460 RT5682_POW_ANA, RT5682_POW_IRQ | 461 RT5682_POW_JDH | RT5682_POW_ANA); 462 regmap_update_bits(rt5682->regmap, RT5682_PWR_ANLG_2, 463 RT5682_PWR_JDH, RT5682_PWR_JDH); 464 regmap_update_bits(rt5682->regmap, RT5682_IRQ_CTRL_2, 465 RT5682_JD1_EN_MASK | RT5682_JD1_IRQ_MASK, 466 RT5682_JD1_EN | RT5682_JD1_IRQ_PUL); 467 468 reinit: 469 mod_delayed_work(system_power_efficient_wq, 470 &rt5682->jack_detect_work, msecs_to_jiffies(250)); 471 472 /* Mark Slave initialization complete */ 473 rt5682->hw_init = true; 474 rt5682->first_hw_init = true; 475 476 err_nodev: 477 pm_runtime_put_autosuspend(&slave->dev); 478 479 dev_dbg(&slave->dev, "%s hw_init complete: %d\n", __func__, ret); 480 481 return ret; 482 } 483 484 static bool rt5682_sdw_readable_register(struct device *dev, unsigned int reg) 485 { 486 switch (reg) { 487 case 0x00e0: 488 case 0x00f0: 489 case 0x3000: 490 case 0x3001: 491 case 0x3004: 492 case 0x3005: 493 case 0x3008: 494 return true; 495 default: 496 return false; 497 } 498 } 499 500 static const struct regmap_config rt5682_sdw_regmap = { 501 .name = "sdw", 502 .reg_bits = 32, 503 .val_bits = 8, 504 .max_register = RT5682_I2C_MODE, 505 .readable_reg = rt5682_sdw_readable_register, 506 .cache_type = REGCACHE_NONE, 507 .use_single_read = true, 508 .use_single_write = true, 509 }; 510 511 static int rt5682_update_status(struct sdw_slave *slave, 512 enum sdw_slave_status status) 513 { 514 struct rt5682_priv *rt5682 = dev_get_drvdata(&slave->dev); 515 516 if (status == SDW_SLAVE_UNATTACHED) 517 rt5682->hw_init = false; 518 519 /* 520 * Perform initialization only if slave status is present and 521 * hw_init flag is false 522 */ 523 if (rt5682->hw_init || status != SDW_SLAVE_ATTACHED) 524 return 0; 525 526 /* perform I/O transfers required for Slave initialization */ 527 return rt5682_io_init(&slave->dev, slave); 528 } 529 530 static int rt5682_read_prop(struct sdw_slave *slave) 531 { 532 struct sdw_slave_prop *prop = &slave->prop; 533 int nval, i; 534 u32 bit; 535 unsigned long addr; 536 struct sdw_dpn_prop *dpn; 537 538 prop->scp_int1_mask = SDW_SCP_INT1_IMPL_DEF | SDW_SCP_INT1_BUS_CLASH | 539 SDW_SCP_INT1_PARITY; 540 prop->quirks = SDW_SLAVE_QUIRKS_INVALID_INITIAL_PARITY; 541 542 prop->paging_support = false; 543 544 /* first we need to allocate memory for set bits in port lists */ 545 prop->source_ports = 0x4; /* BITMAP: 00000100 */ 546 prop->sink_ports = 0x2; /* BITMAP: 00000010 */ 547 548 nval = hweight32(prop->source_ports); 549 prop->src_dpn_prop = devm_kcalloc(&slave->dev, nval, 550 sizeof(*prop->src_dpn_prop), 551 GFP_KERNEL); 552 if (!prop->src_dpn_prop) 553 return -ENOMEM; 554 555 i = 0; 556 dpn = prop->src_dpn_prop; 557 addr = prop->source_ports; 558 for_each_set_bit(bit, &addr, 32) { 559 dpn[i].num = bit; 560 dpn[i].type = SDW_DPN_FULL; 561 dpn[i].simple_ch_prep_sm = true; 562 dpn[i].ch_prep_timeout = 10; 563 i++; 564 } 565 566 /* do this again for sink now */ 567 nval = hweight32(prop->sink_ports); 568 prop->sink_dpn_prop = devm_kcalloc(&slave->dev, nval, 569 sizeof(*prop->sink_dpn_prop), 570 GFP_KERNEL); 571 if (!prop->sink_dpn_prop) 572 return -ENOMEM; 573 574 i = 0; 575 dpn = prop->sink_dpn_prop; 576 addr = prop->sink_ports; 577 for_each_set_bit(bit, &addr, 32) { 578 dpn[i].num = bit; 579 dpn[i].type = SDW_DPN_FULL; 580 dpn[i].simple_ch_prep_sm = true; 581 dpn[i].ch_prep_timeout = 10; 582 i++; 583 } 584 585 /* set the timeout values */ 586 prop->clk_stop_timeout = 20; 587 588 /* wake-up event */ 589 prop->wake_capable = 1; 590 591 return 0; 592 } 593 594 /* Bus clock frequency */ 595 #define RT5682_CLK_FREQ_9600000HZ 9600000 596 #define RT5682_CLK_FREQ_12000000HZ 12000000 597 #define RT5682_CLK_FREQ_6000000HZ 6000000 598 #define RT5682_CLK_FREQ_4800000HZ 4800000 599 #define RT5682_CLK_FREQ_2400000HZ 2400000 600 #define RT5682_CLK_FREQ_12288000HZ 12288000 601 602 static int rt5682_clock_config(struct device *dev) 603 { 604 struct rt5682_priv *rt5682 = dev_get_drvdata(dev); 605 unsigned int clk_freq, value; 606 607 clk_freq = (rt5682->params.curr_dr_freq >> 1); 608 609 switch (clk_freq) { 610 case RT5682_CLK_FREQ_12000000HZ: 611 value = 0x0; 612 break; 613 case RT5682_CLK_FREQ_6000000HZ: 614 value = 0x1; 615 break; 616 case RT5682_CLK_FREQ_9600000HZ: 617 value = 0x2; 618 break; 619 case RT5682_CLK_FREQ_4800000HZ: 620 value = 0x3; 621 break; 622 case RT5682_CLK_FREQ_2400000HZ: 623 value = 0x4; 624 break; 625 case RT5682_CLK_FREQ_12288000HZ: 626 value = 0x5; 627 break; 628 default: 629 return -EINVAL; 630 } 631 632 regmap_write(rt5682->sdw_regmap, 0xe0, value); 633 regmap_write(rt5682->sdw_regmap, 0xf0, value); 634 635 dev_dbg(dev, "%s complete, clk_freq=%d\n", __func__, clk_freq); 636 637 return 0; 638 } 639 640 static int rt5682_bus_config(struct sdw_slave *slave, 641 struct sdw_bus_params *params) 642 { 643 struct rt5682_priv *rt5682 = dev_get_drvdata(&slave->dev); 644 int ret; 645 646 memcpy(&rt5682->params, params, sizeof(*params)); 647 648 ret = rt5682_clock_config(&slave->dev); 649 if (ret < 0) 650 dev_err(&slave->dev, "%s: Invalid clk config", __func__); 651 652 return ret; 653 } 654 655 static int rt5682_interrupt_callback(struct sdw_slave *slave, 656 struct sdw_slave_intr_status *status) 657 { 658 struct rt5682_priv *rt5682 = dev_get_drvdata(&slave->dev); 659 660 dev_dbg(&slave->dev, 661 "%s control_port_stat=%x", __func__, status->control_port); 662 663 mutex_lock(&rt5682->disable_irq_lock); 664 if (status->control_port & 0x4 && !rt5682->disable_irq) { 665 mod_delayed_work(system_power_efficient_wq, 666 &rt5682->jack_detect_work, msecs_to_jiffies(rt5682->irq_work_delay_time)); 667 } 668 mutex_unlock(&rt5682->disable_irq_lock); 669 670 return 0; 671 } 672 673 static const struct sdw_slave_ops rt5682_slave_ops = { 674 .read_prop = rt5682_read_prop, 675 .interrupt_callback = rt5682_interrupt_callback, 676 .update_status = rt5682_update_status, 677 .bus_config = rt5682_bus_config, 678 }; 679 680 static int rt5682_sdw_probe(struct sdw_slave *slave, 681 const struct sdw_device_id *id) 682 { 683 struct regmap *regmap; 684 685 /* Regmap Initialization */ 686 regmap = devm_regmap_init_sdw(slave, &rt5682_sdw_regmap); 687 if (IS_ERR(regmap)) 688 return -EINVAL; 689 690 return rt5682_sdw_init(&slave->dev, regmap, slave); 691 } 692 693 static int rt5682_sdw_remove(struct sdw_slave *slave) 694 { 695 struct rt5682_priv *rt5682 = dev_get_drvdata(&slave->dev); 696 697 if (rt5682->hw_init) 698 cancel_delayed_work_sync(&rt5682->jack_detect_work); 699 700 pm_runtime_disable(&slave->dev); 701 702 return 0; 703 } 704 705 static const struct sdw_device_id rt5682_id[] = { 706 SDW_SLAVE_ENTRY_EXT(0x025d, 0x5682, 0x2, 0, 0), 707 {}, 708 }; 709 MODULE_DEVICE_TABLE(sdw, rt5682_id); 710 711 static int rt5682_dev_suspend(struct device *dev) 712 { 713 struct rt5682_priv *rt5682 = dev_get_drvdata(dev); 714 715 if (!rt5682->hw_init) 716 return 0; 717 718 cancel_delayed_work_sync(&rt5682->jack_detect_work); 719 720 regcache_cache_only(rt5682->sdw_regmap, true); 721 regcache_cache_only(rt5682->regmap, true); 722 regcache_mark_dirty(rt5682->regmap); 723 724 return 0; 725 } 726 727 static int rt5682_dev_system_suspend(struct device *dev) 728 { 729 struct rt5682_priv *rt5682 = dev_get_drvdata(dev); 730 struct sdw_slave *slave = dev_to_sdw_dev(dev); 731 int ret; 732 733 if (!rt5682->hw_init) 734 return 0; 735 736 /* 737 * prevent new interrupts from being handled after the 738 * deferred work completes and before the parent disables 739 * interrupts on the link 740 */ 741 mutex_lock(&rt5682->disable_irq_lock); 742 rt5682->disable_irq = true; 743 ret = sdw_update_no_pm(slave, SDW_SCP_INTMASK1, 744 SDW_SCP_INT1_IMPL_DEF, 0); 745 mutex_unlock(&rt5682->disable_irq_lock); 746 747 if (ret < 0) { 748 /* log but don't prevent suspend from happening */ 749 dev_dbg(&slave->dev, "%s: could not disable imp-def interrupts\n:", __func__); 750 } 751 752 return rt5682_dev_suspend(dev); 753 } 754 755 static int rt5682_dev_resume(struct device *dev) 756 { 757 struct sdw_slave *slave = dev_to_sdw_dev(dev); 758 struct rt5682_priv *rt5682 = dev_get_drvdata(dev); 759 unsigned long time; 760 761 if (!rt5682->first_hw_init) 762 return 0; 763 764 if (!slave->unattach_request) { 765 mutex_lock(&rt5682->disable_irq_lock); 766 if (rt5682->disable_irq == true) { 767 sdw_write_no_pm(slave, SDW_SCP_INTMASK1, SDW_SCP_INT1_IMPL_DEF); 768 rt5682->disable_irq = false; 769 } 770 mutex_unlock(&rt5682->disable_irq_lock); 771 goto regmap_sync; 772 } 773 774 time = wait_for_completion_timeout(&slave->initialization_complete, 775 msecs_to_jiffies(RT5682_PROBE_TIMEOUT)); 776 if (!time) { 777 dev_err(&slave->dev, "%s: Initialization not complete, timed out\n", __func__); 778 sdw_show_ping_status(slave->bus, true); 779 780 return -ETIMEDOUT; 781 } 782 783 regmap_sync: 784 slave->unattach_request = 0; 785 regcache_cache_only(rt5682->sdw_regmap, false); 786 regcache_cache_only(rt5682->regmap, false); 787 regcache_sync(rt5682->regmap); 788 789 return 0; 790 } 791 792 static const struct dev_pm_ops rt5682_pm = { 793 SYSTEM_SLEEP_PM_OPS(rt5682_dev_system_suspend, rt5682_dev_resume) 794 RUNTIME_PM_OPS(rt5682_dev_suspend, rt5682_dev_resume, NULL) 795 }; 796 797 static struct sdw_driver rt5682_sdw_driver = { 798 .driver = { 799 .name = "rt5682", 800 .pm = pm_ptr(&rt5682_pm), 801 }, 802 .probe = rt5682_sdw_probe, 803 .remove = rt5682_sdw_remove, 804 .ops = &rt5682_slave_ops, 805 .id_table = rt5682_id, 806 }; 807 module_sdw_driver(rt5682_sdw_driver); 808 809 MODULE_DESCRIPTION("ASoC RT5682 driver SDW"); 810 MODULE_AUTHOR("Oder Chiou <oder_chiou@realtek.com>"); 811 MODULE_LICENSE("GPL v2"); 812