133ada14aSBard Liao /* 233ada14aSBard Liao * rt5665.h -- RT5665/RT5658 ALSA SoC audio driver 333ada14aSBard Liao * 433ada14aSBard Liao * Copyright 2016 Realtek Microelectronics 533ada14aSBard Liao * Author: Bard Liao <bardliao@realtek.com> 633ada14aSBard Liao * 733ada14aSBard Liao * This program is free software; you can redistribute it and/or modify 833ada14aSBard Liao * it under the terms of the GNU General Public License version 2 as 933ada14aSBard Liao * published by the Free Software Foundation. 1033ada14aSBard Liao */ 1133ada14aSBard Liao 1233ada14aSBard Liao #ifndef __RT5665_H__ 1333ada14aSBard Liao #define __RT5665_H__ 1433ada14aSBard Liao 1533ada14aSBard Liao #include <sound/rt5665.h> 1633ada14aSBard Liao 1733ada14aSBard Liao #define DEVICE_ID 0x6451 1833ada14aSBard Liao 1933ada14aSBard Liao /* Info */ 2033ada14aSBard Liao #define RT5665_RESET 0x0000 2133ada14aSBard Liao #define RT5665_VENDOR_ID 0x00fd 2233ada14aSBard Liao #define RT5665_VENDOR_ID_1 0x00fe 2333ada14aSBard Liao #define RT5665_DEVICE_ID 0x00ff 2433ada14aSBard Liao /* I/O - Output */ 2533ada14aSBard Liao #define RT5665_LOUT 0x0001 2633ada14aSBard Liao #define RT5665_HP_CTRL_1 0x0002 2733ada14aSBard Liao #define RT5665_HP_CTRL_2 0x0003 2833ada14aSBard Liao #define RT5665_MONO_OUT 0x0004 2933ada14aSBard Liao #define RT5665_HPL_GAIN 0x0005 3033ada14aSBard Liao #define RT5665_HPR_GAIN 0x0006 3133ada14aSBard Liao #define RT5665_MONO_GAIN 0x0007 3233ada14aSBard Liao 3333ada14aSBard Liao /* I/O - Input */ 3433ada14aSBard Liao #define RT5665_CAL_BST_CTRL 0x000a 3533ada14aSBard Liao #define RT5665_CBJ_BST_CTRL 0x000b 3633ada14aSBard Liao #define RT5665_IN1_IN2 0x000c 3733ada14aSBard Liao #define RT5665_IN3_IN4 0x000d 3833ada14aSBard Liao #define RT5665_INL1_INR1_VOL 0x000f 3933ada14aSBard Liao /* I/O - Speaker */ 4033ada14aSBard Liao #define RT5665_EJD_CTRL_1 0x0010 4133ada14aSBard Liao #define RT5665_EJD_CTRL_2 0x0011 4233ada14aSBard Liao #define RT5665_EJD_CTRL_3 0x0012 4333ada14aSBard Liao #define RT5665_EJD_CTRL_4 0x0013 4433ada14aSBard Liao #define RT5665_EJD_CTRL_5 0x0014 4533ada14aSBard Liao #define RT5665_EJD_CTRL_6 0x0015 4633ada14aSBard Liao #define RT5665_EJD_CTRL_7 0x0016 4733ada14aSBard Liao /* I/O - ADC/DAC/DMIC */ 4833ada14aSBard Liao #define RT5665_DAC2_CTRL 0x0017 4933ada14aSBard Liao #define RT5665_DAC2_DIG_VOL 0x0018 5033ada14aSBard Liao #define RT5665_DAC1_DIG_VOL 0x0019 5133ada14aSBard Liao #define RT5665_DAC3_DIG_VOL 0x001a 5233ada14aSBard Liao #define RT5665_DAC3_CTRL 0x001b 5333ada14aSBard Liao #define RT5665_STO1_ADC_DIG_VOL 0x001c 5433ada14aSBard Liao #define RT5665_MONO_ADC_DIG_VOL 0x001d 5533ada14aSBard Liao #define RT5665_STO2_ADC_DIG_VOL 0x001e 5633ada14aSBard Liao #define RT5665_STO1_ADC_BOOST 0x001f 5733ada14aSBard Liao #define RT5665_MONO_ADC_BOOST 0x0020 5833ada14aSBard Liao #define RT5665_STO2_ADC_BOOST 0x0021 5933ada14aSBard Liao #define RT5665_HP_IMP_GAIN_1 0x0022 6033ada14aSBard Liao #define RT5665_HP_IMP_GAIN_2 0x0023 6133ada14aSBard Liao /* Mixer - D-D */ 6233ada14aSBard Liao #define RT5665_STO1_ADC_MIXER 0x0026 6333ada14aSBard Liao #define RT5665_MONO_ADC_MIXER 0x0027 6433ada14aSBard Liao #define RT5665_STO2_ADC_MIXER 0x0028 6533ada14aSBard Liao #define RT5665_AD_DA_MIXER 0x0029 6633ada14aSBard Liao #define RT5665_STO1_DAC_MIXER 0x002a 6733ada14aSBard Liao #define RT5665_MONO_DAC_MIXER 0x002b 6833ada14aSBard Liao #define RT5665_STO2_DAC_MIXER 0x002c 6933ada14aSBard Liao #define RT5665_A_DAC1_MUX 0x002d 7033ada14aSBard Liao #define RT5665_A_DAC2_MUX 0x002e 7133ada14aSBard Liao #define RT5665_DIG_INF2_DATA 0x002f 7233ada14aSBard Liao #define RT5665_DIG_INF3_DATA 0x0030 7333ada14aSBard Liao /* Mixer - PDM */ 7433ada14aSBard Liao #define RT5665_PDM_OUT_CTRL 0x0031 7533ada14aSBard Liao #define RT5665_PDM_DATA_CTRL_1 0x0032 7633ada14aSBard Liao #define RT5665_PDM_DATA_CTRL_2 0x0033 7733ada14aSBard Liao #define RT5665_PDM_DATA_CTRL_3 0x0034 7833ada14aSBard Liao #define RT5665_PDM_DATA_CTRL_4 0x0035 7933ada14aSBard Liao /* Mixer - ADC */ 8033ada14aSBard Liao #define RT5665_REC1_GAIN 0x003a 8133ada14aSBard Liao #define RT5665_REC1_L1_MIXER 0x003b 8233ada14aSBard Liao #define RT5665_REC1_L2_MIXER 0x003c 8333ada14aSBard Liao #define RT5665_REC1_R1_MIXER 0x003d 8433ada14aSBard Liao #define RT5665_REC1_R2_MIXER 0x003e 8533ada14aSBard Liao #define RT5665_REC2_GAIN 0x003f 8633ada14aSBard Liao #define RT5665_REC2_L1_MIXER 0x0040 8733ada14aSBard Liao #define RT5665_REC2_L2_MIXER 0x0041 8833ada14aSBard Liao #define RT5665_REC2_R1_MIXER 0x0042 8933ada14aSBard Liao #define RT5665_REC2_R2_MIXER 0x0043 9033ada14aSBard Liao #define RT5665_CAL_REC 0x0044 9133ada14aSBard Liao /* Mixer - DAC */ 9233ada14aSBard Liao #define RT5665_ALC_BACK_GAIN 0x0049 9333ada14aSBard Liao #define RT5665_MONOMIX_GAIN 0x004a 9433ada14aSBard Liao #define RT5665_MONOMIX_IN_GAIN 0x004b 9533ada14aSBard Liao #define RT5665_OUT_L_GAIN 0x004d 9633ada14aSBard Liao #define RT5665_OUT_L_MIXER 0x004e 9733ada14aSBard Liao #define RT5665_OUT_R_GAIN 0x004f 9833ada14aSBard Liao #define RT5665_OUT_R_MIXER 0x0050 9933ada14aSBard Liao #define RT5665_LOUT_MIXER 0x0052 10033ada14aSBard Liao /* Power */ 10133ada14aSBard Liao #define RT5665_PWR_DIG_1 0x0061 10233ada14aSBard Liao #define RT5665_PWR_DIG_2 0x0062 10333ada14aSBard Liao #define RT5665_PWR_ANLG_1 0x0063 10433ada14aSBard Liao #define RT5665_PWR_ANLG_2 0x0064 10533ada14aSBard Liao #define RT5665_PWR_ANLG_3 0x0065 10633ada14aSBard Liao #define RT5665_PWR_MIXER 0x0066 10733ada14aSBard Liao #define RT5665_PWR_VOL 0x0067 10833ada14aSBard Liao /* Clock Detect */ 10933ada14aSBard Liao #define RT5665_CLK_DET 0x006b 11033ada14aSBard Liao /* Filter */ 11133ada14aSBard Liao #define RT5665_HPF_CTRL1 0x006d 11233ada14aSBard Liao /* DMIC */ 11333ada14aSBard Liao #define RT5665_DMIC_CTRL_1 0x006e 11433ada14aSBard Liao #define RT5665_DMIC_CTRL_2 0x006f 11533ada14aSBard Liao /* Format - ADC/DAC */ 11633ada14aSBard Liao #define RT5665_I2S1_SDP 0x0070 11733ada14aSBard Liao #define RT5665_I2S2_SDP 0x0071 11833ada14aSBard Liao #define RT5665_I2S3_SDP 0x0072 11933ada14aSBard Liao #define RT5665_ADDA_CLK_1 0x0073 12033ada14aSBard Liao #define RT5665_ADDA_CLK_2 0x0074 12133ada14aSBard Liao #define RT5665_I2S1_F_DIV_CTRL_1 0x0075 12233ada14aSBard Liao #define RT5665_I2S1_F_DIV_CTRL_2 0x0076 12333ada14aSBard Liao /* Format - TDM Control */ 12433ada14aSBard Liao #define RT5665_TDM_CTRL_1 0x0078 12533ada14aSBard Liao #define RT5665_TDM_CTRL_2 0x0079 12633ada14aSBard Liao #define RT5665_TDM_CTRL_3 0x007a 12733ada14aSBard Liao #define RT5665_TDM_CTRL_4 0x007b 12833ada14aSBard Liao #define RT5665_TDM_CTRL_5 0x007c 12933ada14aSBard Liao #define RT5665_TDM_CTRL_6 0x007d 13033ada14aSBard Liao #define RT5665_TDM_CTRL_7 0x007e 13133ada14aSBard Liao #define RT5665_TDM_CTRL_8 0x007f 13233ada14aSBard Liao /* Function - Analog */ 13333ada14aSBard Liao #define RT5665_GLB_CLK 0x0080 13433ada14aSBard Liao #define RT5665_PLL_CTRL_1 0x0081 13533ada14aSBard Liao #define RT5665_PLL_CTRL_2 0x0082 13633ada14aSBard Liao #define RT5665_ASRC_1 0x0083 13733ada14aSBard Liao #define RT5665_ASRC_2 0x0084 13833ada14aSBard Liao #define RT5665_ASRC_3 0x0085 13933ada14aSBard Liao #define RT5665_ASRC_4 0x0086 14033ada14aSBard Liao #define RT5665_ASRC_5 0x0087 14133ada14aSBard Liao #define RT5665_ASRC_6 0x0088 14233ada14aSBard Liao #define RT5665_ASRC_7 0x0089 14333ada14aSBard Liao #define RT5665_ASRC_8 0x008a 14433ada14aSBard Liao #define RT5665_ASRC_9 0x008b 14533ada14aSBard Liao #define RT5665_ASRC_10 0x008c 14633ada14aSBard Liao #define RT5665_DEPOP_1 0x008e 14733ada14aSBard Liao #define RT5665_DEPOP_2 0x008f 14833ada14aSBard Liao #define RT5665_HP_CHARGE_PUMP_1 0x0091 14933ada14aSBard Liao #define RT5665_HP_CHARGE_PUMP_2 0x0092 15033ada14aSBard Liao #define RT5665_MICBIAS_1 0x0093 15133ada14aSBard Liao #define RT5665_MICBIAS_2 0x0094 15233ada14aSBard Liao #define RT5665_ASRC_12 0x0098 15333ada14aSBard Liao #define RT5665_ASRC_13 0x0099 15433ada14aSBard Liao #define RT5665_ASRC_14 0x009a 15533ada14aSBard Liao #define RT5665_RC_CLK_CTRL 0x009f 15633ada14aSBard Liao #define RT5665_I2S_M_CLK_CTRL_1 0x00a0 15733ada14aSBard Liao #define RT5665_I2S2_F_DIV_CTRL_1 0x00a1 15833ada14aSBard Liao #define RT5665_I2S2_F_DIV_CTRL_2 0x00a2 15933ada14aSBard Liao #define RT5665_I2S3_F_DIV_CTRL_1 0x00a3 16033ada14aSBard Liao #define RT5665_I2S3_F_DIV_CTRL_2 0x00a4 16133ada14aSBard Liao /* Function - Digital */ 16233ada14aSBard Liao #define RT5665_EQ_CTRL_1 0x00ae 16333ada14aSBard Liao #define RT5665_EQ_CTRL_2 0x00af 16433ada14aSBard Liao #define RT5665_IRQ_CTRL_1 0x00b6 16533ada14aSBard Liao #define RT5665_IRQ_CTRL_2 0x00b7 16633ada14aSBard Liao #define RT5665_IRQ_CTRL_3 0x00b8 16733ada14aSBard Liao #define RT5665_IRQ_CTRL_4 0x00b9 16833ada14aSBard Liao #define RT5665_IRQ_CTRL_5 0x00ba 16933ada14aSBard Liao #define RT5665_IRQ_CTRL_6 0x00bb 17033ada14aSBard Liao #define RT5665_INT_ST_1 0x00be 17133ada14aSBard Liao #define RT5665_GPIO_CTRL_1 0x00c0 17233ada14aSBard Liao #define RT5665_GPIO_CTRL_2 0x00c1 17333ada14aSBard Liao #define RT5665_GPIO_CTRL_3 0x00c2 17433ada14aSBard Liao #define RT5665_GPIO_CTRL_4 0x00c3 17533ada14aSBard Liao #define RT5665_GPIO_STA 0x00c4 17633ada14aSBard Liao #define RT5665_HP_AMP_DET_CTRL_1 0x00d0 17733ada14aSBard Liao #define RT5665_HP_AMP_DET_CTRL_2 0x00d1 17833ada14aSBard Liao #define RT5665_MID_HP_AMP_DET 0x00d3 17933ada14aSBard Liao #define RT5665_LOW_HP_AMP_DET 0x00d4 18033ada14aSBard Liao #define RT5665_SV_ZCD_1 0x00d9 18133ada14aSBard Liao #define RT5665_SV_ZCD_2 0x00da 18233ada14aSBard Liao #define RT5665_IL_CMD_1 0x00db 18333ada14aSBard Liao #define RT5665_IL_CMD_2 0x00dc 18433ada14aSBard Liao #define RT5665_IL_CMD_3 0x00dd 18533ada14aSBard Liao #define RT5665_IL_CMD_4 0x00de 18633ada14aSBard Liao #define RT5665_4BTN_IL_CMD_1 0x00df 18733ada14aSBard Liao #define RT5665_4BTN_IL_CMD_2 0x00e0 18833ada14aSBard Liao #define RT5665_4BTN_IL_CMD_3 0x00e1 18933ada14aSBard Liao #define RT5665_PSV_IL_CMD_1 0x00e2 19033ada14aSBard Liao 19133ada14aSBard Liao #define RT5665_ADC_STO1_HP_CTRL_1 0x00ea 19233ada14aSBard Liao #define RT5665_ADC_STO1_HP_CTRL_2 0x00eb 19333ada14aSBard Liao #define RT5665_ADC_MONO_HP_CTRL_1 0x00ec 19433ada14aSBard Liao #define RT5665_ADC_MONO_HP_CTRL_2 0x00ed 19533ada14aSBard Liao #define RT5665_ADC_STO2_HP_CTRL_1 0x00ee 19633ada14aSBard Liao #define RT5665_ADC_STO2_HP_CTRL_2 0x00ef 19733ada14aSBard Liao #define RT5665_AJD1_CTRL 0x00f0 19833ada14aSBard Liao #define RT5665_JD1_THD 0x00f1 19933ada14aSBard Liao #define RT5665_JD2_THD 0x00f2 20033ada14aSBard Liao #define RT5665_JD_CTRL_1 0x00f6 20133ada14aSBard Liao #define RT5665_JD_CTRL_2 0x00f7 20233ada14aSBard Liao #define RT5665_JD_CTRL_3 0x00f8 20333ada14aSBard Liao /* General Control */ 20433ada14aSBard Liao #define RT5665_DIG_MISC 0x00fa 20533ada14aSBard Liao #define RT5665_DUMMY_2 0x00fb 20633ada14aSBard Liao #define RT5665_DUMMY_3 0x00fc 20733ada14aSBard Liao 20833ada14aSBard Liao #define RT5665_DAC_ADC_DIG_VOL1 0x0100 20933ada14aSBard Liao #define RT5665_DAC_ADC_DIG_VOL2 0x0101 21033ada14aSBard Liao #define RT5665_BIAS_CUR_CTRL_1 0x010a 21133ada14aSBard Liao #define RT5665_BIAS_CUR_CTRL_2 0x010b 21233ada14aSBard Liao #define RT5665_BIAS_CUR_CTRL_3 0x010c 21333ada14aSBard Liao #define RT5665_BIAS_CUR_CTRL_4 0x010d 21433ada14aSBard Liao #define RT5665_BIAS_CUR_CTRL_5 0x010e 21533ada14aSBard Liao #define RT5665_BIAS_CUR_CTRL_6 0x010f 21633ada14aSBard Liao #define RT5665_BIAS_CUR_CTRL_7 0x0110 21733ada14aSBard Liao #define RT5665_BIAS_CUR_CTRL_8 0x0111 21833ada14aSBard Liao #define RT5665_BIAS_CUR_CTRL_9 0x0112 21933ada14aSBard Liao #define RT5665_BIAS_CUR_CTRL_10 0x0113 22033ada14aSBard Liao #define RT5665_VREF_REC_OP_FB_CAP_CTRL 0x0117 22133ada14aSBard Liao #define RT5665_CHARGE_PUMP_1 0x0125 22233ada14aSBard Liao #define RT5665_DIG_IN_CTRL_1 0x0132 22333ada14aSBard Liao #define RT5665_DIG_IN_CTRL_2 0x0133 22433ada14aSBard Liao #define RT5665_PAD_DRIVING_CTRL 0x0137 22533ada14aSBard Liao #define RT5665_SOFT_RAMP_DEPOP 0x0138 22633ada14aSBard Liao #define RT5665_PLL 0x0139 22733ada14aSBard Liao #define RT5665_CHOP_DAC 0x013a 22833ada14aSBard Liao #define RT5665_CHOP_ADC 0x013b 22933ada14aSBard Liao #define RT5665_CALIB_ADC_CTRL 0x013c 23033ada14aSBard Liao #define RT5665_VOL_TEST 0x013f 23133ada14aSBard Liao #define RT5665_TEST_MODE_CTRL_1 0x0145 23233ada14aSBard Liao #define RT5665_TEST_MODE_CTRL_2 0x0146 23333ada14aSBard Liao #define RT5665_TEST_MODE_CTRL_3 0x0147 23433ada14aSBard Liao #define RT5665_TEST_MODE_CTRL_4 0x0148 23533ada14aSBard Liao #define RT5665_BASSBACK_CTRL 0x0150 23633ada14aSBard Liao #define RT5665_STO_NG2_CTRL_1 0x0160 23733ada14aSBard Liao #define RT5665_STO_NG2_CTRL_2 0x0161 23833ada14aSBard Liao #define RT5665_STO_NG2_CTRL_3 0x0162 23933ada14aSBard Liao #define RT5665_STO_NG2_CTRL_4 0x0163 24033ada14aSBard Liao #define RT5665_STO_NG2_CTRL_5 0x0164 24133ada14aSBard Liao #define RT5665_STO_NG2_CTRL_6 0x0165 24233ada14aSBard Liao #define RT5665_STO_NG2_CTRL_7 0x0166 24333ada14aSBard Liao #define RT5665_STO_NG2_CTRL_8 0x0167 24433ada14aSBard Liao #define RT5665_MONO_NG2_CTRL_1 0x0170 24533ada14aSBard Liao #define RT5665_MONO_NG2_CTRL_2 0x0171 24633ada14aSBard Liao #define RT5665_MONO_NG2_CTRL_3 0x0172 24733ada14aSBard Liao #define RT5665_MONO_NG2_CTRL_4 0x0173 24833ada14aSBard Liao #define RT5665_MONO_NG2_CTRL_5 0x0174 24933ada14aSBard Liao #define RT5665_MONO_NG2_CTRL_6 0x0175 25033ada14aSBard Liao #define RT5665_STO1_DAC_SIL_DET 0x0190 25133ada14aSBard Liao #define RT5665_MONOL_DAC_SIL_DET 0x0191 25233ada14aSBard Liao #define RT5665_MONOR_DAC_SIL_DET 0x0192 25333ada14aSBard Liao #define RT5665_STO2_DAC_SIL_DET 0x0193 25433ada14aSBard Liao #define RT5665_SIL_PSV_CTRL1 0x0194 25533ada14aSBard Liao #define RT5665_SIL_PSV_CTRL2 0x0195 25633ada14aSBard Liao #define RT5665_SIL_PSV_CTRL3 0x0196 25733ada14aSBard Liao #define RT5665_SIL_PSV_CTRL4 0x0197 25833ada14aSBard Liao #define RT5665_SIL_PSV_CTRL5 0x0198 25933ada14aSBard Liao #define RT5665_SIL_PSV_CTRL6 0x0199 26033ada14aSBard Liao #define RT5665_MONO_AMP_CALIB_CTRL_1 0x01a0 26133ada14aSBard Liao #define RT5665_MONO_AMP_CALIB_CTRL_2 0x01a1 26233ada14aSBard Liao #define RT5665_MONO_AMP_CALIB_CTRL_3 0x01a2 26333ada14aSBard Liao #define RT5665_MONO_AMP_CALIB_CTRL_4 0x01a3 26433ada14aSBard Liao #define RT5665_MONO_AMP_CALIB_CTRL_5 0x01a4 26533ada14aSBard Liao #define RT5665_MONO_AMP_CALIB_CTRL_6 0x01a5 26633ada14aSBard Liao #define RT5665_MONO_AMP_CALIB_CTRL_7 0x01a6 26733ada14aSBard Liao #define RT5665_MONO_AMP_CALIB_STA1 0x01a7 26833ada14aSBard Liao #define RT5665_MONO_AMP_CALIB_STA2 0x01a8 26933ada14aSBard Liao #define RT5665_MONO_AMP_CALIB_STA3 0x01a9 27033ada14aSBard Liao #define RT5665_MONO_AMP_CALIB_STA4 0x01aa 27133ada14aSBard Liao #define RT5665_MONO_AMP_CALIB_STA6 0x01ab 27233ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_01 0x01b5 27333ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_02 0x01b6 27433ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_03 0x01b7 27533ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_04 0x01b8 27633ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_05 0x01b9 27733ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_06 0x01ba 27833ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_07 0x01bb 27933ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_08 0x01bc 28033ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_09 0x01bd 28133ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_10 0x01be 28233ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_11 0x01bf 28333ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_12 0x01c0 28433ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_13 0x01c1 28533ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_14 0x01c2 28633ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_15 0x01c3 28733ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_16 0x01c4 28833ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_17 0x01c5 28933ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_18 0x01c6 29033ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_19 0x01c7 29133ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_20 0x01c8 29233ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_21 0x01c9 29333ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_22 0x01ca 29433ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_23 0x01cb 29533ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_24 0x01cc 29633ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_25 0x01cd 29733ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_26 0x01ce 29833ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_27 0x01cf 29933ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_28 0x01d0 30033ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_29 0x01d1 30133ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_30 0x01d2 30233ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_31 0x01d3 30333ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_32 0x01d4 30433ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_33 0x01d5 30533ada14aSBard Liao #define RT5665_HP_IMP_SENS_CTRL_34 0x01d6 30633ada14aSBard Liao #define RT5665_HP_LOGIC_CTRL_1 0x01da 30733ada14aSBard Liao #define RT5665_HP_LOGIC_CTRL_2 0x01db 30833ada14aSBard Liao #define RT5665_HP_LOGIC_CTRL_3 0x01dc 30933ada14aSBard Liao #define RT5665_HP_CALIB_CTRL_1 0x01de 31033ada14aSBard Liao #define RT5665_HP_CALIB_CTRL_2 0x01df 31133ada14aSBard Liao #define RT5665_HP_CALIB_CTRL_3 0x01e0 31233ada14aSBard Liao #define RT5665_HP_CALIB_CTRL_4 0x01e1 31333ada14aSBard Liao #define RT5665_HP_CALIB_CTRL_5 0x01e2 31433ada14aSBard Liao #define RT5665_HP_CALIB_CTRL_6 0x01e3 31533ada14aSBard Liao #define RT5665_HP_CALIB_CTRL_7 0x01e4 31633ada14aSBard Liao #define RT5665_HP_CALIB_CTRL_9 0x01e6 31733ada14aSBard Liao #define RT5665_HP_CALIB_CTRL_10 0x01e7 31833ada14aSBard Liao #define RT5665_HP_CALIB_CTRL_11 0x01e8 31933ada14aSBard Liao #define RT5665_HP_CALIB_STA_1 0x01ea 32033ada14aSBard Liao #define RT5665_HP_CALIB_STA_2 0x01eb 32133ada14aSBard Liao #define RT5665_HP_CALIB_STA_3 0x01ec 32233ada14aSBard Liao #define RT5665_HP_CALIB_STA_4 0x01ed 32333ada14aSBard Liao #define RT5665_HP_CALIB_STA_5 0x01ee 32433ada14aSBard Liao #define RT5665_HP_CALIB_STA_6 0x01ef 32533ada14aSBard Liao #define RT5665_HP_CALIB_STA_7 0x01f0 32633ada14aSBard Liao #define RT5665_HP_CALIB_STA_8 0x01f1 32733ada14aSBard Liao #define RT5665_HP_CALIB_STA_9 0x01f2 32833ada14aSBard Liao #define RT5665_HP_CALIB_STA_10 0x01f3 32933ada14aSBard Liao #define RT5665_HP_CALIB_STA_11 0x01f4 33033ada14aSBard Liao #define RT5665_PGM_TAB_CTRL1 0x0200 33133ada14aSBard Liao #define RT5665_PGM_TAB_CTRL2 0x0201 33233ada14aSBard Liao #define RT5665_PGM_TAB_CTRL3 0x0202 33333ada14aSBard Liao #define RT5665_PGM_TAB_CTRL4 0x0203 33433ada14aSBard Liao #define RT5665_PGM_TAB_CTRL5 0x0204 33533ada14aSBard Liao #define RT5665_PGM_TAB_CTRL6 0x0205 33633ada14aSBard Liao #define RT5665_PGM_TAB_CTRL7 0x0206 33733ada14aSBard Liao #define RT5665_PGM_TAB_CTRL8 0x0207 33833ada14aSBard Liao #define RT5665_PGM_TAB_CTRL9 0x0208 33933ada14aSBard Liao #define RT5665_SAR_IL_CMD_1 0x0210 34033ada14aSBard Liao #define RT5665_SAR_IL_CMD_2 0x0211 34133ada14aSBard Liao #define RT5665_SAR_IL_CMD_3 0x0212 34233ada14aSBard Liao #define RT5665_SAR_IL_CMD_4 0x0213 34333ada14aSBard Liao #define RT5665_SAR_IL_CMD_5 0x0214 34433ada14aSBard Liao #define RT5665_SAR_IL_CMD_6 0x0215 34533ada14aSBard Liao #define RT5665_SAR_IL_CMD_7 0x0216 34633ada14aSBard Liao #define RT5665_SAR_IL_CMD_8 0x0217 34733ada14aSBard Liao #define RT5665_SAR_IL_CMD_9 0x0218 34833ada14aSBard Liao #define RT5665_SAR_IL_CMD_10 0x0219 34933ada14aSBard Liao #define RT5665_SAR_IL_CMD_11 0x021a 35033ada14aSBard Liao #define RT5665_SAR_IL_CMD_12 0x021b 35133ada14aSBard Liao #define RT5665_DRC1_CTRL_0 0x02ff 35233ada14aSBard Liao #define RT5665_DRC1_CTRL_1 0x0300 35333ada14aSBard Liao #define RT5665_DRC1_CTRL_2 0x0301 35433ada14aSBard Liao #define RT5665_DRC1_CTRL_3 0x0302 35533ada14aSBard Liao #define RT5665_DRC1_CTRL_4 0x0303 35633ada14aSBard Liao #define RT5665_DRC1_CTRL_5 0x0304 35733ada14aSBard Liao #define RT5665_DRC1_CTRL_6 0x0305 35833ada14aSBard Liao #define RT5665_DRC1_HARD_LMT_CTRL_1 0x0306 35933ada14aSBard Liao #define RT5665_DRC1_HARD_LMT_CTRL_2 0x0307 36033ada14aSBard Liao #define RT5665_DRC1_PRIV_1 0x0310 36133ada14aSBard Liao #define RT5665_DRC1_PRIV_2 0x0311 36233ada14aSBard Liao #define RT5665_DRC1_PRIV_3 0x0312 36333ada14aSBard Liao #define RT5665_DRC1_PRIV_4 0x0313 36433ada14aSBard Liao #define RT5665_DRC1_PRIV_5 0x0314 36533ada14aSBard Liao #define RT5665_DRC1_PRIV_6 0x0315 36633ada14aSBard Liao #define RT5665_DRC1_PRIV_7 0x0316 36733ada14aSBard Liao #define RT5665_DRC1_PRIV_8 0x0317 36833ada14aSBard Liao #define RT5665_ALC_PGA_CTRL_1 0x0330 36933ada14aSBard Liao #define RT5665_ALC_PGA_CTRL_2 0x0331 37033ada14aSBard Liao #define RT5665_ALC_PGA_CTRL_3 0x0332 37133ada14aSBard Liao #define RT5665_ALC_PGA_CTRL_4 0x0333 37233ada14aSBard Liao #define RT5665_ALC_PGA_CTRL_5 0x0334 37333ada14aSBard Liao #define RT5665_ALC_PGA_CTRL_6 0x0335 37433ada14aSBard Liao #define RT5665_ALC_PGA_CTRL_7 0x0336 37533ada14aSBard Liao #define RT5665_ALC_PGA_CTRL_8 0x0337 37633ada14aSBard Liao #define RT5665_ALC_PGA_STA_1 0x0338 37733ada14aSBard Liao #define RT5665_ALC_PGA_STA_2 0x0339 37833ada14aSBard Liao #define RT5665_ALC_PGA_STA_3 0x033a 37933ada14aSBard Liao #define RT5665_EQ_AUTO_RCV_CTRL1 0x03c0 38033ada14aSBard Liao #define RT5665_EQ_AUTO_RCV_CTRL2 0x03c1 38133ada14aSBard Liao #define RT5665_EQ_AUTO_RCV_CTRL3 0x03c2 38233ada14aSBard Liao #define RT5665_EQ_AUTO_RCV_CTRL4 0x03c3 38333ada14aSBard Liao #define RT5665_EQ_AUTO_RCV_CTRL5 0x03c4 38433ada14aSBard Liao #define RT5665_EQ_AUTO_RCV_CTRL6 0x03c5 38533ada14aSBard Liao #define RT5665_EQ_AUTO_RCV_CTRL7 0x03c6 38633ada14aSBard Liao #define RT5665_EQ_AUTO_RCV_CTRL8 0x03c7 38733ada14aSBard Liao #define RT5665_EQ_AUTO_RCV_CTRL9 0x03c8 38833ada14aSBard Liao #define RT5665_EQ_AUTO_RCV_CTRL10 0x03c9 38933ada14aSBard Liao #define RT5665_EQ_AUTO_RCV_CTRL11 0x03ca 39033ada14aSBard Liao #define RT5665_EQ_AUTO_RCV_CTRL12 0x03cb 39133ada14aSBard Liao #define RT5665_EQ_AUTO_RCV_CTRL13 0x03cc 39233ada14aSBard Liao #define RT5665_ADC_L_EQ_LPF1_A1 0x03d0 39333ada14aSBard Liao #define RT5665_R_EQ_LPF1_A1 0x03d1 39433ada14aSBard Liao #define RT5665_L_EQ_LPF1_H0 0x03d2 39533ada14aSBard Liao #define RT5665_R_EQ_LPF1_H0 0x03d3 39633ada14aSBard Liao #define RT5665_L_EQ_BPF1_A1 0x03d4 39733ada14aSBard Liao #define RT5665_R_EQ_BPF1_A1 0x03d5 39833ada14aSBard Liao #define RT5665_L_EQ_BPF1_A2 0x03d6 39933ada14aSBard Liao #define RT5665_R_EQ_BPF1_A2 0x03d7 40033ada14aSBard Liao #define RT5665_L_EQ_BPF1_H0 0x03d8 40133ada14aSBard Liao #define RT5665_R_EQ_BPF1_H0 0x03d9 40233ada14aSBard Liao #define RT5665_L_EQ_BPF2_A1 0x03da 40333ada14aSBard Liao #define RT5665_R_EQ_BPF2_A1 0x03db 40433ada14aSBard Liao #define RT5665_L_EQ_BPF2_A2 0x03dc 40533ada14aSBard Liao #define RT5665_R_EQ_BPF2_A2 0x03dd 40633ada14aSBard Liao #define RT5665_L_EQ_BPF2_H0 0x03de 40733ada14aSBard Liao #define RT5665_R_EQ_BPF2_H0 0x03df 40833ada14aSBard Liao #define RT5665_L_EQ_BPF3_A1 0x03e0 40933ada14aSBard Liao #define RT5665_R_EQ_BPF3_A1 0x03e1 41033ada14aSBard Liao #define RT5665_L_EQ_BPF3_A2 0x03e2 41133ada14aSBard Liao #define RT5665_R_EQ_BPF3_A2 0x03e3 41233ada14aSBard Liao #define RT5665_L_EQ_BPF3_H0 0x03e4 41333ada14aSBard Liao #define RT5665_R_EQ_BPF3_H0 0x03e5 41433ada14aSBard Liao #define RT5665_L_EQ_BPF4_A1 0x03e6 41533ada14aSBard Liao #define RT5665_R_EQ_BPF4_A1 0x03e7 41633ada14aSBard Liao #define RT5665_L_EQ_BPF4_A2 0x03e8 41733ada14aSBard Liao #define RT5665_R_EQ_BPF4_A2 0x03e9 41833ada14aSBard Liao #define RT5665_L_EQ_BPF4_H0 0x03ea 41933ada14aSBard Liao #define RT5665_R_EQ_BPF4_H0 0x03eb 42033ada14aSBard Liao #define RT5665_L_EQ_HPF1_A1 0x03ec 42133ada14aSBard Liao #define RT5665_R_EQ_HPF1_A1 0x03ed 42233ada14aSBard Liao #define RT5665_L_EQ_HPF1_H0 0x03ee 42333ada14aSBard Liao #define RT5665_R_EQ_HPF1_H0 0x03ef 42433ada14aSBard Liao #define RT5665_L_EQ_PRE_VOL 0x03f0 42533ada14aSBard Liao #define RT5665_R_EQ_PRE_VOL 0x03f1 42633ada14aSBard Liao #define RT5665_L_EQ_POST_VOL 0x03f2 42733ada14aSBard Liao #define RT5665_R_EQ_POST_VOL 0x03f3 42833ada14aSBard Liao #define RT5665_SCAN_MODE_CTRL 0x07f0 42933ada14aSBard Liao #define RT5665_I2C_MODE 0x07fa 43033ada14aSBard Liao 43133ada14aSBard Liao 43233ada14aSBard Liao 43333ada14aSBard Liao /* global definition */ 43433ada14aSBard Liao #define RT5665_L_MUTE (0x1 << 15) 43533ada14aSBard Liao #define RT5665_L_MUTE_SFT 15 43633ada14aSBard Liao #define RT5665_VOL_L_MUTE (0x1 << 14) 43733ada14aSBard Liao #define RT5665_VOL_L_SFT 14 43833ada14aSBard Liao #define RT5665_R_MUTE (0x1 << 7) 43933ada14aSBard Liao #define RT5665_R_MUTE_SFT 7 44033ada14aSBard Liao #define RT5665_VOL_R_MUTE (0x1 << 6) 44133ada14aSBard Liao #define RT5665_VOL_R_SFT 6 44233ada14aSBard Liao #define RT5665_L_VOL_MASK (0x3f << 8) 44333ada14aSBard Liao #define RT5665_L_VOL_SFT 8 44433ada14aSBard Liao #define RT5665_R_VOL_MASK (0x3f) 44533ada14aSBard Liao #define RT5665_R_VOL_SFT 0 44633ada14aSBard Liao 44733ada14aSBard Liao /*Headphone Amp L/R Analog Gain and Digital NG2 Gain Control (0x0005 0x0006)*/ 44833ada14aSBard Liao #define RT5665_G_HP (0xf << 8) 44933ada14aSBard Liao #define RT5665_G_HP_SFT 8 45033ada14aSBard Liao #define RT5665_G_STO_DA_DMIX (0xf) 45133ada14aSBard Liao #define RT5665_G_STO_DA_SFT 0 45233ada14aSBard Liao 45333ada14aSBard Liao /* CBJ Control (0x000b) */ 45433ada14aSBard Liao #define RT5665_BST_CBJ_MASK (0xf << 8) 45533ada14aSBard Liao #define RT5665_BST_CBJ_SFT 8 45633ada14aSBard Liao 45733ada14aSBard Liao /* IN1/IN2 Control (0x000c) */ 45833ada14aSBard Liao #define RT5665_IN1_DF_MASK (0x1 << 15) 45933ada14aSBard Liao #define RT5665_IN1_DF 15 46033ada14aSBard Liao #define RT5665_BST1_MASK (0x7f << 8) 46133ada14aSBard Liao #define RT5665_BST1_SFT 8 46233ada14aSBard Liao #define RT5665_IN2_DF_MASK (0x1 << 7) 46333ada14aSBard Liao #define RT5665_IN2_DF 7 46433ada14aSBard Liao #define RT5665_BST2_MASK (0x7f) 46533ada14aSBard Liao #define RT5665_BST2_SFT 0 46633ada14aSBard Liao 46733ada14aSBard Liao /* IN3/IN4 Control (0x000d) */ 46833ada14aSBard Liao #define RT5665_IN3_DF_MASK (0x1 << 15) 46933ada14aSBard Liao #define RT5665_IN3_DF 15 47033ada14aSBard Liao #define RT5665_BST3_MASK (0x7f << 8) 47133ada14aSBard Liao #define RT5665_BST3_SFT 8 47233ada14aSBard Liao #define RT5665_IN4_DF_MASK (0x1 << 7) 47333ada14aSBard Liao #define RT5665_IN4_DF 7 47433ada14aSBard Liao #define RT5665_BST4_MASK (0x7f) 47533ada14aSBard Liao #define RT5665_BST4_SFT 0 47633ada14aSBard Liao 47733ada14aSBard Liao /* INL and INR Volume Control (0x000f) */ 47833ada14aSBard Liao #define RT5665_INL_VOL_MASK (0x1f << 8) 47933ada14aSBard Liao #define RT5665_INL_VOL_SFT 8 48033ada14aSBard Liao #define RT5665_INR_VOL_MASK (0x1f) 48133ada14aSBard Liao #define RT5665_INR_VOL_SFT 0 48233ada14aSBard Liao 48333ada14aSBard Liao /* Embeeded Jack and Type Detection Control 1 (0x0010) */ 48433ada14aSBard Liao #define RT5665_EMB_JD_EN (0x1 << 15) 48533ada14aSBard Liao #define RT5665_EMB_JD_EN_SFT 15 48633ada14aSBard Liao #define RT5665_JD_MODE (0x1 << 13) 48733ada14aSBard Liao #define RT5665_JD_MODE_SFT 13 48833ada14aSBard Liao #define RT5665_POLA_EXT_JD_MASK (0x1 << 11) 48933ada14aSBard Liao #define RT5665_POLA_EXT_JD_LOW (0x1 << 11) 49033ada14aSBard Liao #define RT5665_POLA_EXT_JD_HIGH (0x0 << 11) 49133ada14aSBard Liao #define RT5665_EXT_JD_DIG (0x1 << 9) 49233ada14aSBard Liao #define RT5665_POL_FAST_OFF_MASK (0x1 << 8) 49333ada14aSBard Liao #define RT5665_POL_FAST_OFF_HIGH (0x1 << 8) 49433ada14aSBard Liao #define RT5665_POL_FAST_OFF_LOW (0x0 << 8) 49533ada14aSBard Liao #define RT5665_VREF_POW_MASK (0x1 << 6) 49633ada14aSBard Liao #define RT5665_VREF_POW_FSM (0x0 << 6) 49733ada14aSBard Liao #define RT5665_VREF_POW_REG (0x1 << 6) 49833ada14aSBard Liao #define RT5665_MB1_PATH_MASK (0x1 << 5) 49933ada14aSBard Liao #define RT5665_CTRL_MB1_REG (0x1 << 5) 50033ada14aSBard Liao #define RT5665_CTRL_MB1_FSM (0x0 << 5) 50133ada14aSBard Liao #define RT5665_MB2_PATH_MASK (0x1 << 4) 50233ada14aSBard Liao #define RT5665_CTRL_MB2_REG (0x1 << 4) 50333ada14aSBard Liao #define RT5665_CTRL_MB2_FSM (0x0 << 4) 50433ada14aSBard Liao #define RT5665_TRIG_JD_MASK (0x1 << 3) 50533ada14aSBard Liao #define RT5665_TRIG_JD_HIGH (0x1 << 3) 50633ada14aSBard Liao #define RT5665_TRIG_JD_LOW (0x0 << 3) 50733ada14aSBard Liao 50833ada14aSBard Liao /* Embeeded Jack and Type Detection Control 2 (0x0011) */ 50933ada14aSBard Liao #define RT5665_EXT_JD_SRC (0x7 << 4) 51033ada14aSBard Liao #define RT5665_EXT_JD_SRC_SFT 4 51133ada14aSBard Liao #define RT5665_EXT_JD_SRC_GPIO_JD1 (0x0 << 4) 51233ada14aSBard Liao #define RT5665_EXT_JD_SRC_GPIO_JD2 (0x1 << 4) 51333ada14aSBard Liao #define RT5665_EXT_JD_SRC_JD1_1 (0x2 << 4) 51433ada14aSBard Liao #define RT5665_EXT_JD_SRC_JD1_2 (0x3 << 4) 51533ada14aSBard Liao #define RT5665_EXT_JD_SRC_JD2 (0x4 << 4) 51633ada14aSBard Liao #define RT5665_EXT_JD_SRC_JD3 (0x5 << 4) 51733ada14aSBard Liao #define RT5665_EXT_JD_SRC_MANUAL (0x6 << 4) 51833ada14aSBard Liao 51933ada14aSBard Liao /* Combo Jack and Type Detection Control 4 (0x0013) */ 52033ada14aSBard Liao #define RT5665_SEL_SHT_MID_TON_MASK (0x3 << 12) 52133ada14aSBard Liao #define RT5665_SEL_SHT_MID_TON_2 (0x0 << 12) 52233ada14aSBard Liao #define RT5665_SEL_SHT_MID_TON_3 (0x1 << 12) 52333ada14aSBard Liao #define RT5665_CBJ_JD_TEST_MASK (0x1 << 6) 52433ada14aSBard Liao #define RT5665_CBJ_JD_TEST_NORM (0x0 << 6) 52533ada14aSBard Liao #define RT5665_CBJ_JD_TEST_MODE (0x1 << 6) 52633ada14aSBard Liao 52733ada14aSBard Liao /* Slience Detection Control (0x0015) */ 52833ada14aSBard Liao #define RT5665_SIL_DET_MASK (0x1 << 15) 52933ada14aSBard Liao #define RT5665_SIL_DET_DIS (0x0 << 15) 53033ada14aSBard Liao #define RT5665_SIL_DET_EN (0x1 << 15) 53133ada14aSBard Liao 53233ada14aSBard Liao /* DAC2 Control (0x0017) */ 53333ada14aSBard Liao #define RT5665_M_DAC2_L_VOL (0x1 << 13) 53433ada14aSBard Liao #define RT5665_M_DAC2_L_VOL_SFT 13 53533ada14aSBard Liao #define RT5665_M_DAC2_R_VOL (0x1 << 12) 53633ada14aSBard Liao #define RT5665_M_DAC2_R_VOL_SFT 12 53733ada14aSBard Liao #define RT5665_DAC_L2_SEL_MASK (0x7 << 4) 53833ada14aSBard Liao #define RT5665_DAC_L2_SEL_SFT 4 53933ada14aSBard Liao #define RT5665_DAC_R2_SEL_MASK (0x7 << 0) 54033ada14aSBard Liao #define RT5665_DAC_R2_SEL_SFT 0 54133ada14aSBard Liao 54233ada14aSBard Liao /* Sidetone Control (0x0018) */ 54333ada14aSBard Liao #define RT5665_ST_SEL_MASK (0x7 << 9) 54433ada14aSBard Liao #define RT5665_ST_SEL_SFT 9 54533ada14aSBard Liao #define RT5665_ST_EN (0x1 << 6) 54633ada14aSBard Liao #define RT5665_ST_EN_SFT 6 54733ada14aSBard Liao 54833ada14aSBard Liao /* DAC1 Digital Volume (0x0019) */ 54933ada14aSBard Liao #define RT5665_DAC_L1_VOL_MASK (0xff << 8) 55033ada14aSBard Liao #define RT5665_DAC_L1_VOL_SFT 8 55133ada14aSBard Liao #define RT5665_DAC_R1_VOL_MASK (0xff) 55233ada14aSBard Liao #define RT5665_DAC_R1_VOL_SFT 0 55333ada14aSBard Liao 55433ada14aSBard Liao /* DAC2 Digital Volume (0x001a) */ 55533ada14aSBard Liao #define RT5665_DAC_L2_VOL_MASK (0xff << 8) 55633ada14aSBard Liao #define RT5665_DAC_L2_VOL_SFT 8 55733ada14aSBard Liao #define RT5665_DAC_R2_VOL_MASK (0xff) 55833ada14aSBard Liao #define RT5665_DAC_R2_VOL_SFT 0 55933ada14aSBard Liao 56033ada14aSBard Liao /* DAC3 Control (0x001b) */ 56133ada14aSBard Liao #define RT5665_M_DAC3_L_VOL (0x1 << 13) 56233ada14aSBard Liao #define RT5665_M_DAC3_L_VOL_SFT 13 56333ada14aSBard Liao #define RT5665_M_DAC3_R_VOL (0x1 << 12) 56433ada14aSBard Liao #define RT5665_M_DAC3_R_VOL_SFT 12 56533ada14aSBard Liao #define RT5665_DAC_L3_SEL_MASK (0x7 << 4) 56633ada14aSBard Liao #define RT5665_DAC_L3_SEL_SFT 4 56733ada14aSBard Liao #define RT5665_DAC_R3_SEL_MASK (0x7 << 0) 56833ada14aSBard Liao #define RT5665_DAC_R3_SEL_SFT 0 56933ada14aSBard Liao 57033ada14aSBard Liao /* ADC Digital Volume Control (0x001c) */ 57133ada14aSBard Liao #define RT5665_ADC_L_VOL_MASK (0x7f << 8) 57233ada14aSBard Liao #define RT5665_ADC_L_VOL_SFT 8 57333ada14aSBard Liao #define RT5665_ADC_R_VOL_MASK (0x7f) 57433ada14aSBard Liao #define RT5665_ADC_R_VOL_SFT 0 57533ada14aSBard Liao 57633ada14aSBard Liao /* Mono ADC Digital Volume Control (0x001d) */ 57733ada14aSBard Liao #define RT5665_MONO_ADC_L_VOL_MASK (0x7f << 8) 57833ada14aSBard Liao #define RT5665_MONO_ADC_L_VOL_SFT 8 57933ada14aSBard Liao #define RT5665_MONO_ADC_R_VOL_MASK (0x7f) 58033ada14aSBard Liao #define RT5665_MONO_ADC_R_VOL_SFT 0 58133ada14aSBard Liao 58233ada14aSBard Liao /* Stereo1 ADC Boost Gain Control (0x001f) */ 58333ada14aSBard Liao #define RT5665_STO1_ADC_L_BST_MASK (0x3 << 14) 58433ada14aSBard Liao #define RT5665_STO1_ADC_L_BST_SFT 14 58533ada14aSBard Liao #define RT5665_STO1_ADC_R_BST_MASK (0x3 << 12) 58633ada14aSBard Liao #define RT5665_STO1_ADC_R_BST_SFT 12 58733ada14aSBard Liao 58833ada14aSBard Liao /* Mono ADC Boost Gain Control (0x0020) */ 58933ada14aSBard Liao #define RT5665_MONO_ADC_L_BST_MASK (0x3 << 14) 59033ada14aSBard Liao #define RT5665_MONO_ADC_L_BST_SFT 14 59133ada14aSBard Liao #define RT5665_MONO_ADC_R_BST_MASK (0x3 << 12) 59233ada14aSBard Liao #define RT5665_MONO_ADC_R_BST_SFT 12 59333ada14aSBard Liao 59433ada14aSBard Liao /* Stereo1 ADC Boost Gain Control (0x001f) */ 59533ada14aSBard Liao #define RT5665_STO2_ADC_L_BST_MASK (0x3 << 14) 59633ada14aSBard Liao #define RT5665_STO2_ADC_L_BST_SFT 14 59733ada14aSBard Liao #define RT5665_STO2_ADC_R_BST_MASK (0x3 << 12) 59833ada14aSBard Liao #define RT5665_STO2_ADC_R_BST_SFT 12 59933ada14aSBard Liao 60033ada14aSBard Liao /* Stereo1 ADC Mixer Control (0x0026) */ 60133ada14aSBard Liao #define RT5665_M_STO1_ADC_L1 (0x1 << 15) 60233ada14aSBard Liao #define RT5665_M_STO1_ADC_L1_SFT 15 60333ada14aSBard Liao #define RT5665_M_STO1_ADC_L2 (0x1 << 14) 60433ada14aSBard Liao #define RT5665_M_STO1_ADC_L2_SFT 14 60533ada14aSBard Liao #define RT5665_STO1_ADC1L_SRC_MASK (0x1 << 13) 60633ada14aSBard Liao #define RT5665_STO1_ADC1L_SRC_SFT 13 60733ada14aSBard Liao #define RT5665_STO1_ADC1_SRC_ADC (0x1 << 13) 60833ada14aSBard Liao #define RT5665_STO1_ADC1_SRC_DACMIX (0x0 << 13) 60933ada14aSBard Liao #define RT5665_STO1_ADC2L_SRC_MASK (0x1 << 12) 61033ada14aSBard Liao #define RT5665_STO1_ADC2L_SRC_SFT 12 61133ada14aSBard Liao #define RT5665_STO1_ADCL_SRC_MASK (0x3 << 10) 61233ada14aSBard Liao #define RT5665_STO1_ADCL_SRC_SFT 10 61333ada14aSBard Liao #define RT5665_STO1_DD_L_SRC_MASK (0x1 << 9) 61433ada14aSBard Liao #define RT5665_STO1_DD_L_SRC_SFT 9 61533ada14aSBard Liao #define RT5665_STO1_DMIC_SRC_MASK (0x1 << 8) 61633ada14aSBard Liao #define RT5665_STO1_DMIC_SRC_SFT 8 61733ada14aSBard Liao #define RT5665_STO1_DMIC_SRC_DMIC2 (0x1 << 8) 61833ada14aSBard Liao #define RT5665_STO1_DMIC_SRC_DMIC1 (0x0 << 8) 61933ada14aSBard Liao #define RT5665_M_STO1_ADC_R1 (0x1 << 7) 62033ada14aSBard Liao #define RT5665_M_STO1_ADC_R1_SFT 7 62133ada14aSBard Liao #define RT5665_M_STO1_ADC_R2 (0x1 << 6) 62233ada14aSBard Liao #define RT5665_M_STO1_ADC_R2_SFT 6 62333ada14aSBard Liao #define RT5665_STO1_ADC1R_SRC_MASK (0x1 << 5) 62433ada14aSBard Liao #define RT5665_STO1_ADC1R_SRC_SFT 5 62533ada14aSBard Liao #define RT5665_STO1_ADC2R_SRC_MASK (0x1 << 4) 62633ada14aSBard Liao #define RT5665_STO1_ADC2R_SRC_SFT 4 62733ada14aSBard Liao #define RT5665_STO1_ADCR_SRC_MASK (0x3 << 2) 62833ada14aSBard Liao #define RT5665_STO1_ADCR_SRC_SFT 2 62933ada14aSBard Liao #define RT5665_STO1_DD_R_SRC_MASK (0x3) 63033ada14aSBard Liao #define RT5665_STO1_DD_R_SRC_SFT 0 63133ada14aSBard Liao 63233ada14aSBard Liao 63333ada14aSBard Liao /* Mono1 ADC Mixer control (0x0027) */ 63433ada14aSBard Liao #define RT5665_M_MONO_ADC_L1 (0x1 << 15) 63533ada14aSBard Liao #define RT5665_M_MONO_ADC_L1_SFT 15 63633ada14aSBard Liao #define RT5665_M_MONO_ADC_L2 (0x1 << 14) 63733ada14aSBard Liao #define RT5665_M_MONO_ADC_L2_SFT 14 63833ada14aSBard Liao #define RT5665_MONO_ADC_L1_SRC_MASK (0x1 << 13) 63933ada14aSBard Liao #define RT5665_MONO_ADC_L1_SRC_SFT 13 64033ada14aSBard Liao #define RT5665_MONO_ADC_L2_SRC_MASK (0x1 << 12) 64133ada14aSBard Liao #define RT5665_MONO_ADC_L2_SRC_SFT 12 64233ada14aSBard Liao #define RT5665_MONO_ADC_L_SRC_MASK (0x3 << 10) 64333ada14aSBard Liao #define RT5665_MONO_ADC_L_SRC_SFT 10 64433ada14aSBard Liao #define RT5665_MONO_DD_L_SRC_MASK (0x1 << 9) 64533ada14aSBard Liao #define RT5665_MONO_DD_L_SRC_SFT 9 64633ada14aSBard Liao #define RT5665_MONO_DMIC_L_SRC_MASK (0x1 << 8) 64733ada14aSBard Liao #define RT5665_MONO_DMIC_L_SRC_SFT 8 64833ada14aSBard Liao #define RT5665_M_MONO_ADC_R1 (0x1 << 7) 64933ada14aSBard Liao #define RT5665_M_MONO_ADC_R1_SFT 7 65033ada14aSBard Liao #define RT5665_M_MONO_ADC_R2 (0x1 << 6) 65133ada14aSBard Liao #define RT5665_M_MONO_ADC_R2_SFT 6 65233ada14aSBard Liao #define RT5665_MONO_ADC_R1_SRC_MASK (0x1 << 5) 65333ada14aSBard Liao #define RT5665_MONO_ADC_R1_SRC_SFT 5 65433ada14aSBard Liao #define RT5665_MONO_ADC_R2_SRC_MASK (0x1 << 4) 65533ada14aSBard Liao #define RT5665_MONO_ADC_R2_SRC_SFT 4 65633ada14aSBard Liao #define RT5665_MONO_ADC_R_SRC_MASK (0x3 << 2) 65733ada14aSBard Liao #define RT5665_MONO_ADC_R_SRC_SFT 2 65833ada14aSBard Liao #define RT5665_MONO_DD_R_SRC_MASK (0x1 << 1) 65933ada14aSBard Liao #define RT5665_MONO_DD_R_SRC_SFT 1 66033ada14aSBard Liao #define RT5665_MONO_DMIC_R_SRC_MASK 0x1 66133ada14aSBard Liao #define RT5665_MONO_DMIC_R_SRC_SFT 0 66233ada14aSBard Liao 66333ada14aSBard Liao /* Stereo2 ADC Mixer Control (0x0028) */ 66433ada14aSBard Liao #define RT5665_M_STO2_ADC_L1 (0x1 << 15) 66533ada14aSBard Liao #define RT5665_M_STO2_ADC_L1_UN (0x0 << 15) 66633ada14aSBard Liao #define RT5665_M_STO2_ADC_L1_SFT 15 66733ada14aSBard Liao #define RT5665_M_STO2_ADC_L2 (0x1 << 14) 66833ada14aSBard Liao #define RT5665_M_STO2_ADC_L2_SFT 14 66933ada14aSBard Liao #define RT5665_STO2_ADC1L_SRC_MASK (0x1 << 13) 67033ada14aSBard Liao #define RT5665_STO2_ADC1L_SRC_SFT 13 67133ada14aSBard Liao #define RT5665_STO2_ADC1_SRC_ADC (0x1 << 13) 67233ada14aSBard Liao #define RT5665_STO2_ADC1_SRC_DACMIX (0x0 << 13) 67333ada14aSBard Liao #define RT5665_STO2_ADC2L_SRC_MASK (0x1 << 12) 67433ada14aSBard Liao #define RT5665_STO2_ADC2L_SRC_SFT 12 67533ada14aSBard Liao #define RT5665_STO2_ADCL_SRC_MASK (0x3 << 10) 67633ada14aSBard Liao #define RT5665_STO2_ADCL_SRC_SFT 10 67733ada14aSBard Liao #define RT5665_STO2_DD_L_SRC_MASK (0x1 << 9) 67833ada14aSBard Liao #define RT5665_STO2_DD_L_SRC_SFT 9 67933ada14aSBard Liao #define RT5665_STO2_DMIC_SRC_MASK (0x1 << 8) 68033ada14aSBard Liao #define RT5665_STO2_DMIC_SRC_SFT 8 68133ada14aSBard Liao #define RT5665_STO2_DMIC_SRC_DMIC2 (0x1 << 8) 68233ada14aSBard Liao #define RT5665_STO2_DMIC_SRC_DMIC1 (0x0 << 8) 68333ada14aSBard Liao #define RT5665_M_STO2_ADC_R1 (0x1 << 7) 68433ada14aSBard Liao #define RT5665_M_STO2_ADC_R1_UN (0x0 << 7) 68533ada14aSBard Liao #define RT5665_M_STO2_ADC_R1_SFT 7 68633ada14aSBard Liao #define RT5665_M_STO2_ADC_R2 (0x1 << 6) 68733ada14aSBard Liao #define RT5665_M_STO2_ADC_R2_SFT 6 68833ada14aSBard Liao #define RT5665_STO2_ADC1R_SRC_MASK (0x1 << 5) 68933ada14aSBard Liao #define RT5665_STO2_ADC1R_SRC_SFT 5 69033ada14aSBard Liao #define RT5665_STO2_ADC2R_SRC_MASK (0x1 << 4) 69133ada14aSBard Liao #define RT5665_STO2_ADC2R_SRC_SFT 4 69233ada14aSBard Liao #define RT5665_STO2_ADCR_SRC_MASK (0x3 << 2) 69333ada14aSBard Liao #define RT5665_STO2_ADCR_SRC_SFT 2 69433ada14aSBard Liao #define RT5665_STO2_DD_R_SRC_MASK (0x1 << 1) 69533ada14aSBard Liao #define RT5665_STO2_DD_R_SRC_SFT 1 69633ada14aSBard Liao 69733ada14aSBard Liao /* ADC Mixer to DAC Mixer Control (0x0029) */ 69833ada14aSBard Liao #define RT5665_M_ADCMIX_L (0x1 << 15) 69933ada14aSBard Liao #define RT5665_M_ADCMIX_L_SFT 15 70033ada14aSBard Liao #define RT5665_M_DAC1_L (0x1 << 14) 70133ada14aSBard Liao #define RT5665_M_DAC1_L_SFT 14 70233ada14aSBard Liao #define RT5665_DAC1_R_SEL_MASK (0x3 << 10) 70333ada14aSBard Liao #define RT5665_DAC1_R_SEL_SFT 10 70433ada14aSBard Liao #define RT5665_DAC1_L_SEL_MASK (0x3 << 8) 70533ada14aSBard Liao #define RT5665_DAC1_L_SEL_SFT 8 70633ada14aSBard Liao #define RT5665_M_ADCMIX_R (0x1 << 7) 70733ada14aSBard Liao #define RT5665_M_ADCMIX_R_SFT 7 70833ada14aSBard Liao #define RT5665_M_DAC1_R (0x1 << 6) 70933ada14aSBard Liao #define RT5665_M_DAC1_R_SFT 6 71033ada14aSBard Liao 71133ada14aSBard Liao /* Stereo1 DAC Mixer Control (0x002a) */ 71233ada14aSBard Liao #define RT5665_M_DAC_L1_STO_L (0x1 << 15) 71333ada14aSBard Liao #define RT5665_M_DAC_L1_STO_L_SFT 15 71433ada14aSBard Liao #define RT5665_G_DAC_L1_STO_L_MASK (0x1 << 14) 71533ada14aSBard Liao #define RT5665_G_DAC_L1_STO_L_SFT 14 71633ada14aSBard Liao #define RT5665_M_DAC_R1_STO_L (0x1 << 13) 71733ada14aSBard Liao #define RT5665_M_DAC_R1_STO_L_SFT 13 71833ada14aSBard Liao #define RT5665_G_DAC_R1_STO_L_MASK (0x1 << 12) 71933ada14aSBard Liao #define RT5665_G_DAC_R1_STO_L_SFT 12 72033ada14aSBard Liao #define RT5665_M_DAC_L2_STO_L (0x1 << 11) 72133ada14aSBard Liao #define RT5665_M_DAC_L2_STO_L_SFT 11 72233ada14aSBard Liao #define RT5665_G_DAC_L2_STO_L_MASK (0x1 << 10) 72333ada14aSBard Liao #define RT5665_G_DAC_L2_STO_L_SFT 10 72433ada14aSBard Liao #define RT5665_M_DAC_R2_STO_L (0x1 << 9) 72533ada14aSBard Liao #define RT5665_M_DAC_R2_STO_L_SFT 9 72633ada14aSBard Liao #define RT5665_G_DAC_R2_STO_L_MASK (0x1 << 8) 72733ada14aSBard Liao #define RT5665_G_DAC_R2_STO_L_SFT 8 72833ada14aSBard Liao #define RT5665_M_DAC_L1_STO_R (0x1 << 7) 72933ada14aSBard Liao #define RT5665_M_DAC_L1_STO_R_SFT 7 73033ada14aSBard Liao #define RT5665_G_DAC_L1_STO_R_MASK (0x1 << 6) 73133ada14aSBard Liao #define RT5665_G_DAC_L1_STO_R_SFT 6 73233ada14aSBard Liao #define RT5665_M_DAC_R1_STO_R (0x1 << 5) 73333ada14aSBard Liao #define RT5665_M_DAC_R1_STO_R_SFT 5 73433ada14aSBard Liao #define RT5665_G_DAC_R1_STO_R_MASK (0x1 << 4) 73533ada14aSBard Liao #define RT5665_G_DAC_R1_STO_R_SFT 4 73633ada14aSBard Liao #define RT5665_M_DAC_L2_STO_R (0x1 << 3) 73733ada14aSBard Liao #define RT5665_M_DAC_L2_STO_R_SFT 3 73833ada14aSBard Liao #define RT5665_G_DAC_L2_STO_R_MASK (0x1 << 2) 73933ada14aSBard Liao #define RT5665_G_DAC_L2_STO_R_SFT 2 74033ada14aSBard Liao #define RT5665_M_DAC_R2_STO_R (0x1 << 1) 74133ada14aSBard Liao #define RT5665_M_DAC_R2_STO_R_SFT 1 74233ada14aSBard Liao #define RT5665_G_DAC_R2_STO_R_MASK (0x1) 74333ada14aSBard Liao #define RT5665_G_DAC_R2_STO_R_SFT 0 74433ada14aSBard Liao 74533ada14aSBard Liao /* Mono DAC Mixer Control (0x002b) */ 74633ada14aSBard Liao #define RT5665_M_DAC_L1_MONO_L (0x1 << 15) 74733ada14aSBard Liao #define RT5665_M_DAC_L1_MONO_L_SFT 15 74833ada14aSBard Liao #define RT5665_G_DAC_L1_MONO_L_MASK (0x1 << 14) 74933ada14aSBard Liao #define RT5665_G_DAC_L1_MONO_L_SFT 14 75033ada14aSBard Liao #define RT5665_M_DAC_R1_MONO_L (0x1 << 13) 75133ada14aSBard Liao #define RT5665_M_DAC_R1_MONO_L_SFT 13 75233ada14aSBard Liao #define RT5665_G_DAC_R1_MONO_L_MASK (0x1 << 12) 75333ada14aSBard Liao #define RT5665_G_DAC_R1_MONO_L_SFT 12 75433ada14aSBard Liao #define RT5665_M_DAC_L2_MONO_L (0x1 << 11) 75533ada14aSBard Liao #define RT5665_M_DAC_L2_MONO_L_SFT 11 75633ada14aSBard Liao #define RT5665_G_DAC_L2_MONO_L_MASK (0x1 << 10) 75733ada14aSBard Liao #define RT5665_G_DAC_L2_MONO_L_SFT 10 75833ada14aSBard Liao #define RT5665_M_DAC_R2_MONO_L (0x1 << 9) 75933ada14aSBard Liao #define RT5665_M_DAC_R2_MONO_L_SFT 9 76033ada14aSBard Liao #define RT5665_G_DAC_R2_MONO_L_MASK (0x1 << 8) 76133ada14aSBard Liao #define RT5665_G_DAC_R2_MONO_L_SFT 8 76233ada14aSBard Liao #define RT5665_M_DAC_L1_MONO_R (0x1 << 7) 76333ada14aSBard Liao #define RT5665_M_DAC_L1_MONO_R_SFT 7 76433ada14aSBard Liao #define RT5665_G_DAC_L1_MONO_R_MASK (0x1 << 6) 76533ada14aSBard Liao #define RT5665_G_DAC_L1_MONO_R_SFT 6 76633ada14aSBard Liao #define RT5665_M_DAC_R1_MONO_R (0x1 << 5) 76733ada14aSBard Liao #define RT5665_M_DAC_R1_MONO_R_SFT 5 76833ada14aSBard Liao #define RT5665_G_DAC_R1_MONO_R_MASK (0x1 << 4) 76933ada14aSBard Liao #define RT5665_G_DAC_R1_MONO_R_SFT 4 77033ada14aSBard Liao #define RT5665_M_DAC_L2_MONO_R (0x1 << 3) 77133ada14aSBard Liao #define RT5665_M_DAC_L2_MONO_R_SFT 3 77233ada14aSBard Liao #define RT5665_G_DAC_L2_MONO_R_MASK (0x1 << 2) 77333ada14aSBard Liao #define RT5665_G_DAC_L2_MONO_R_SFT 2 77433ada14aSBard Liao #define RT5665_M_DAC_R2_MONO_R (0x1 << 1) 77533ada14aSBard Liao #define RT5665_M_DAC_R2_MONO_R_SFT 1 77633ada14aSBard Liao #define RT5665_G_DAC_R2_MONO_R_MASK (0x1) 77733ada14aSBard Liao #define RT5665_G_DAC_R2_MONO_R_SFT 0 77833ada14aSBard Liao 77933ada14aSBard Liao /* Stereo2 DAC Mixer Control (0x002c) */ 78033ada14aSBard Liao #define RT5665_M_DAC_L1_STO2_L (0x1 << 15) 78133ada14aSBard Liao #define RT5665_M_DAC_L1_STO2_L_SFT 15 78233ada14aSBard Liao #define RT5665_G_DAC_L1_STO2_L_MASK (0x1 << 14) 78333ada14aSBard Liao #define RT5665_G_DAC_L1_STO2_L_SFT 14 78433ada14aSBard Liao #define RT5665_M_DAC_L2_STO2_L (0x1 << 13) 78533ada14aSBard Liao #define RT5665_M_DAC_L2_STO2_L_SFT 13 78633ada14aSBard Liao #define RT5665_G_DAC_L2_STO2_L_MASK (0x1 << 12) 78733ada14aSBard Liao #define RT5665_G_DAC_L2_STO2_L_SFT 12 78833ada14aSBard Liao #define RT5665_M_DAC_L3_STO2_L (0x1 << 11) 78933ada14aSBard Liao #define RT5665_M_DAC_L3_STO2_L_SFT 11 79033ada14aSBard Liao #define RT5665_G_DAC_L3_STO2_L_MASK (0x1 << 10) 79133ada14aSBard Liao #define RT5665_G_DAC_L3_STO2_L_SFT 10 79233ada14aSBard Liao #define RT5665_M_ST_DAC_L1 (0x1 << 9) 79333ada14aSBard Liao #define RT5665_M_ST_DAC_L1_SFT 9 79433ada14aSBard Liao #define RT5665_M_ST_DAC_R1 (0x1 << 8) 79533ada14aSBard Liao #define RT5665_M_ST_DAC_R1_SFT 8 79633ada14aSBard Liao #define RT5665_M_DAC_R1_STO2_R (0x1 << 7) 79733ada14aSBard Liao #define RT5665_M_DAC_R1_STO2_R_SFT 7 79833ada14aSBard Liao #define RT5665_G_DAC_R1_STO2_R_MASK (0x1 << 6) 79933ada14aSBard Liao #define RT5665_G_DAC_R1_STO2_R_SFT 6 80033ada14aSBard Liao #define RT5665_M_DAC_R2_STO2_R (0x1 << 5) 80133ada14aSBard Liao #define RT5665_M_DAC_R2_STO2_R_SFT 5 80233ada14aSBard Liao #define RT5665_G_DAC_R2_STO2_R_MASK (0x1 << 4) 80333ada14aSBard Liao #define RT5665_G_DAC_R2_STO2_R_SFT 4 80433ada14aSBard Liao #define RT5665_M_DAC_R3_STO2_R (0x1 << 3) 80533ada14aSBard Liao #define RT5665_M_DAC_R3_STO2_R_SFT 3 80633ada14aSBard Liao #define RT5665_G_DAC_R3_STO2_R_MASK (0x1 << 2) 80733ada14aSBard Liao #define RT5665_G_DAC_R3_STO2_R_SFT 2 80833ada14aSBard Liao 80933ada14aSBard Liao /* Analog DAC1 Input Source Control (0x002d) */ 81033ada14aSBard Liao #define RT5665_DAC_MIX_L_MASK (0x3 << 12) 81133ada14aSBard Liao #define RT5665_DAC_MIX_L_SFT 12 81233ada14aSBard Liao #define RT5665_DAC_MIX_R_MASK (0x3 << 8) 81333ada14aSBard Liao #define RT5665_DAC_MIX_R_SFT 8 81433ada14aSBard Liao #define RT5665_DAC_L1_SRC_MASK (0x3 << 4) 81533ada14aSBard Liao #define RT5665_A_DACL1_SFT 4 81633ada14aSBard Liao #define RT5665_DAC_R1_SRC_MASK (0x3) 81733ada14aSBard Liao #define RT5665_A_DACR1_SFT 0 81833ada14aSBard Liao 81933ada14aSBard Liao /* Analog DAC Input Source Control (0x002e) */ 82033ada14aSBard Liao #define RT5665_A_DACL2_SEL (0x1 << 4) 82133ada14aSBard Liao #define RT5665_A_DACL2_SFT 4 82233ada14aSBard Liao #define RT5665_A_DACR2_SEL (0x1 << 0) 82333ada14aSBard Liao #define RT5665_A_DACR2_SFT 0 82433ada14aSBard Liao 82533ada14aSBard Liao /* Digital Interface Data Control (0x002f) */ 82633ada14aSBard Liao #define RT5665_IF2_1_ADC_IN_MASK (0x7 << 12) 82733ada14aSBard Liao #define RT5665_IF2_1_ADC_IN_SFT 12 82833ada14aSBard Liao #define RT5665_IF2_1_DAC_SEL_MASK (0x3 << 10) 82933ada14aSBard Liao #define RT5665_IF2_1_DAC_SEL_SFT 10 83033ada14aSBard Liao #define RT5665_IF2_1_ADC_SEL_MASK (0x3 << 8) 83133ada14aSBard Liao #define RT5665_IF2_1_ADC_SEL_SFT 8 83233ada14aSBard Liao #define RT5665_IF2_2_ADC_IN_MASK (0x7 << 4) 83333ada14aSBard Liao #define RT5665_IF2_2_ADC_IN_SFT 4 83433ada14aSBard Liao #define RT5665_IF2_2_DAC_SEL_MASK (0x3 << 2) 83533ada14aSBard Liao #define RT5665_IF2_2_DAC_SEL_SFT 2 83633ada14aSBard Liao #define RT5665_IF2_2_ADC_SEL_MASK (0x3 << 0) 83733ada14aSBard Liao #define RT5665_IF2_2_ADC_SEL_SFT 0 83833ada14aSBard Liao 83933ada14aSBard Liao /* Digital Interface Data Control (0x0030) */ 84033ada14aSBard Liao #define RT5665_IF3_ADC_IN_MASK (0x7 << 4) 84133ada14aSBard Liao #define RT5665_IF3_ADC_IN_SFT 4 84233ada14aSBard Liao #define RT5665_IF3_DAC_SEL_MASK (0x3 << 2) 84333ada14aSBard Liao #define RT5665_IF3_DAC_SEL_SFT 2 84433ada14aSBard Liao #define RT5665_IF3_ADC_SEL_MASK (0x3 << 0) 84533ada14aSBard Liao #define RT5665_IF3_ADC_SEL_SFT 0 84633ada14aSBard Liao 84733ada14aSBard Liao /* PDM Output Control (0x0031) */ 84833ada14aSBard Liao #define RT5665_M_PDM1_L (0x1 << 14) 84933ada14aSBard Liao #define RT5665_M_PDM1_L_SFT 14 85033ada14aSBard Liao #define RT5665_M_PDM1_R (0x1 << 12) 85133ada14aSBard Liao #define RT5665_M_PDM1_R_SFT 12 85233ada14aSBard Liao #define RT5665_PDM1_L_MASK (0x3 << 10) 85333ada14aSBard Liao #define RT5665_PDM1_L_SFT 10 85433ada14aSBard Liao #define RT5665_PDM1_R_MASK (0x3 << 8) 85533ada14aSBard Liao #define RT5665_PDM1_R_SFT 8 85633ada14aSBard Liao #define RT5665_PDM1_BUSY (0x1 << 6) 85733ada14aSBard Liao #define RT5665_PDM_PATTERN (0x1 << 5) 85833ada14aSBard Liao #define RT5665_PDM_GAIN (0x1 << 4) 85933ada14aSBard Liao #define RT5665_LRCK_PDM_PI2C (0x1 << 3) 86033ada14aSBard Liao #define RT5665_PDM_DIV_MASK (0x3) 86133ada14aSBard Liao 86233ada14aSBard Liao /*S/PDIF Output Control (0x0036) */ 86333ada14aSBard Liao #define RT5665_SPDIF_SEL_MASK (0x3 << 0) 86433ada14aSBard Liao #define RT5665_SPDIF_SEL_SFT 0 86533ada14aSBard Liao 86633ada14aSBard Liao /* REC Left Mixer Control 2 (0x003c) */ 86733ada14aSBard Liao #define RT5665_M_CBJ_RM1_L (0x1 << 7) 86833ada14aSBard Liao #define RT5665_M_CBJ_RM1_L_SFT 7 86933ada14aSBard Liao #define RT5665_M_BST1_RM1_L (0x1 << 5) 87033ada14aSBard Liao #define RT5665_M_BST1_RM1_L_SFT 5 87133ada14aSBard Liao #define RT5665_M_BST2_RM1_L (0x1 << 4) 87233ada14aSBard Liao #define RT5665_M_BST2_RM1_L_SFT 4 87333ada14aSBard Liao #define RT5665_M_BST3_RM1_L (0x1 << 3) 87433ada14aSBard Liao #define RT5665_M_BST3_RM1_L_SFT 3 87533ada14aSBard Liao #define RT5665_M_BST4_RM1_L (0x1 << 2) 87633ada14aSBard Liao #define RT5665_M_BST4_RM1_L_SFT 2 87733ada14aSBard Liao #define RT5665_M_INL_RM1_L (0x1 << 1) 87833ada14aSBard Liao #define RT5665_M_INL_RM1_L_SFT 1 87933ada14aSBard Liao #define RT5665_M_INR_RM1_L (0x1) 88033ada14aSBard Liao #define RT5665_M_INR_RM1_L_SFT 0 88133ada14aSBard Liao 88233ada14aSBard Liao /* REC Right Mixer Control 2 (0x003e) */ 88333ada14aSBard Liao #define RT5665_M_AEC_REF_RM1_R (0x1 << 7) 88433ada14aSBard Liao #define RT5665_M_AEC_REF_RM1_R_SFT 7 88533ada14aSBard Liao #define RT5665_M_BST1_RM1_R (0x1 << 5) 88633ada14aSBard Liao #define RT5665_M_BST1_RM1_R_SFT 5 88733ada14aSBard Liao #define RT5665_M_BST2_RM1_R (0x1 << 4) 88833ada14aSBard Liao #define RT5665_M_BST2_RM1_R_SFT 4 88933ada14aSBard Liao #define RT5665_M_BST3_RM1_R (0x1 << 3) 89033ada14aSBard Liao #define RT5665_M_BST3_RM1_R_SFT 3 89133ada14aSBard Liao #define RT5665_M_BST4_RM1_R (0x1 << 2) 89233ada14aSBard Liao #define RT5665_M_BST4_RM1_R_SFT 2 89333ada14aSBard Liao #define RT5665_M_INR_RM1_R (0x1 << 1) 89433ada14aSBard Liao #define RT5665_M_INR_RM1_R_SFT 1 89533ada14aSBard Liao #define RT5665_M_MONOVOL_RM1_R (0x1) 89633ada14aSBard Liao #define RT5665_M_MONOVOL_RM1_R_SFT 0 89733ada14aSBard Liao 89833ada14aSBard Liao /* REC Mixer 2 Left Control 2 (0x0041) */ 89933ada14aSBard Liao #define RT5665_M_CBJ_RM2_L (0x1 << 7) 90033ada14aSBard Liao #define RT5665_M_CBJ_RM2_L_SFT 7 90133ada14aSBard Liao #define RT5665_M_BST1_RM2_L (0x1 << 5) 90233ada14aSBard Liao #define RT5665_M_BST1_RM2_L_SFT 5 90333ada14aSBard Liao #define RT5665_M_BST2_RM2_L (0x1 << 4) 90433ada14aSBard Liao #define RT5665_M_BST2_RM2_L_SFT 4 90533ada14aSBard Liao #define RT5665_M_BST3_RM2_L (0x1 << 3) 90633ada14aSBard Liao #define RT5665_M_BST3_RM2_L_SFT 3 90733ada14aSBard Liao #define RT5665_M_BST4_RM2_L (0x1 << 2) 90833ada14aSBard Liao #define RT5665_M_BST4_RM2_L_SFT 2 90933ada14aSBard Liao #define RT5665_M_INL_RM2_L (0x1 << 1) 91033ada14aSBard Liao #define RT5665_M_INL_RM2_L_SFT 1 91133ada14aSBard Liao #define RT5665_M_INR_RM2_L (0x1) 91233ada14aSBard Liao #define RT5665_M_INR_RM2_L_SFT 0 91333ada14aSBard Liao 91433ada14aSBard Liao /* REC Mixer 2 Right Control 2 (0x0043) */ 91533ada14aSBard Liao #define RT5665_M_MONOVOL_RM2_R (0x1 << 7) 91633ada14aSBard Liao #define RT5665_M_MONOVOL_RM2_R_SFT 7 91733ada14aSBard Liao #define RT5665_M_BST1_RM2_R (0x1 << 5) 91833ada14aSBard Liao #define RT5665_M_BST1_RM2_R_SFT 5 91933ada14aSBard Liao #define RT5665_M_BST2_RM2_R (0x1 << 4) 92033ada14aSBard Liao #define RT5665_M_BST2_RM2_R_SFT 4 92133ada14aSBard Liao #define RT5665_M_BST3_RM2_R (0x1 << 3) 92233ada14aSBard Liao #define RT5665_M_BST3_RM2_R_SFT 3 92333ada14aSBard Liao #define RT5665_M_BST4_RM2_R (0x1 << 2) 92433ada14aSBard Liao #define RT5665_M_BST4_RM2_R_SFT 2 92533ada14aSBard Liao #define RT5665_M_INL_RM2_R (0x1 << 1) 92633ada14aSBard Liao #define RT5665_M_INL_RM2_R_SFT 1 92733ada14aSBard Liao #define RT5665_M_INR_RM2_R (0x1) 92833ada14aSBard Liao #define RT5665_M_INR_RM2_R_SFT 0 92933ada14aSBard Liao 93033ada14aSBard Liao /* SPK Left Mixer Control (0x0046) */ 93133ada14aSBard Liao #define RT5665_M_BST3_SM_L (0x1 << 4) 93233ada14aSBard Liao #define RT5665_M_BST3_SM_L_SFT 4 93333ada14aSBard Liao #define RT5665_M_IN_R_SM_L (0x1 << 3) 93433ada14aSBard Liao #define RT5665_M_IN_R_SM_L_SFT 3 93533ada14aSBard Liao #define RT5665_M_IN_L_SM_L (0x1 << 2) 93633ada14aSBard Liao #define RT5665_M_IN_L_SM_L_SFT 2 93733ada14aSBard Liao #define RT5665_M_BST1_SM_L (0x1 << 1) 93833ada14aSBard Liao #define RT5665_M_BST1_SM_L_SFT 1 93933ada14aSBard Liao #define RT5665_M_DAC_L2_SM_L (0x1) 94033ada14aSBard Liao #define RT5665_M_DAC_L2_SM_L_SFT 0 94133ada14aSBard Liao 94233ada14aSBard Liao /* SPK Right Mixer Control (0x0047) */ 94333ada14aSBard Liao #define RT5665_M_BST3_SM_R (0x1 << 4) 94433ada14aSBard Liao #define RT5665_M_BST3_SM_R_SFT 4 94533ada14aSBard Liao #define RT5665_M_IN_R_SM_R (0x1 << 3) 94633ada14aSBard Liao #define RT5665_M_IN_R_SM_R_SFT 3 94733ada14aSBard Liao #define RT5665_M_IN_L_SM_R (0x1 << 2) 94833ada14aSBard Liao #define RT5665_M_IN_L_SM_R_SFT 2 94933ada14aSBard Liao #define RT5665_M_BST4_SM_R (0x1 << 1) 95033ada14aSBard Liao #define RT5665_M_BST4_SM_R_SFT 1 95133ada14aSBard Liao #define RT5665_M_DAC_R2_SM_R (0x1) 95233ada14aSBard Liao #define RT5665_M_DAC_R2_SM_R_SFT 0 95333ada14aSBard Liao 95433ada14aSBard Liao /* SPO Amp Input and Gain Control (0x0048) */ 95533ada14aSBard Liao #define RT5665_M_DAC_L2_SPKOMIX (0x1 << 13) 95633ada14aSBard Liao #define RT5665_M_DAC_L2_SPKOMIX_SFT 13 95733ada14aSBard Liao #define RT5665_M_SPKVOLL_SPKOMIX (0x1 << 12) 95833ada14aSBard Liao #define RT5665_M_SPKVOLL_SPKOMIX_SFT 12 95933ada14aSBard Liao #define RT5665_M_DAC_R2_SPKOMIX (0x1 << 9) 96033ada14aSBard Liao #define RT5665_M_DAC_R2_SPKOMIX_SFT 9 96133ada14aSBard Liao #define RT5665_M_SPKVOLR_SPKOMIX (0x1 << 8) 96233ada14aSBard Liao #define RT5665_M_SPKVOLR_SPKOMIX_SFT 8 96333ada14aSBard Liao 96433ada14aSBard Liao /* MONOMIX Input and Gain Control (0x004b) */ 96533ada14aSBard Liao #define RT5665_G_MONOVOL_MA (0x1 << 10) 96633ada14aSBard Liao #define RT5665_G_MONOVOL_MA_SFT 10 96733ada14aSBard Liao #define RT5665_M_MONOVOL_MA (0x1 << 9) 96833ada14aSBard Liao #define RT5665_M_MONOVOL_MA_SFT 9 96933ada14aSBard Liao #define RT5665_M_DAC_L2_MA (0x1 << 8) 97033ada14aSBard Liao #define RT5665_M_DAC_L2_MA_SFT 8 97133ada14aSBard Liao #define RT5665_M_BST3_MM (0x1 << 4) 97233ada14aSBard Liao #define RT5665_M_BST3_MM_SFT 4 97333ada14aSBard Liao #define RT5665_M_BST2_MM (0x1 << 3) 97433ada14aSBard Liao #define RT5665_M_BST2_MM_SFT 3 97533ada14aSBard Liao #define RT5665_M_BST1_MM (0x1 << 2) 97633ada14aSBard Liao #define RT5665_M_BST1_MM_SFT 2 97733ada14aSBard Liao #define RT5665_M_RECMIC2L_MM (0x1 << 1) 97833ada14aSBard Liao #define RT5665_M_RECMIC2L_MM_SFT 1 97933ada14aSBard Liao #define RT5665_M_DAC_L2_MM (0x1) 98033ada14aSBard Liao #define RT5665_M_DAC_L2_MM_SFT 0 98133ada14aSBard Liao 98233ada14aSBard Liao /* Output Left Mixer Control 1 (0x004d) */ 98333ada14aSBard Liao #define RT5665_G_BST3_OM_L_MASK (0x7 << 12) 98433ada14aSBard Liao #define RT5665_G_BST3_OM_L_SFT 12 98533ada14aSBard Liao #define RT5665_G_BST2_OM_L_MASK (0x7 << 9) 98633ada14aSBard Liao #define RT5665_G_BST2_OM_L_SFT 9 98733ada14aSBard Liao #define RT5665_G_BST1_OM_L_MASK (0x7 << 6) 98833ada14aSBard Liao #define RT5665_G_BST1_OM_L_SFT 6 98933ada14aSBard Liao #define RT5665_G_IN_L_OM_L_MASK (0x7 << 3) 99033ada14aSBard Liao #define RT5665_G_IN_L_OM_L_SFT 3 99133ada14aSBard Liao #define RT5665_G_DAC_L2_OM_L_MASK (0x7 << 0) 99233ada14aSBard Liao #define RT5665_G_DAC_L2_OM_L_SFT 0 99333ada14aSBard Liao 99433ada14aSBard Liao /* Output Left Mixer Input Control (0x004e) */ 99533ada14aSBard Liao #define RT5665_M_BST3_OM_L (0x1 << 4) 99633ada14aSBard Liao #define RT5665_M_BST3_OM_L_SFT 4 99733ada14aSBard Liao #define RT5665_M_BST2_OM_L (0x1 << 3) 99833ada14aSBard Liao #define RT5665_M_BST2_OM_L_SFT 3 99933ada14aSBard Liao #define RT5665_M_BST1_OM_L (0x1 << 2) 100033ada14aSBard Liao #define RT5665_M_BST1_OM_L_SFT 2 100133ada14aSBard Liao #define RT5665_M_IN_L_OM_L (0x1 << 1) 100233ada14aSBard Liao #define RT5665_M_IN_L_OM_L_SFT 1 100333ada14aSBard Liao #define RT5665_M_DAC_L2_OM_L (0x1) 100433ada14aSBard Liao #define RT5665_M_DAC_L2_OM_L_SFT 0 100533ada14aSBard Liao 100633ada14aSBard Liao /* Output Right Mixer Input Control (0x0050) */ 100733ada14aSBard Liao #define RT5665_M_BST4_OM_R (0x1 << 4) 100833ada14aSBard Liao #define RT5665_M_BST4_OM_R_SFT 4 100933ada14aSBard Liao #define RT5665_M_BST3_OM_R (0x1 << 3) 101033ada14aSBard Liao #define RT5665_M_BST3_OM_R_SFT 3 101133ada14aSBard Liao #define RT5665_M_BST2_OM_R (0x1 << 2) 101233ada14aSBard Liao #define RT5665_M_BST2_OM_R_SFT 2 101333ada14aSBard Liao #define RT5665_M_IN_R_OM_R (0x1 << 1) 101433ada14aSBard Liao #define RT5665_M_IN_R_OM_R_SFT 1 101533ada14aSBard Liao #define RT5665_M_DAC_R2_OM_R (0x1) 101633ada14aSBard Liao #define RT5665_M_DAC_R2_OM_R_SFT 0 101733ada14aSBard Liao 101833ada14aSBard Liao /* LOUT Mixer Control (0x0052) */ 101933ada14aSBard Liao #define RT5665_M_DAC_L2_LM (0x1 << 15) 102033ada14aSBard Liao #define RT5665_M_DAC_L2_LM_SFT 15 102133ada14aSBard Liao #define RT5665_M_DAC_R2_LM (0x1 << 14) 102233ada14aSBard Liao #define RT5665_M_DAC_R2_LM_SFT 14 102333ada14aSBard Liao #define RT5665_M_OV_L_LM (0x1 << 13) 102433ada14aSBard Liao #define RT5665_M_OV_L_LM_SFT 13 102533ada14aSBard Liao #define RT5665_M_OV_R_LM (0x1 << 12) 102633ada14aSBard Liao #define RT5665_M_OV_R_LM_SFT 12 102733ada14aSBard Liao #define RT5665_LOUT_BST_SFT 11 102833ada14aSBard Liao #define RT5665_LOUT_DF (0x1 << 11) 102933ada14aSBard Liao #define RT5665_LOUT_DF_SFT 11 103033ada14aSBard Liao 103133ada14aSBard Liao /* Power Management for Digital 1 (0x0061) */ 103233ada14aSBard Liao #define RT5665_PWR_I2S1_1 (0x1 << 15) 103333ada14aSBard Liao #define RT5665_PWR_I2S1_1_BIT 15 103433ada14aSBard Liao #define RT5665_PWR_I2S1_2 (0x1 << 14) 103533ada14aSBard Liao #define RT5665_PWR_I2S1_2_BIT 14 103633ada14aSBard Liao #define RT5665_PWR_I2S2_1 (0x1 << 13) 103733ada14aSBard Liao #define RT5665_PWR_I2S2_1_BIT 13 103833ada14aSBard Liao #define RT5665_PWR_I2S2_2 (0x1 << 12) 103933ada14aSBard Liao #define RT5665_PWR_I2S2_2_BIT 12 104033ada14aSBard Liao #define RT5665_PWR_DAC_L1 (0x1 << 11) 104133ada14aSBard Liao #define RT5665_PWR_DAC_L1_BIT 11 104233ada14aSBard Liao #define RT5665_PWR_DAC_R1 (0x1 << 10) 104333ada14aSBard Liao #define RT5665_PWR_DAC_R1_BIT 10 104433ada14aSBard Liao #define RT5665_PWR_I2S3 (0x1 << 9) 104533ada14aSBard Liao #define RT5665_PWR_I2S3_BIT 9 104633ada14aSBard Liao #define RT5665_PWR_LDO (0x1 << 8) 104733ada14aSBard Liao #define RT5665_PWR_LDO_BIT 8 104833ada14aSBard Liao #define RT5665_PWR_DAC_L2 (0x1 << 7) 104933ada14aSBard Liao #define RT5665_PWR_DAC_L2_BIT 7 105033ada14aSBard Liao #define RT5665_PWR_DAC_R2 (0x1 << 6) 105133ada14aSBard Liao #define RT5665_PWR_DAC_R2_BIT 6 105233ada14aSBard Liao #define RT5665_PWR_ADC_L1 (0x1 << 4) 105333ada14aSBard Liao #define RT5665_PWR_ADC_L1_BIT 4 105433ada14aSBard Liao #define RT5665_PWR_ADC_R1 (0x1 << 3) 105533ada14aSBard Liao #define RT5665_PWR_ADC_R1_BIT 3 105633ada14aSBard Liao #define RT5665_PWR_ADC_L2 (0x1 << 2) 105733ada14aSBard Liao #define RT5665_PWR_ADC_L2_BIT 2 105833ada14aSBard Liao #define RT5665_PWR_ADC_R2 (0x1 << 1) 105933ada14aSBard Liao #define RT5665_PWR_ADC_R2_BIT 1 106033ada14aSBard Liao 106133ada14aSBard Liao /* Power Management for Digital 2 (0x0062) */ 106233ada14aSBard Liao #define RT5665_PWR_ADC_S1F (0x1 << 15) 106333ada14aSBard Liao #define RT5665_PWR_ADC_S1F_BIT 15 106433ada14aSBard Liao #define RT5665_PWR_ADC_S2F (0x1 << 14) 106533ada14aSBard Liao #define RT5665_PWR_ADC_S2F_BIT 14 106633ada14aSBard Liao #define RT5665_PWR_ADC_MF_L (0x1 << 13) 106733ada14aSBard Liao #define RT5665_PWR_ADC_MF_L_BIT 13 106833ada14aSBard Liao #define RT5665_PWR_ADC_MF_R (0x1 << 12) 106933ada14aSBard Liao #define RT5665_PWR_ADC_MF_R_BIT 12 107033ada14aSBard Liao #define RT5665_PWR_DAC_S2F (0x1 << 11) 107133ada14aSBard Liao #define RT5665_PWR_DAC_S2F_BIT 11 107233ada14aSBard Liao #define RT5665_PWR_DAC_S1F (0x1 << 10) 107333ada14aSBard Liao #define RT5665_PWR_DAC_S1F_BIT 10 107433ada14aSBard Liao #define RT5665_PWR_DAC_MF_L (0x1 << 9) 107533ada14aSBard Liao #define RT5665_PWR_DAC_MF_L_BIT 9 107633ada14aSBard Liao #define RT5665_PWR_DAC_MF_R (0x1 << 8) 107733ada14aSBard Liao #define RT5665_PWR_DAC_MF_R_BIT 8 107833ada14aSBard Liao #define RT5665_PWR_PDM1 (0x1 << 7) 107933ada14aSBard Liao #define RT5665_PWR_PDM1_BIT 7 108033ada14aSBard Liao 108133ada14aSBard Liao /* Power Management for Analog 1 (0x0063) */ 108233ada14aSBard Liao #define RT5665_PWR_VREF1 (0x1 << 15) 108333ada14aSBard Liao #define RT5665_PWR_VREF1_BIT 15 108433ada14aSBard Liao #define RT5665_PWR_FV1 (0x1 << 14) 108533ada14aSBard Liao #define RT5665_PWR_FV1_BIT 14 108633ada14aSBard Liao #define RT5665_PWR_VREF2 (0x1 << 13) 108733ada14aSBard Liao #define RT5665_PWR_VREF2_BIT 13 108833ada14aSBard Liao #define RT5665_PWR_FV2 (0x1 << 12) 108933ada14aSBard Liao #define RT5665_PWR_FV2_BIT 12 109033ada14aSBard Liao #define RT5665_PWR_VREF3 (0x1 << 11) 109133ada14aSBard Liao #define RT5665_PWR_VREF3_BIT 11 109233ada14aSBard Liao #define RT5665_PWR_FV3 (0x1 << 10) 109333ada14aSBard Liao #define RT5665_PWR_FV3_BIT 10 109433ada14aSBard Liao #define RT5665_PWR_MB (0x1 << 9) 109533ada14aSBard Liao #define RT5665_PWR_MB_BIT 9 109633ada14aSBard Liao #define RT5665_PWR_LM (0x1 << 8) 109733ada14aSBard Liao #define RT5665_PWR_LM_BIT 8 109833ada14aSBard Liao #define RT5665_PWR_BG (0x1 << 7) 109933ada14aSBard Liao #define RT5665_PWR_BG_BIT 7 110033ada14aSBard Liao #define RT5665_PWR_MA (0x1 << 6) 110133ada14aSBard Liao #define RT5665_PWR_MA_BIT 6 110233ada14aSBard Liao #define RT5665_PWR_HA_L (0x1 << 5) 110333ada14aSBard Liao #define RT5665_PWR_HA_L_BIT 5 110433ada14aSBard Liao #define RT5665_PWR_HA_R (0x1 << 4) 110533ada14aSBard Liao #define RT5665_PWR_HA_R_BIT 4 110633ada14aSBard Liao #define RT5665_HP_DRIVER_MASK (0x3 << 2) 110733ada14aSBard Liao #define RT5665_HP_DRIVER_1X (0x0 << 2) 110833ada14aSBard Liao #define RT5665_HP_DRIVER_3X (0x1 << 2) 1109*76381198SBard Liao #define RT5665_HP_DRIVER_5X (0x3 << 2) 111033ada14aSBard Liao #define RT5665_LDO1_DVO_MASK (0x3) 111133ada14aSBard Liao #define RT5665_LDO1_DVO_09 (0x0) 111233ada14aSBard Liao #define RT5665_LDO1_DVO_10 (0x1) 111333ada14aSBard Liao #define RT5665_LDO1_DVO_12 (0x2) 111433ada14aSBard Liao #define RT5665_LDO1_DVO_14 (0x3) 111533ada14aSBard Liao 111633ada14aSBard Liao /* Power Management for Analog 2 (0x0064) */ 111733ada14aSBard Liao #define RT5665_PWR_BST1 (0x1 << 15) 111833ada14aSBard Liao #define RT5665_PWR_BST1_BIT 15 111933ada14aSBard Liao #define RT5665_PWR_BST2 (0x1 << 14) 112033ada14aSBard Liao #define RT5665_PWR_BST2_BIT 14 112133ada14aSBard Liao #define RT5665_PWR_BST3 (0x1 << 13) 112233ada14aSBard Liao #define RT5665_PWR_BST3_BIT 13 112333ada14aSBard Liao #define RT5665_PWR_BST4 (0x1 << 12) 112433ada14aSBard Liao #define RT5665_PWR_BST4_BIT 12 112533ada14aSBard Liao #define RT5665_PWR_MB1 (0x1 << 11) 112633ada14aSBard Liao #define RT5665_PWR_MB1_PWR_DOWN (0x0 << 11) 112733ada14aSBard Liao #define RT5665_PWR_MB1_BIT 11 112833ada14aSBard Liao #define RT5665_PWR_MB2 (0x1 << 10) 112933ada14aSBard Liao #define RT5665_PWR_MB2_PWR_DOWN (0x0 << 10) 113033ada14aSBard Liao #define RT5665_PWR_MB2_BIT 10 113133ada14aSBard Liao #define RT5665_PWR_MB3 (0x1 << 9) 113233ada14aSBard Liao #define RT5665_PWR_MB3_BIT 9 113333ada14aSBard Liao #define RT5665_PWR_BST1_P (0x1 << 7) 113433ada14aSBard Liao #define RT5665_PWR_BST1_P_BIT 7 113533ada14aSBard Liao #define RT5665_PWR_BST2_P (0x1 << 6) 113633ada14aSBard Liao #define RT5665_PWR_BST2_P_BIT 6 113733ada14aSBard Liao #define RT5665_PWR_BST3_P (0x1 << 5) 113833ada14aSBard Liao #define RT5665_PWR_BST3_P_BIT 5 113933ada14aSBard Liao #define RT5665_PWR_BST4_P (0x1 << 4) 114033ada14aSBard Liao #define RT5665_PWR_BST4_P_BIT 4 114133ada14aSBard Liao #define RT5665_PWR_JD1 (0x1 << 3) 114233ada14aSBard Liao #define RT5665_PWR_JD1_BIT 3 114333ada14aSBard Liao #define RT5665_PWR_JD2 (0x1 << 2) 114433ada14aSBard Liao #define RT5665_PWR_JD2_BIT 2 114533ada14aSBard Liao #define RT5665_PWR_RM1_L (0x1 << 1) 114633ada14aSBard Liao #define RT5665_PWR_RM1_L_BIT 1 114733ada14aSBard Liao #define RT5665_PWR_RM1_R (0x1) 114833ada14aSBard Liao #define RT5665_PWR_RM1_R_BIT 0 114933ada14aSBard Liao 115033ada14aSBard Liao /* Power Management for Analog 3 (0x0065) */ 115133ada14aSBard Liao #define RT5665_PWR_CBJ (0x1 << 9) 115233ada14aSBard Liao #define RT5665_PWR_CBJ_BIT 9 115333ada14aSBard Liao #define RT5665_PWR_BST_L (0x1 << 8) 115433ada14aSBard Liao #define RT5665_PWR_BST_L_BIT 8 115533ada14aSBard Liao #define RT5665_PWR_BST_R (0x1 << 7) 115633ada14aSBard Liao #define RT5665_PWR_BST_R_BIT 7 115733ada14aSBard Liao #define RT5665_PWR_PLL (0x1 << 6) 115833ada14aSBard Liao #define RT5665_PWR_PLL_BIT 6 115933ada14aSBard Liao #define RT5665_PWR_LDO2 (0x1 << 2) 116033ada14aSBard Liao #define RT5665_PWR_LDO2_BIT 2 116133ada14aSBard Liao #define RT5665_PWR_SVD (0x1 << 1) 116233ada14aSBard Liao #define RT5665_PWR_SVD_BIT 1 116333ada14aSBard Liao 116433ada14aSBard Liao /* Power Management for Mixer (0x0066) */ 116533ada14aSBard Liao #define RT5665_PWR_RM2_L (0x1 << 15) 116633ada14aSBard Liao #define RT5665_PWR_RM2_L_BIT 15 116733ada14aSBard Liao #define RT5665_PWR_RM2_R (0x1 << 14) 116833ada14aSBard Liao #define RT5665_PWR_RM2_R_BIT 14 116933ada14aSBard Liao #define RT5665_PWR_OM_L (0x1 << 13) 117033ada14aSBard Liao #define RT5665_PWR_OM_L_BIT 13 117133ada14aSBard Liao #define RT5665_PWR_OM_R (0x1 << 12) 117233ada14aSBard Liao #define RT5665_PWR_OM_R_BIT 12 117333ada14aSBard Liao #define RT5665_PWR_MM (0x1 << 11) 117433ada14aSBard Liao #define RT5665_PWR_MM_BIT 11 117533ada14aSBard Liao #define RT5665_PWR_AEC_REF (0x1 << 6) 117633ada14aSBard Liao #define RT5665_PWR_AEC_REF_BIT 6 117733ada14aSBard Liao #define RT5665_PWR_STO1_DAC_L (0x1 << 5) 117833ada14aSBard Liao #define RT5665_PWR_STO1_DAC_L_BIT 5 117933ada14aSBard Liao #define RT5665_PWR_STO1_DAC_R (0x1 << 4) 118033ada14aSBard Liao #define RT5665_PWR_STO1_DAC_R_BIT 4 118133ada14aSBard Liao #define RT5665_PWR_MONO_DAC_L (0x1 << 3) 118233ada14aSBard Liao #define RT5665_PWR_MONO_DAC_L_BIT 3 118333ada14aSBard Liao #define RT5665_PWR_MONO_DAC_R (0x1 << 2) 118433ada14aSBard Liao #define RT5665_PWR_MONO_DAC_R_BIT 2 118533ada14aSBard Liao #define RT5665_PWR_STO2_DAC_L (0x1 << 1) 118633ada14aSBard Liao #define RT5665_PWR_STO2_DAC_L_BIT 1 118733ada14aSBard Liao #define RT5665_PWR_STO2_DAC_R (0x1) 118833ada14aSBard Liao #define RT5665_PWR_STO2_DAC_R_BIT 0 118933ada14aSBard Liao 119033ada14aSBard Liao /* Power Management for Volume (0x0067) */ 119133ada14aSBard Liao #define RT5665_PWR_OV_L (0x1 << 13) 119233ada14aSBard Liao #define RT5665_PWR_OV_L_BIT 13 119333ada14aSBard Liao #define RT5665_PWR_OV_R (0x1 << 12) 119433ada14aSBard Liao #define RT5665_PWR_OV_R_BIT 12 119533ada14aSBard Liao #define RT5665_PWR_IN_L (0x1 << 9) 119633ada14aSBard Liao #define RT5665_PWR_IN_L_BIT 9 119733ada14aSBard Liao #define RT5665_PWR_IN_R (0x1 << 8) 119833ada14aSBard Liao #define RT5665_PWR_IN_R_BIT 8 119933ada14aSBard Liao #define RT5665_PWR_MV (0x1 << 7) 120033ada14aSBard Liao #define RT5665_PWR_MV_BIT 7 120133ada14aSBard Liao #define RT5665_PWR_MIC_DET (0x1 << 5) 120233ada14aSBard Liao #define RT5665_PWR_MIC_DET_BIT 5 120333ada14aSBard Liao 120433ada14aSBard Liao /* (0x006b) */ 120533ada14aSBard Liao #define RT5665_SYS_CLK_DET 15 120633ada14aSBard Liao #define RT5665_HP_CLK_DET 14 120733ada14aSBard Liao #define RT5665_MONO_CLK_DET 13 120833ada14aSBard Liao #define RT5665_LOUT_CLK_DET 12 120933ada14aSBard Liao #define RT5665_POW_CLK_DET 0 121033ada14aSBard Liao 121133ada14aSBard Liao /* Digital Microphone Control 1 (0x006e) */ 121233ada14aSBard Liao #define RT5665_DMIC_1_EN_MASK (0x1 << 15) 121333ada14aSBard Liao #define RT5665_DMIC_1_EN_SFT 15 121433ada14aSBard Liao #define RT5665_DMIC_1_DIS (0x0 << 15) 121533ada14aSBard Liao #define RT5665_DMIC_1_EN (0x1 << 15) 121633ada14aSBard Liao #define RT5665_DMIC_2_EN_MASK (0x1 << 14) 121733ada14aSBard Liao #define RT5665_DMIC_2_EN_SFT 14 121833ada14aSBard Liao #define RT5665_DMIC_2_DIS (0x0 << 14) 121933ada14aSBard Liao #define RT5665_DMIC_2_EN (0x1 << 14) 122033ada14aSBard Liao #define RT5665_DMIC_2_DP_MASK (0x1 << 9) 122133ada14aSBard Liao #define RT5665_DMIC_2_DP_SFT 9 122233ada14aSBard Liao #define RT5665_DMIC_2_DP_GPIO5 (0x0 << 9) 122333ada14aSBard Liao #define RT5665_DMIC_2_DP_IN2P (0x1 << 9) 122433ada14aSBard Liao #define RT5665_DMIC_CLK_MASK (0x7 << 5) 122533ada14aSBard Liao #define RT5665_DMIC_CLK_SFT 5 122633ada14aSBard Liao #define RT5665_DMIC_1_DP_MASK (0x1 << 1) 122733ada14aSBard Liao #define RT5665_DMIC_1_DP_SFT 1 122833ada14aSBard Liao #define RT5665_DMIC_1_DP_GPIO4 (0x0 << 1) 122933ada14aSBard Liao #define RT5665_DMIC_1_DP_IN2N (0x1 << 1) 123033ada14aSBard Liao 123133ada14aSBard Liao 123233ada14aSBard Liao /* Digital Microphone Control 1 (0x006f) */ 123333ada14aSBard Liao #define RT5665_DMIC_2L_LH_MASK (0x1 << 3) 123433ada14aSBard Liao #define RT5665_DMIC_2L_LH_SFT 3 123533ada14aSBard Liao #define RT5665_DMIC_2L_LH_RISING (0x0 << 3) 123633ada14aSBard Liao #define RT5665_DMIC_2L_LH_FALLING (0x1 << 3) 123733ada14aSBard Liao #define RT5665_DMIC_2R_LH_MASK (0x1 << 2) 123833ada14aSBard Liao #define RT5665_DMIC_2R_LH_SFT 2 123933ada14aSBard Liao #define RT5665_DMIC_2R_LH_RISING (0x0 << 2) 124033ada14aSBard Liao #define RT5665_DMIC_2R_LH_FALLING (0x1 << 2) 124133ada14aSBard Liao #define RT5665_DMIC_1L_LH_MASK (0x1 << 1) 124233ada14aSBard Liao #define RT5665_DMIC_1L_LH_SFT 1 124333ada14aSBard Liao #define RT5665_DMIC_1L_LH_RISING (0x0 << 1) 124433ada14aSBard Liao #define RT5665_DMIC_1L_LH_FALLING (0x1 << 1) 124533ada14aSBard Liao #define RT5665_DMIC_1R_LH_MASK (0x1 << 0) 124633ada14aSBard Liao #define RT5665_DMIC_1R_LH_SFT 0 124733ada14aSBard Liao #define RT5665_DMIC_1R_LH_RISING (0x0) 124833ada14aSBard Liao #define RT5665_DMIC_1R_LH_FALLING (0x1) 124933ada14aSBard Liao 125033ada14aSBard Liao /* I2S1/2/3 Audio Serial Data Port Control (0x0070 0x0071 0x0072) */ 125133ada14aSBard Liao #define RT5665_I2S_MS_MASK (0x1 << 15) 125233ada14aSBard Liao #define RT5665_I2S_MS_SFT 15 125333ada14aSBard Liao #define RT5665_I2S_MS_M (0x0 << 15) 125433ada14aSBard Liao #define RT5665_I2S_MS_S (0x1 << 15) 125533ada14aSBard Liao #define RT5665_I2S_PIN_CFG_MASK (0x1 << 14) 125633ada14aSBard Liao #define RT5665_I2S_PIN_CFG_SFT 14 125733ada14aSBard Liao #define RT5665_I2S_CLK_SEL_MASK (0x1 << 11) 125833ada14aSBard Liao #define RT5665_I2S_CLK_SEL_SFT 11 125933ada14aSBard Liao #define RT5665_I2S_BP_MASK (0x1 << 8) 126033ada14aSBard Liao #define RT5665_I2S_BP_SFT 8 126133ada14aSBard Liao #define RT5665_I2S_BP_NOR (0x0 << 8) 126233ada14aSBard Liao #define RT5665_I2S_BP_INV (0x1 << 8) 126333ada14aSBard Liao #define RT5665_I2S_DL_MASK (0x3 << 4) 126433ada14aSBard Liao #define RT5665_I2S_DL_SFT 4 126533ada14aSBard Liao #define RT5665_I2S_DL_16 (0x0 << 4) 126633ada14aSBard Liao #define RT5665_I2S_DL_20 (0x1 << 4) 126733ada14aSBard Liao #define RT5665_I2S_DL_24 (0x2 << 4) 126833ada14aSBard Liao #define RT5665_I2S_DL_8 (0x3 << 4) 126933ada14aSBard Liao #define RT5665_I2S_DF_MASK (0x7) 127033ada14aSBard Liao #define RT5665_I2S_DF_SFT 0 127133ada14aSBard Liao #define RT5665_I2S_DF_I2S (0x0) 127233ada14aSBard Liao #define RT5665_I2S_DF_LEFT (0x1) 127333ada14aSBard Liao #define RT5665_I2S_DF_PCM_A (0x2) 127433ada14aSBard Liao #define RT5665_I2S_DF_PCM_B (0x3) 127533ada14aSBard Liao #define RT5665_I2S_DF_PCM_A_N (0x6) 127633ada14aSBard Liao #define RT5665_I2S_DF_PCM_B_N (0x7) 127733ada14aSBard Liao 127833ada14aSBard Liao /* ADC/DAC Clock Control 1 (0x0073) */ 127933ada14aSBard Liao #define RT5665_I2S_PD1_MASK (0x7 << 12) 128033ada14aSBard Liao #define RT5665_I2S_PD1_SFT 12 128133ada14aSBard Liao #define RT5665_I2S_PD1_1 (0x0 << 12) 128233ada14aSBard Liao #define RT5665_I2S_PD1_2 (0x1 << 12) 128333ada14aSBard Liao #define RT5665_I2S_PD1_3 (0x2 << 12) 128433ada14aSBard Liao #define RT5665_I2S_PD1_4 (0x3 << 12) 128533ada14aSBard Liao #define RT5665_I2S_PD1_6 (0x4 << 12) 128633ada14aSBard Liao #define RT5665_I2S_PD1_8 (0x5 << 12) 128733ada14aSBard Liao #define RT5665_I2S_PD1_12 (0x6 << 12) 128833ada14aSBard Liao #define RT5665_I2S_PD1_16 (0x7 << 12) 128933ada14aSBard Liao #define RT5665_I2S_M_PD2_MASK (0x7 << 8) 129033ada14aSBard Liao #define RT5665_I2S_M_PD2_SFT 8 129133ada14aSBard Liao #define RT5665_I2S_M_PD2_1 (0x0 << 8) 129233ada14aSBard Liao #define RT5665_I2S_M_PD2_2 (0x1 << 8) 129333ada14aSBard Liao #define RT5665_I2S_M_PD2_3 (0x2 << 8) 129433ada14aSBard Liao #define RT5665_I2S_M_PD2_4 (0x3 << 8) 129533ada14aSBard Liao #define RT5665_I2S_M_PD2_6 (0x4 << 8) 129633ada14aSBard Liao #define RT5665_I2S_M_PD2_8 (0x5 << 8) 129733ada14aSBard Liao #define RT5665_I2S_M_PD2_12 (0x6 << 8) 129833ada14aSBard Liao #define RT5665_I2S_M_PD2_16 (0x7 << 8) 129933ada14aSBard Liao #define RT5665_I2S_CLK_SRC_MASK (0x3 << 4) 130033ada14aSBard Liao #define RT5665_I2S_CLK_SRC_SFT 4 130133ada14aSBard Liao #define RT5665_I2S_CLK_SRC_MCLK (0x0 << 4) 130233ada14aSBard Liao #define RT5665_I2S_CLK_SRC_PLL1 (0x1 << 4) 130333ada14aSBard Liao #define RT5665_I2S_CLK_SRC_RCCLK (0x2 << 4) 130433ada14aSBard Liao #define RT5665_DAC_OSR_MASK (0x3 << 2) 130533ada14aSBard Liao #define RT5665_DAC_OSR_SFT 2 130633ada14aSBard Liao #define RT5665_DAC_OSR_128 (0x0 << 2) 130733ada14aSBard Liao #define RT5665_DAC_OSR_64 (0x1 << 2) 130833ada14aSBard Liao #define RT5665_DAC_OSR_32 (0x2 << 2) 130933ada14aSBard Liao #define RT5665_ADC_OSR_MASK (0x3) 131033ada14aSBard Liao #define RT5665_ADC_OSR_SFT 0 131133ada14aSBard Liao #define RT5665_ADC_OSR_128 (0x0) 131233ada14aSBard Liao #define RT5665_ADC_OSR_64 (0x1) 131333ada14aSBard Liao #define RT5665_ADC_OSR_32 (0x2) 131433ada14aSBard Liao 131533ada14aSBard Liao /* ADC/DAC Clock Control 2 (0x0074) */ 131633ada14aSBard Liao #define RT5665_I2S_BCLK_MS2_MASK (0x1 << 15) 131733ada14aSBard Liao #define RT5665_I2S_BCLK_MS2_SFT 15 131833ada14aSBard Liao #define RT5665_I2S_BCLK_MS2_32 (0x0 << 15) 131933ada14aSBard Liao #define RT5665_I2S_BCLK_MS2_64 (0x1 << 15) 132033ada14aSBard Liao #define RT5665_I2S_PD2_MASK (0x7 << 12) 132133ada14aSBard Liao #define RT5665_I2S_PD2_SFT 12 132233ada14aSBard Liao #define RT5665_I2S_PD2_1 (0x0 << 12) 132333ada14aSBard Liao #define RT5665_I2S_PD2_2 (0x1 << 12) 132433ada14aSBard Liao #define RT5665_I2S_PD2_3 (0x2 << 12) 132533ada14aSBard Liao #define RT5665_I2S_PD2_4 (0x3 << 12) 132633ada14aSBard Liao #define RT5665_I2S_PD2_6 (0x4 << 12) 132733ada14aSBard Liao #define RT5665_I2S_PD2_8 (0x5 << 12) 132833ada14aSBard Liao #define RT5665_I2S_PD2_12 (0x6 << 12) 132933ada14aSBard Liao #define RT5665_I2S_PD2_16 (0x7 << 12) 133033ada14aSBard Liao #define RT5665_I2S_BCLK_MS3_MASK (0x1 << 11) 133133ada14aSBard Liao #define RT5665_I2S_BCLK_MS3_SFT 11 133233ada14aSBard Liao #define RT5665_I2S_BCLK_MS3_32 (0x0 << 11) 133333ada14aSBard Liao #define RT5665_I2S_BCLK_MS3_64 (0x1 << 11) 133433ada14aSBard Liao #define RT5665_I2S_PD3_MASK (0x7 << 8) 133533ada14aSBard Liao #define RT5665_I2S_PD3_SFT 8 133633ada14aSBard Liao #define RT5665_I2S_PD3_1 (0x0 << 8) 133733ada14aSBard Liao #define RT5665_I2S_PD3_2 (0x1 << 8) 133833ada14aSBard Liao #define RT5665_I2S_PD3_3 (0x2 << 8) 133933ada14aSBard Liao #define RT5665_I2S_PD3_4 (0x3 << 8) 134033ada14aSBard Liao #define RT5665_I2S_PD3_6 (0x4 << 8) 134133ada14aSBard Liao #define RT5665_I2S_PD3_8 (0x5 << 8) 134233ada14aSBard Liao #define RT5665_I2S_PD3_12 (0x6 << 8) 134333ada14aSBard Liao #define RT5665_I2S_PD3_16 (0x7 << 8) 134433ada14aSBard Liao #define RT5665_I2S_PD4_MASK (0x7 << 4) 134533ada14aSBard Liao #define RT5665_I2S_PD4_SFT 4 134633ada14aSBard Liao #define RT5665_I2S_PD4_1 (0x0 << 4) 134733ada14aSBard Liao #define RT5665_I2S_PD4_2 (0x1 << 4) 134833ada14aSBard Liao #define RT5665_I2S_PD4_3 (0x2 << 4) 134933ada14aSBard Liao #define RT5665_I2S_PD4_4 (0x3 << 4) 135033ada14aSBard Liao #define RT5665_I2S_PD4_6 (0x4 << 4) 135133ada14aSBard Liao #define RT5665_I2S_PD4_8 (0x5 << 4) 135233ada14aSBard Liao #define RT5665_I2S_PD4_12 (0x6 << 4) 135333ada14aSBard Liao #define RT5665_I2S_PD4_16 (0x7 << 4) 135433ada14aSBard Liao 135533ada14aSBard Liao /* TDM control 1 (0x0078) */ 135633ada14aSBard Liao #define RT5665_I2S1_MODE_MASK (0x1 << 15) 135733ada14aSBard Liao #define RT5665_I2S1_MODE_I2S (0x0 << 15) 135833ada14aSBard Liao #define RT5665_I2S1_MODE_TDM (0x1 << 15) 135933ada14aSBard Liao #define RT5665_TDM_IN_CH_MASK (0x3 << 10) 136033ada14aSBard Liao #define RT5665_TDM_IN_CH_2 (0x0 << 10) 136133ada14aSBard Liao #define RT5665_TDM_IN_CH_4 (0x1 << 10) 136233ada14aSBard Liao #define RT5665_TDM_IN_CH_6 (0x2 << 10) 136333ada14aSBard Liao #define RT5665_TDM_IN_CH_8 (0x3 << 10) 136433ada14aSBard Liao #define RT5665_TDM_OUT_CH_MASK (0x3 << 8) 136533ada14aSBard Liao #define RT5665_TDM_OUT_CH_2 (0x0 << 8) 136633ada14aSBard Liao #define RT5665_TDM_OUT_CH_4 (0x1 << 8) 136733ada14aSBard Liao #define RT5665_TDM_OUT_CH_6 (0x2 << 8) 136833ada14aSBard Liao #define RT5665_TDM_OUT_CH_8 (0x3 << 8) 136933ada14aSBard Liao #define RT5665_TDM_IN_LEN_MASK (0x3 << 6) 137033ada14aSBard Liao #define RT5665_TDM_IN_LEN_16 (0x0 << 6) 137133ada14aSBard Liao #define RT5665_TDM_IN_LEN_20 (0x1 << 6) 137233ada14aSBard Liao #define RT5665_TDM_IN_LEN_24 (0x2 << 6) 137333ada14aSBard Liao #define RT5665_TDM_IN_LEN_32 (0x3 << 6) 137433ada14aSBard Liao #define RT5665_TDM_OUT_LEN_MASK (0x3 << 4) 137533ada14aSBard Liao #define RT5665_TDM_OUT_LEN_16 (0x0 << 4) 137633ada14aSBard Liao #define RT5665_TDM_OUT_LEN_20 (0x1 << 4) 137733ada14aSBard Liao #define RT5665_TDM_OUT_LEN_24 (0x2 << 4) 137833ada14aSBard Liao #define RT5665_TDM_OUT_LEN_32 (0x3 << 4) 137933ada14aSBard Liao 138033ada14aSBard Liao 138133ada14aSBard Liao /* TDM control 2 (0x0079) */ 138233ada14aSBard Liao #define RT5665_I2S1_1_DS_ADC_SLOT01_SFT 14 138333ada14aSBard Liao #define RT5665_I2S1_1_DS_ADC_SLOT23_SFT 12 138433ada14aSBard Liao #define RT5665_I2S1_1_DS_ADC_SLOT45_SFT 10 138533ada14aSBard Liao #define RT5665_I2S1_1_DS_ADC_SLOT67_SFT 8 138633ada14aSBard Liao #define RT5665_I2S1_2_DS_ADC_SLOT01_SFT 6 138733ada14aSBard Liao #define RT5665_I2S1_2_DS_ADC_SLOT23_SFT 4 138833ada14aSBard Liao #define RT5665_I2S1_2_DS_ADC_SLOT45_SFT 2 138933ada14aSBard Liao #define RT5665_I2S1_2_DS_ADC_SLOT67_SFT 0 139033ada14aSBard Liao 139133ada14aSBard Liao /* TDM control 3/4 (0x007a) (0x007b) */ 139233ada14aSBard Liao #define RT5665_IF1_ADC1_SEL_SFT 10 139333ada14aSBard Liao #define RT5665_IF1_ADC2_SEL_SFT 9 139433ada14aSBard Liao #define RT5665_IF1_ADC3_SEL_SFT 8 139533ada14aSBard Liao #define RT5665_IF1_ADC4_SEL_SFT 7 139633ada14aSBard Liao #define RT5665_TDM_ADC_SEL_SFT 0 139733ada14aSBard Liao #define RT5665_TDM_ADC_CTRL_MASK (0x1f << 0) 139833ada14aSBard Liao #define RT5665_TDM_ADC_DATA_06 (0x6 << 0) 139933ada14aSBard Liao 140033ada14aSBard Liao /* Global Clock Control (0x0080) */ 140133ada14aSBard Liao #define RT5665_SCLK_SRC_MASK (0x3 << 14) 140233ada14aSBard Liao #define RT5665_SCLK_SRC_SFT 14 140333ada14aSBard Liao #define RT5665_SCLK_SRC_MCLK (0x0 << 14) 140433ada14aSBard Liao #define RT5665_SCLK_SRC_PLL1 (0x1 << 14) 140533ada14aSBard Liao #define RT5665_SCLK_SRC_RCCLK (0x2 << 14) 140633ada14aSBard Liao #define RT5665_PLL1_SRC_MASK (0x7 << 8) 140733ada14aSBard Liao #define RT5665_PLL1_SRC_SFT 8 140833ada14aSBard Liao #define RT5665_PLL1_SRC_MCLK (0x0 << 8) 140933ada14aSBard Liao #define RT5665_PLL1_SRC_BCLK1 (0x1 << 8) 141033ada14aSBard Liao #define RT5665_PLL1_SRC_BCLK2 (0x2 << 8) 141133ada14aSBard Liao #define RT5665_PLL1_SRC_BCLK3 (0x3 << 8) 141233ada14aSBard Liao #define RT5665_PLL1_PD_MASK (0x7 << 4) 141333ada14aSBard Liao #define RT5665_PLL1_PD_SFT 4 141433ada14aSBard Liao 141533ada14aSBard Liao 141633ada14aSBard Liao #define RT5665_PLL_INP_MAX 40000000 141733ada14aSBard Liao #define RT5665_PLL_INP_MIN 256000 141833ada14aSBard Liao /* PLL M/N/K Code Control 1 (0x0081) */ 141933ada14aSBard Liao #define RT5665_PLL_N_MAX 0x001ff 142033ada14aSBard Liao #define RT5665_PLL_N_MASK (RT5665_PLL_N_MAX << 7) 142133ada14aSBard Liao #define RT5665_PLL_N_SFT 7 142233ada14aSBard Liao #define RT5665_PLL_K_MAX 0x001f 142333ada14aSBard Liao #define RT5665_PLL_K_MASK (RT5665_PLL_K_MAX) 142433ada14aSBard Liao #define RT5665_PLL_K_SFT 0 142533ada14aSBard Liao 142633ada14aSBard Liao /* PLL M/N/K Code Control 2 (0x0082) */ 142733ada14aSBard Liao #define RT5665_PLL_M_MAX 0x00f 142833ada14aSBard Liao #define RT5665_PLL_M_MASK (RT5665_PLL_M_MAX << 12) 142933ada14aSBard Liao #define RT5665_PLL_M_SFT 12 143033ada14aSBard Liao #define RT5665_PLL_M_BP (0x1 << 11) 143133ada14aSBard Liao #define RT5665_PLL_M_BP_SFT 11 143233ada14aSBard Liao #define RT5665_PLL_K_BP (0x1 << 10) 143333ada14aSBard Liao #define RT5665_PLL_K_BP_SFT 10 143433ada14aSBard Liao 143533ada14aSBard Liao /* PLL tracking mode 1 (0x0083) */ 143633ada14aSBard Liao #define RT5665_I2S3_ASRC_MASK (0x1 << 15) 143733ada14aSBard Liao #define RT5665_I2S3_ASRC_SFT 15 143833ada14aSBard Liao #define RT5665_I2S2_ASRC_MASK (0x1 << 14) 143933ada14aSBard Liao #define RT5665_I2S2_ASRC_SFT 14 144033ada14aSBard Liao #define RT5665_I2S1_ASRC_MASK (0x1 << 13) 144133ada14aSBard Liao #define RT5665_I2S1_ASRC_SFT 13 144233ada14aSBard Liao #define RT5665_DAC_STO1_ASRC_MASK (0x1 << 12) 144333ada14aSBard Liao #define RT5665_DAC_STO1_ASRC_SFT 12 144433ada14aSBard Liao #define RT5665_DAC_STO2_ASRC_MASK (0x1 << 11) 144533ada14aSBard Liao #define RT5665_DAC_STO2_ASRC_SFT 11 144633ada14aSBard Liao #define RT5665_DAC_MONO_L_ASRC_MASK (0x1 << 10) 144733ada14aSBard Liao #define RT5665_DAC_MONO_L_ASRC_SFT 10 144833ada14aSBard Liao #define RT5665_DAC_MONO_R_ASRC_MASK (0x1 << 9) 144933ada14aSBard Liao #define RT5665_DAC_MONO_R_ASRC_SFT 9 145033ada14aSBard Liao #define RT5665_DMIC_STO1_ASRC_MASK (0x1 << 8) 145133ada14aSBard Liao #define RT5665_DMIC_STO1_ASRC_SFT 8 145233ada14aSBard Liao #define RT5665_DMIC_STO2_ASRC_MASK (0x1 << 7) 145333ada14aSBard Liao #define RT5665_DMIC_STO2_ASRC_SFT 7 145433ada14aSBard Liao #define RT5665_DMIC_MONO_L_ASRC_MASK (0x1 << 6) 145533ada14aSBard Liao #define RT5665_DMIC_MONO_L_ASRC_SFT 6 145633ada14aSBard Liao #define RT5665_DMIC_MONO_R_ASRC_MASK (0x1 << 5) 145733ada14aSBard Liao #define RT5665_DMIC_MONO_R_ASRC_SFT 5 145833ada14aSBard Liao #define RT5665_ADC_STO1_ASRC_MASK (0x1 << 4) 145933ada14aSBard Liao #define RT5665_ADC_STO1_ASRC_SFT 4 146033ada14aSBard Liao #define RT5665_ADC_STO2_ASRC_MASK (0x1 << 3) 146133ada14aSBard Liao #define RT5665_ADC_STO2_ASRC_SFT 3 146233ada14aSBard Liao #define RT5665_ADC_MONO_L_ASRC_MASK (0x1 << 2) 146333ada14aSBard Liao #define RT5665_ADC_MONO_L_ASRC_SFT 2 146433ada14aSBard Liao #define RT5665_ADC_MONO_R_ASRC_MASK (0x1 << 1) 146533ada14aSBard Liao #define RT5665_ADC_MONO_R_ASRC_SFT 1 146633ada14aSBard Liao 146733ada14aSBard Liao /* PLL tracking mode 2 (0x0084)*/ 146833ada14aSBard Liao #define RT5665_DA_STO1_CLK_SEL_MASK (0x7 << 12) 146933ada14aSBard Liao #define RT5665_DA_STO1_CLK_SEL_SFT 12 147033ada14aSBard Liao #define RT5665_DA_STO2_CLK_SEL_MASK (0x7 << 8) 147133ada14aSBard Liao #define RT5665_DA_STO2_CLK_SEL_SFT 8 147233ada14aSBard Liao #define RT5665_DA_MONOL_CLK_SEL_MASK (0x7 << 4) 147333ada14aSBard Liao #define RT5665_DA_MONOL_CLK_SEL_SFT 4 147433ada14aSBard Liao #define RT5665_DA_MONOR_CLK_SEL_MASK (0x7) 147533ada14aSBard Liao #define RT5665_DA_MONOR_CLK_SEL_SFT 0 147633ada14aSBard Liao 147733ada14aSBard Liao /* PLL tracking mode 3 (0x0085)*/ 147833ada14aSBard Liao #define RT5665_AD_STO1_CLK_SEL_MASK (0x7 << 12) 147933ada14aSBard Liao #define RT5665_AD_STO1_CLK_SEL_SFT 12 148033ada14aSBard Liao #define RT5665_AD_STO2_CLK_SEL_MASK (0x7 << 8) 148133ada14aSBard Liao #define RT5665_AD_STO2_CLK_SEL_SFT 8 148233ada14aSBard Liao #define RT5665_AD_MONOL_CLK_SEL_MASK (0x7 << 4) 148333ada14aSBard Liao #define RT5665_AD_MONOL_CLK_SEL_SFT 4 148433ada14aSBard Liao #define RT5665_AD_MONOR_CLK_SEL_MASK (0x7) 148533ada14aSBard Liao #define RT5665_AD_MONOR_CLK_SEL_SFT 0 148633ada14aSBard Liao 148733ada14aSBard Liao /* ASRC Control 4 (0x0086) */ 148833ada14aSBard Liao #define RT5665_I2S1_RATE_MASK (0xf << 12) 148933ada14aSBard Liao #define RT5665_I2S1_RATE_SFT 12 149033ada14aSBard Liao #define RT5665_I2S2_RATE_MASK (0xf << 8) 149133ada14aSBard Liao #define RT5665_I2S2_RATE_SFT 8 149233ada14aSBard Liao #define RT5665_I2S3_RATE_MASK (0xf << 4) 149333ada14aSBard Liao #define RT5665_I2S3_RATE_SFT 4 149433ada14aSBard Liao 149533ada14aSBard Liao /* Depop Mode Control 1 (0x008e) */ 149633ada14aSBard Liao #define RT5665_PUMP_EN (0x1 << 3) 149733ada14aSBard Liao 149833ada14aSBard Liao /* Depop Mode Control 2 (0x8f) */ 149933ada14aSBard Liao #define RT5665_DEPOP_MASK (0x1 << 13) 150033ada14aSBard Liao #define RT5665_DEPOP_SFT 13 150133ada14aSBard Liao #define RT5665_DEPOP_AUTO (0x0 << 13) 150233ada14aSBard Liao #define RT5665_DEPOP_MAN (0x1 << 13) 150333ada14aSBard Liao #define RT5665_RAMP_MASK (0x1 << 12) 150433ada14aSBard Liao #define RT5665_RAMP_SFT 12 150533ada14aSBard Liao #define RT5665_RAMP_DIS (0x0 << 12) 150633ada14aSBard Liao #define RT5665_RAMP_EN (0x1 << 12) 150733ada14aSBard Liao #define RT5665_BPS_MASK (0x1 << 11) 150833ada14aSBard Liao #define RT5665_BPS_SFT 11 150933ada14aSBard Liao #define RT5665_BPS_DIS (0x0 << 11) 151033ada14aSBard Liao #define RT5665_BPS_EN (0x1 << 11) 151133ada14aSBard Liao #define RT5665_FAST_UPDN_MASK (0x1 << 10) 151233ada14aSBard Liao #define RT5665_FAST_UPDN_SFT 10 151333ada14aSBard Liao #define RT5665_FAST_UPDN_DIS (0x0 << 10) 151433ada14aSBard Liao #define RT5665_FAST_UPDN_EN (0x1 << 10) 151533ada14aSBard Liao #define RT5665_MRES_MASK (0x3 << 8) 151633ada14aSBard Liao #define RT5665_MRES_SFT 8 151733ada14aSBard Liao #define RT5665_MRES_15MO (0x0 << 8) 151833ada14aSBard Liao #define RT5665_MRES_25MO (0x1 << 8) 151933ada14aSBard Liao #define RT5665_MRES_35MO (0x2 << 8) 152033ada14aSBard Liao #define RT5665_MRES_45MO (0x3 << 8) 152133ada14aSBard Liao #define RT5665_VLO_MASK (0x1 << 7) 152233ada14aSBard Liao #define RT5665_VLO_SFT 7 152333ada14aSBard Liao #define RT5665_VLO_3V (0x0 << 7) 152433ada14aSBard Liao #define RT5665_VLO_32V (0x1 << 7) 152533ada14aSBard Liao #define RT5665_DIG_DP_MASK (0x1 << 6) 152633ada14aSBard Liao #define RT5665_DIG_DP_SFT 6 152733ada14aSBard Liao #define RT5665_DIG_DP_DIS (0x0 << 6) 152833ada14aSBard Liao #define RT5665_DIG_DP_EN (0x1 << 6) 152933ada14aSBard Liao #define RT5665_DP_TH_MASK (0x3 << 4) 153033ada14aSBard Liao #define RT5665_DP_TH_SFT 4 153133ada14aSBard Liao 153233ada14aSBard Liao /* Depop Mode Control 3 (0x90) */ 153333ada14aSBard Liao #define RT5665_CP_SYS_MASK (0x7 << 12) 153433ada14aSBard Liao #define RT5665_CP_SYS_SFT 12 153533ada14aSBard Liao #define RT5665_CP_FQ1_MASK (0x7 << 8) 153633ada14aSBard Liao #define RT5665_CP_FQ1_SFT 8 153733ada14aSBard Liao #define RT5665_CP_FQ2_MASK (0x7 << 4) 153833ada14aSBard Liao #define RT5665_CP_FQ2_SFT 4 153933ada14aSBard Liao #define RT5665_CP_FQ3_MASK (0x7) 154033ada14aSBard Liao #define RT5665_CP_FQ3_SFT 0 154133ada14aSBard Liao #define RT5665_CP_FQ_1_5_KHZ 0 154233ada14aSBard Liao #define RT5665_CP_FQ_3_KHZ 1 154333ada14aSBard Liao #define RT5665_CP_FQ_6_KHZ 2 154433ada14aSBard Liao #define RT5665_CP_FQ_12_KHZ 3 154533ada14aSBard Liao #define RT5665_CP_FQ_24_KHZ 4 154633ada14aSBard Liao #define RT5665_CP_FQ_48_KHZ 5 154733ada14aSBard Liao #define RT5665_CP_FQ_96_KHZ 6 154833ada14aSBard Liao #define RT5665_CP_FQ_192_KHZ 7 154933ada14aSBard Liao 155033ada14aSBard Liao /* HPOUT charge pump 1 (0x0091) */ 155133ada14aSBard Liao #define RT5665_OSW_L_MASK (0x1 << 11) 155233ada14aSBard Liao #define RT5665_OSW_L_SFT 11 155333ada14aSBard Liao #define RT5665_OSW_L_DIS (0x0 << 11) 155433ada14aSBard Liao #define RT5665_OSW_L_EN (0x1 << 11) 155533ada14aSBard Liao #define RT5665_OSW_R_MASK (0x1 << 10) 155633ada14aSBard Liao #define RT5665_OSW_R_SFT 10 155733ada14aSBard Liao #define RT5665_OSW_R_DIS (0x0 << 10) 155833ada14aSBard Liao #define RT5665_OSW_R_EN (0x1 << 10) 155933ada14aSBard Liao #define RT5665_PM_HP_MASK (0x3 << 8) 156033ada14aSBard Liao #define RT5665_PM_HP_SFT 8 156133ada14aSBard Liao #define RT5665_PM_HP_LV (0x0 << 8) 156233ada14aSBard Liao #define RT5665_PM_HP_MV (0x1 << 8) 156333ada14aSBard Liao #define RT5665_PM_HP_HV (0x2 << 8) 156433ada14aSBard Liao #define RT5665_IB_HP_MASK (0x3 << 6) 156533ada14aSBard Liao #define RT5665_IB_HP_SFT 6 156633ada14aSBard Liao #define RT5665_IB_HP_125IL (0x0 << 6) 156733ada14aSBard Liao #define RT5665_IB_HP_25IL (0x1 << 6) 156833ada14aSBard Liao #define RT5665_IB_HP_5IL (0x2 << 6) 156933ada14aSBard Liao #define RT5665_IB_HP_1IL (0x3 << 6) 157033ada14aSBard Liao 157133ada14aSBard Liao /* PV detection and SPK gain control (0x92) */ 157233ada14aSBard Liao #define RT5665_PVDD_DET_MASK (0x1 << 15) 157333ada14aSBard Liao #define RT5665_PVDD_DET_SFT 15 157433ada14aSBard Liao #define RT5665_PVDD_DET_DIS (0x0 << 15) 157533ada14aSBard Liao #define RT5665_PVDD_DET_EN (0x1 << 15) 157633ada14aSBard Liao #define RT5665_SPK_AG_MASK (0x1 << 14) 157733ada14aSBard Liao #define RT5665_SPK_AG_SFT 14 157833ada14aSBard Liao #define RT5665_SPK_AG_DIS (0x0 << 14) 157933ada14aSBard Liao #define RT5665_SPK_AG_EN (0x1 << 14) 158033ada14aSBard Liao 158133ada14aSBard Liao /* Micbias Control1 (0x93) */ 158233ada14aSBard Liao #define RT5665_MIC1_BS_MASK (0x1 << 15) 158333ada14aSBard Liao #define RT5665_MIC1_BS_SFT 15 158433ada14aSBard Liao #define RT5665_MIC1_BS_9AV (0x0 << 15) 158533ada14aSBard Liao #define RT5665_MIC1_BS_75AV (0x1 << 15) 158633ada14aSBard Liao #define RT5665_MIC2_BS_MASK (0x1 << 14) 158733ada14aSBard Liao #define RT5665_MIC2_BS_SFT 14 158833ada14aSBard Liao #define RT5665_MIC2_BS_9AV (0x0 << 14) 158933ada14aSBard Liao #define RT5665_MIC2_BS_75AV (0x1 << 14) 159033ada14aSBard Liao #define RT5665_MIC1_CLK_MASK (0x1 << 13) 159133ada14aSBard Liao #define RT5665_MIC1_CLK_SFT 13 159233ada14aSBard Liao #define RT5665_MIC1_CLK_DIS (0x0 << 13) 159333ada14aSBard Liao #define RT5665_MIC1_CLK_EN (0x1 << 13) 159433ada14aSBard Liao #define RT5665_MIC2_CLK_MASK (0x1 << 12) 159533ada14aSBard Liao #define RT5665_MIC2_CLK_SFT 12 159633ada14aSBard Liao #define RT5665_MIC2_CLK_DIS (0x0 << 12) 159733ada14aSBard Liao #define RT5665_MIC2_CLK_EN (0x1 << 12) 159833ada14aSBard Liao #define RT5665_MIC1_OVCD_MASK (0x1 << 11) 159933ada14aSBard Liao #define RT5665_MIC1_OVCD_SFT 11 160033ada14aSBard Liao #define RT5665_MIC1_OVCD_DIS (0x0 << 11) 160133ada14aSBard Liao #define RT5665_MIC1_OVCD_EN (0x1 << 11) 160233ada14aSBard Liao #define RT5665_MIC1_OVTH_MASK (0x3 << 9) 160333ada14aSBard Liao #define RT5665_MIC1_OVTH_SFT 9 160433ada14aSBard Liao #define RT5665_MIC1_OVTH_600UA (0x0 << 9) 160533ada14aSBard Liao #define RT5665_MIC1_OVTH_1500UA (0x1 << 9) 160633ada14aSBard Liao #define RT5665_MIC1_OVTH_2000UA (0x2 << 9) 160733ada14aSBard Liao #define RT5665_MIC2_OVCD_MASK (0x1 << 8) 160833ada14aSBard Liao #define RT5665_MIC2_OVCD_SFT 8 160933ada14aSBard Liao #define RT5665_MIC2_OVCD_DIS (0x0 << 8) 161033ada14aSBard Liao #define RT5665_MIC2_OVCD_EN (0x1 << 8) 161133ada14aSBard Liao #define RT5665_MIC2_OVTH_MASK (0x3 << 6) 161233ada14aSBard Liao #define RT5665_MIC2_OVTH_SFT 6 161333ada14aSBard Liao #define RT5665_MIC2_OVTH_600UA (0x0 << 6) 161433ada14aSBard Liao #define RT5665_MIC2_OVTH_1500UA (0x1 << 6) 161533ada14aSBard Liao #define RT5665_MIC2_OVTH_2000UA (0x2 << 6) 161633ada14aSBard Liao #define RT5665_PWR_MB_MASK (0x1 << 5) 161733ada14aSBard Liao #define RT5665_PWR_MB_SFT 5 161833ada14aSBard Liao #define RT5665_PWR_MB_PD (0x0 << 5) 161933ada14aSBard Liao #define RT5665_PWR_MB_PU (0x1 << 5) 162033ada14aSBard Liao 162133ada14aSBard Liao /* Micbias Control2 (0x94) */ 162233ada14aSBard Liao #define RT5665_PWR_CLK25M_MASK (0x1 << 9) 162333ada14aSBard Liao #define RT5665_PWR_CLK25M_SFT 9 162433ada14aSBard Liao #define RT5665_PWR_CLK25M_PD (0x0 << 9) 162533ada14aSBard Liao #define RT5665_PWR_CLK25M_PU (0x1 << 9) 162633ada14aSBard Liao #define RT5665_PWR_CLK1M_MASK (0x1 << 8) 162733ada14aSBard Liao #define RT5665_PWR_CLK1M_SFT 8 162833ada14aSBard Liao #define RT5665_PWR_CLK1M_PD (0x0 << 8) 162933ada14aSBard Liao #define RT5665_PWR_CLK1M_PU (0x1 << 8) 163033ada14aSBard Liao 163133ada14aSBard Liao 163233ada14aSBard Liao /* EQ Control 1 (0x00b0) */ 163333ada14aSBard Liao #define RT5665_EQ_SRC_DAC (0x0 << 15) 163433ada14aSBard Liao #define RT5665_EQ_SRC_ADC (0x1 << 15) 163533ada14aSBard Liao #define RT5665_EQ_UPD (0x1 << 14) 163633ada14aSBard Liao #define RT5665_EQ_UPD_BIT 14 163733ada14aSBard Liao #define RT5665_EQ_CD_MASK (0x1 << 13) 163833ada14aSBard Liao #define RT5665_EQ_CD_SFT 13 163933ada14aSBard Liao #define RT5665_EQ_CD_DIS (0x0 << 13) 164033ada14aSBard Liao #define RT5665_EQ_CD_EN (0x1 << 13) 164133ada14aSBard Liao #define RT5665_EQ_DITH_MASK (0x3 << 8) 164233ada14aSBard Liao #define RT5665_EQ_DITH_SFT 8 164333ada14aSBard Liao #define RT5665_EQ_DITH_NOR (0x0 << 8) 164433ada14aSBard Liao #define RT5665_EQ_DITH_LSB (0x1 << 8) 164533ada14aSBard Liao #define RT5665_EQ_DITH_LSB_1 (0x2 << 8) 164633ada14aSBard Liao #define RT5665_EQ_DITH_LSB_2 (0x3 << 8) 164733ada14aSBard Liao 164833ada14aSBard Liao /* IRQ Control 1 (0x00b7) */ 164933ada14aSBard Liao #define RT5665_JD1_1_EN_MASK (0x1 << 15) 165033ada14aSBard Liao #define RT5665_JD1_1_EN_SFT 15 165133ada14aSBard Liao #define RT5665_JD1_1_DIS (0x0 << 15) 165233ada14aSBard Liao #define RT5665_JD1_1_EN (0x1 << 15) 165333ada14aSBard Liao #define RT5665_JD1_2_EN_MASK (0x1 << 12) 165433ada14aSBard Liao #define RT5665_JD1_2_EN_SFT 12 165533ada14aSBard Liao #define RT5665_JD1_2_DIS (0x0 << 12) 165633ada14aSBard Liao #define RT5665_JD1_2_EN (0x1 << 12) 165733ada14aSBard Liao 165833ada14aSBard Liao /* IRQ Control 2 (0x00b8) */ 165933ada14aSBard Liao #define RT5665_IL_IRQ_MASK (0x1 << 6) 166033ada14aSBard Liao #define RT5665_IL_IRQ_DIS (0x0 << 6) 166133ada14aSBard Liao #define RT5665_IL_IRQ_EN (0x1 << 6) 166233ada14aSBard Liao 166333ada14aSBard Liao /* IRQ Control 5 (0x00ba) */ 166433ada14aSBard Liao #define RT5665_IRQ_JD_EN (0x1 << 3) 166533ada14aSBard Liao #define RT5665_IRQ_JD_EN_SFT 3 166633ada14aSBard Liao 166733ada14aSBard Liao /* GPIO Control 1 (0x00c0) */ 166833ada14aSBard Liao #define RT5665_GP1_PIN_MASK (0x1 << 15) 166933ada14aSBard Liao #define RT5665_GP1_PIN_SFT 15 167033ada14aSBard Liao #define RT5665_GP1_PIN_GPIO1 (0x0 << 15) 167133ada14aSBard Liao #define RT5665_GP1_PIN_IRQ (0x1 << 15) 167233ada14aSBard Liao #define RT5665_GP2_PIN_MASK (0x3 << 13) 167333ada14aSBard Liao #define RT5665_GP2_PIN_SFT 13 167433ada14aSBard Liao #define RT5665_GP2_PIN_GPIO2 (0x0 << 13) 167533ada14aSBard Liao #define RT5665_GP2_PIN_BCLK2 (0x1 << 13) 167633ada14aSBard Liao #define RT5665_GP2_PIN_PDM_SCL (0x2 << 13) 167733ada14aSBard Liao #define RT5665_GP3_PIN_MASK (0x3 << 11) 167833ada14aSBard Liao #define RT5665_GP3_PIN_SFT 11 167933ada14aSBard Liao #define RT5665_GP3_PIN_GPIO3 (0x0 << 11) 168033ada14aSBard Liao #define RT5665_GP3_PIN_LRCK2 (0x1 << 11) 168133ada14aSBard Liao #define RT5665_GP3_PIN_PDM_SDA (0x2 << 11) 168233ada14aSBard Liao #define RT5665_GP4_PIN_MASK (0x3 << 9) 168333ada14aSBard Liao #define RT5665_GP4_PIN_SFT 9 168433ada14aSBard Liao #define RT5665_GP4_PIN_GPIO4 (0x0 << 9) 168533ada14aSBard Liao #define RT5665_GP4_PIN_DACDAT2_1 (0x1 << 9) 168633ada14aSBard Liao #define RT5665_GP4_PIN_DMIC1_SDA (0x2 << 9) 168733ada14aSBard Liao #define RT5665_GP5_PIN_MASK (0x3 << 7) 168833ada14aSBard Liao #define RT5665_GP5_PIN_SFT 7 168933ada14aSBard Liao #define RT5665_GP5_PIN_GPIO5 (0x0 << 7) 169033ada14aSBard Liao #define RT5665_GP5_PIN_ADCDAT2_1 (0x1 << 7) 169133ada14aSBard Liao #define RT5665_GP5_PIN_DMIC2_SDA (0x2 << 7) 169233ada14aSBard Liao #define RT5665_GP6_PIN_MASK (0x3 << 5) 169333ada14aSBard Liao #define RT5665_GP6_PIN_SFT 5 169433ada14aSBard Liao #define RT5665_GP6_PIN_GPIO6 (0x0 << 5) 169533ada14aSBard Liao #define RT5665_GP6_PIN_BCLK3 (0x0 << 5) 169633ada14aSBard Liao #define RT5665_GP6_PIN_PDM_SCL (0x1 << 5) 169733ada14aSBard Liao #define RT5665_GP7_PIN_MASK (0x3 << 3) 169833ada14aSBard Liao #define RT5665_GP7_PIN_SFT 3 169933ada14aSBard Liao #define RT5665_GP7_PIN_GPIO7 (0x0 << 3) 170033ada14aSBard Liao #define RT5665_GP7_PIN_LRCK3 (0x1 << 3) 170133ada14aSBard Liao #define RT5665_GP7_PIN_PDM_SDA (0x2 << 3) 170233ada14aSBard Liao #define RT5665_GP8_PIN_MASK (0x3 << 1) 170333ada14aSBard Liao #define RT5665_GP8_PIN_SFT 1 170433ada14aSBard Liao #define RT5665_GP8_PIN_GPIO8 (0x0 << 1) 170533ada14aSBard Liao #define RT5665_GP8_PIN_DACDAT3 (0x1 << 1) 170633ada14aSBard Liao #define RT5665_GP8_PIN_DMIC2_SCL (0x2 << 1) 170733ada14aSBard Liao #define RT5665_GP8_PIN_DACDAT2_2 (0x3 << 1) 170833ada14aSBard Liao 170933ada14aSBard Liao 171033ada14aSBard Liao /* GPIO Control 2 (0x00c1)*/ 171133ada14aSBard Liao #define RT5665_GP9_PIN_MASK (0x3 << 14) 171233ada14aSBard Liao #define RT5665_GP9_PIN_SFT 14 171333ada14aSBard Liao #define RT5665_GP9_PIN_GPIO9 (0x0 << 14) 171433ada14aSBard Liao #define RT5665_GP9_PIN_ADCDAT3 (0x1 << 14) 171533ada14aSBard Liao #define RT5665_GP9_PIN_DMIC1_SCL (0x2 << 14) 171633ada14aSBard Liao #define RT5665_GP9_PIN_ADCDAT2_2 (0x3 << 14) 171733ada14aSBard Liao #define RT5665_GP10_PIN_MASK (0x3 << 12) 171833ada14aSBard Liao #define RT5665_GP10_PIN_SFT 12 171933ada14aSBard Liao #define RT5665_GP10_PIN_GPIO10 (0x0 << 12) 172033ada14aSBard Liao #define RT5665_GP10_PIN_ADCDAT1_2 (0x1 << 12) 172133ada14aSBard Liao #define RT5665_GP10_PIN_LPD (0x2 << 12) 172233ada14aSBard Liao #define RT5665_GP1_PF_MASK (0x1 << 11) 172333ada14aSBard Liao #define RT5665_GP1_PF_IN (0x0 << 11) 172433ada14aSBard Liao #define RT5665_GP1_PF_OUT (0x1 << 11) 172533ada14aSBard Liao #define RT5665_GP1_OUT_MASK (0x1 << 10) 172633ada14aSBard Liao #define RT5665_GP1_OUT_H (0x0 << 10) 172733ada14aSBard Liao #define RT5665_GP1_OUT_L (0x1 << 10) 172833ada14aSBard Liao #define RT5665_GP2_PF_MASK (0x1 << 9) 172933ada14aSBard Liao #define RT5665_GP2_PF_IN (0x0 << 9) 173033ada14aSBard Liao #define RT5665_GP2_PF_OUT (0x1 << 9) 173133ada14aSBard Liao #define RT5665_GP2_OUT_MASK (0x1 << 8) 173233ada14aSBard Liao #define RT5665_GP2_OUT_H (0x0 << 8) 173333ada14aSBard Liao #define RT5665_GP2_OUT_L (0x1 << 8) 173433ada14aSBard Liao #define RT5665_GP3_PF_MASK (0x1 << 7) 173533ada14aSBard Liao #define RT5665_GP3_PF_IN (0x0 << 7) 173633ada14aSBard Liao #define RT5665_GP3_PF_OUT (0x1 << 7) 173733ada14aSBard Liao #define RT5665_GP3_OUT_MASK (0x1 << 6) 173833ada14aSBard Liao #define RT5665_GP3_OUT_H (0x0 << 6) 173933ada14aSBard Liao #define RT5665_GP3_OUT_L (0x1 << 6) 174033ada14aSBard Liao #define RT5665_GP4_PF_MASK (0x1 << 5) 174133ada14aSBard Liao #define RT5665_GP4_PF_IN (0x0 << 5) 174233ada14aSBard Liao #define RT5665_GP4_PF_OUT (0x1 << 5) 174333ada14aSBard Liao #define RT5665_GP4_OUT_MASK (0x1 << 4) 174433ada14aSBard Liao #define RT5665_GP4_OUT_H (0x0 << 4) 174533ada14aSBard Liao #define RT5665_GP4_OUT_L (0x1 << 4) 174633ada14aSBard Liao #define RT5665_GP5_PF_MASK (0x1 << 3) 174733ada14aSBard Liao #define RT5665_GP5_PF_IN (0x0 << 3) 174833ada14aSBard Liao #define RT5665_GP5_PF_OUT (0x1 << 3) 174933ada14aSBard Liao #define RT5665_GP5_OUT_MASK (0x1 << 2) 175033ada14aSBard Liao #define RT5665_GP5_OUT_H (0x0 << 2) 175133ada14aSBard Liao #define RT5665_GP5_OUT_L (0x1 << 2) 175233ada14aSBard Liao #define RT5665_GP6_PF_MASK (0x1 << 1) 175333ada14aSBard Liao #define RT5665_GP6_PF_IN (0x0 << 1) 175433ada14aSBard Liao #define RT5665_GP6_PF_OUT (0x1 << 1) 175533ada14aSBard Liao #define RT5665_GP6_OUT_MASK (0x1) 175633ada14aSBard Liao #define RT5665_GP6_OUT_H (0x0) 175733ada14aSBard Liao #define RT5665_GP6_OUT_L (0x1) 175833ada14aSBard Liao 175933ada14aSBard Liao 176033ada14aSBard Liao /* GPIO Control 3 (0x00c2) */ 176133ada14aSBard Liao #define RT5665_GP7_PF_MASK (0x1 << 15) 176233ada14aSBard Liao #define RT5665_GP7_PF_IN (0x0 << 15) 176333ada14aSBard Liao #define RT5665_GP7_PF_OUT (0x1 << 15) 176433ada14aSBard Liao #define RT5665_GP7_OUT_MASK (0x1 << 14) 176533ada14aSBard Liao #define RT5665_GP7_OUT_H (0x0 << 14) 176633ada14aSBard Liao #define RT5665_GP7_OUT_L (0x1 << 14) 176733ada14aSBard Liao #define RT5665_GP8_PF_MASK (0x1 << 13) 176833ada14aSBard Liao #define RT5665_GP8_PF_IN (0x0 << 13) 176933ada14aSBard Liao #define RT5665_GP8_PF_OUT (0x1 << 13) 177033ada14aSBard Liao #define RT5665_GP8_OUT_MASK (0x1 << 12) 177133ada14aSBard Liao #define RT5665_GP8_OUT_H (0x0 << 12) 177233ada14aSBard Liao #define RT5665_GP8_OUT_L (0x1 << 12) 177333ada14aSBard Liao #define RT5665_GP9_PF_MASK (0x1 << 11) 177433ada14aSBard Liao #define RT5665_GP9_PF_IN (0x0 << 11) 177533ada14aSBard Liao #define RT5665_GP9_PF_OUT (0x1 << 11) 177633ada14aSBard Liao #define RT5665_GP9_OUT_MASK (0x1 << 10) 177733ada14aSBard Liao #define RT5665_GP9_OUT_H (0x0 << 10) 177833ada14aSBard Liao #define RT5665_GP9_OUT_L (0x1 << 10) 177933ada14aSBard Liao #define RT5665_GP10_PF_MASK (0x1 << 9) 178033ada14aSBard Liao #define RT5665_GP10_PF_IN (0x0 << 9) 178133ada14aSBard Liao #define RT5665_GP10_PF_OUT (0x1 << 9) 178233ada14aSBard Liao #define RT5665_GP10_OUT_MASK (0x1 << 8) 178333ada14aSBard Liao #define RT5665_GP10_OUT_H (0x0 << 8) 178433ada14aSBard Liao #define RT5665_GP10_OUT_L (0x1 << 8) 178533ada14aSBard Liao #define RT5665_GP11_PF_MASK (0x1 << 7) 178633ada14aSBard Liao #define RT5665_GP11_PF_IN (0x0 << 7) 178733ada14aSBard Liao #define RT5665_GP11_PF_OUT (0x1 << 7) 178833ada14aSBard Liao #define RT5665_GP11_OUT_MASK (0x1 << 6) 178933ada14aSBard Liao #define RT5665_GP11_OUT_H (0x0 << 6) 179033ada14aSBard Liao #define RT5665_GP11_OUT_L (0x1 << 6) 179133ada14aSBard Liao 179233ada14aSBard Liao /* Soft volume and zero cross control 1 (0x00d9) */ 179333ada14aSBard Liao #define RT5665_SV_MASK (0x1 << 15) 179433ada14aSBard Liao #define RT5665_SV_SFT 15 179533ada14aSBard Liao #define RT5665_SV_DIS (0x0 << 15) 179633ada14aSBard Liao #define RT5665_SV_EN (0x1 << 15) 179733ada14aSBard Liao #define RT5665_OUT_SV_MASK (0x1 << 13) 179833ada14aSBard Liao #define RT5665_OUT_SV_SFT 13 179933ada14aSBard Liao #define RT5665_OUT_SV_DIS (0x0 << 13) 180033ada14aSBard Liao #define RT5665_OUT_SV_EN (0x1 << 13) 180133ada14aSBard Liao #define RT5665_HP_SV_MASK (0x1 << 12) 180233ada14aSBard Liao #define RT5665_HP_SV_SFT 12 180333ada14aSBard Liao #define RT5665_HP_SV_DIS (0x0 << 12) 180433ada14aSBard Liao #define RT5665_HP_SV_EN (0x1 << 12) 180533ada14aSBard Liao #define RT5665_ZCD_DIG_MASK (0x1 << 11) 180633ada14aSBard Liao #define RT5665_ZCD_DIG_SFT 11 180733ada14aSBard Liao #define RT5665_ZCD_DIG_DIS (0x0 << 11) 180833ada14aSBard Liao #define RT5665_ZCD_DIG_EN (0x1 << 11) 180933ada14aSBard Liao #define RT5665_ZCD_MASK (0x1 << 10) 181033ada14aSBard Liao #define RT5665_ZCD_SFT 10 181133ada14aSBard Liao #define RT5665_ZCD_PD (0x0 << 10) 181233ada14aSBard Liao #define RT5665_ZCD_PU (0x1 << 10) 181333ada14aSBard Liao #define RT5665_SV_DLY_MASK (0xf) 181433ada14aSBard Liao #define RT5665_SV_DLY_SFT 0 181533ada14aSBard Liao 181633ada14aSBard Liao /* Soft volume and zero cross control 2 (0x00da) */ 181733ada14aSBard Liao #define RT5665_ZCD_HP_MASK (0x1 << 15) 181833ada14aSBard Liao #define RT5665_ZCD_HP_SFT 15 181933ada14aSBard Liao #define RT5665_ZCD_HP_DIS (0x0 << 15) 182033ada14aSBard Liao #define RT5665_ZCD_HP_EN (0x1 << 15) 182133ada14aSBard Liao 182233ada14aSBard Liao /* 4 Button Inline Command Control 2 (0x00e0) */ 182333ada14aSBard Liao #define RT5665_4BTN_IL_MASK (0x1 << 15) 182433ada14aSBard Liao #define RT5665_4BTN_IL_EN (0x1 << 15) 182533ada14aSBard Liao #define RT5665_4BTN_IL_DIS (0x0 << 15) 182633ada14aSBard Liao #define RT5665_4BTN_IL_RST_MASK (0x1 << 14) 182733ada14aSBard Liao #define RT5665_4BTN_IL_NOR (0x1 << 14) 182833ada14aSBard Liao #define RT5665_4BTN_IL_RST (0x0 << 14) 182933ada14aSBard Liao 183033ada14aSBard Liao /* Analog JD Control 1 (0x00f0) */ 183133ada14aSBard Liao #define RT5665_JD1_MODE_MASK (0x3 << 0) 183233ada14aSBard Liao #define RT5665_JD1_MODE_0 (0x0 << 0) 183333ada14aSBard Liao #define RT5665_JD1_MODE_1 (0x1 << 0) 183433ada14aSBard Liao #define RT5665_JD1_MODE_2 (0x2 << 0) 183533ada14aSBard Liao 183633ada14aSBard Liao /* Jack Detect Control 3 (0x00f8) */ 183733ada14aSBard Liao #define RT5665_JD_TRI_HPO_SEL_MASK (0x7) 183833ada14aSBard Liao #define RT5665_JD_TRI_HPO_SEL_SFT (0) 183933ada14aSBard Liao #define RT5665_JD_HPO_GPIO_JD1 (0x0) 184033ada14aSBard Liao #define RT5665_JD_HPO_JD1_1 (0x1) 184133ada14aSBard Liao #define RT5665_JD_HPO_JD1_2 (0x2) 184233ada14aSBard Liao #define RT5665_JD_HPO_JD2 (0x3) 184333ada14aSBard Liao #define RT5665_JD_HPO_GPIO_JD2 (0x4) 184433ada14aSBard Liao #define RT5665_JD_HPO_JD3 (0x5) 184533ada14aSBard Liao #define RT5665_JD_HPO_JD_D (0x6) 184633ada14aSBard Liao 184733ada14aSBard Liao /* Digital Misc Control (0x00fa) */ 184833ada14aSBard Liao #define RT5665_AM_MASK (0x1 << 7) 184933ada14aSBard Liao #define RT5665_AM_EN (0x1 << 7) 185033ada14aSBard Liao #define RT5665_AM_DIS (0x1 << 7) 185133ada14aSBard Liao #define RT5665_DIG_GATE_CTRL 0x1 185233ada14aSBard Liao #define RT5665_DIG_GATE_CTRL_SFT (0) 185333ada14aSBard Liao 185433ada14aSBard Liao /* Chopper and Clock control for ADC (0x011c)*/ 185533ada14aSBard Liao #define RT5665_M_RF_DIG_MASK (0x1 << 12) 185633ada14aSBard Liao #define RT5665_M_RF_DIG_SFT 12 185733ada14aSBard Liao #define RT5665_M_RI_DIG (0x1 << 11) 185833ada14aSBard Liao 185933ada14aSBard Liao /* Chopper and Clock control for DAC (0x013a)*/ 186033ada14aSBard Liao #define RT5665_CKXEN_DAC1_MASK (0x1 << 13) 186133ada14aSBard Liao #define RT5665_CKXEN_DAC1_SFT 13 186233ada14aSBard Liao #define RT5665_CKGEN_DAC1_MASK (0x1 << 12) 186333ada14aSBard Liao #define RT5665_CKGEN_DAC1_SFT 12 186433ada14aSBard Liao #define RT5665_CKXEN_DAC2_MASK (0x1 << 5) 186533ada14aSBard Liao #define RT5665_CKXEN_DAC2_SFT 5 186633ada14aSBard Liao #define RT5665_CKGEN_DAC2_MASK (0x1 << 4) 186733ada14aSBard Liao #define RT5665_CKGEN_DAC2_SFT 4 186833ada14aSBard Liao 186933ada14aSBard Liao /* Chopper and Clock control for ADC (0x013b)*/ 187033ada14aSBard Liao #define RT5665_CKXEN_ADC1_MASK (0x1 << 13) 187133ada14aSBard Liao #define RT5665_CKXEN_ADC1_SFT 13 187233ada14aSBard Liao #define RT5665_CKGEN_ADC1_MASK (0x1 << 12) 187333ada14aSBard Liao #define RT5665_CKGEN_ADC1_SFT 12 187433ada14aSBard Liao #define RT5665_CKXEN_ADC2_MASK (0x1 << 5) 187533ada14aSBard Liao #define RT5665_CKXEN_ADC2_SFT 5 187633ada14aSBard Liao #define RT5665_CKGEN_ADC2_MASK (0x1 << 4) 187733ada14aSBard Liao #define RT5665_CKGEN_ADC2_SFT 4 187833ada14aSBard Liao 187933ada14aSBard Liao /* Volume test (0x013f)*/ 188033ada14aSBard Liao #define RT5665_SEL_CLK_VOL_MASK (0x1 << 15) 188133ada14aSBard Liao #define RT5665_SEL_CLK_VOL_EN (0x1 << 15) 188233ada14aSBard Liao #define RT5665_SEL_CLK_VOL_DIS (0x0 << 15) 188333ada14aSBard Liao 188433ada14aSBard Liao /* Test Mode Control 1 (0x0145) */ 188533ada14aSBard Liao #define RT5665_AD2DA_LB_MASK (0x1 << 9) 188633ada14aSBard Liao #define RT5665_AD2DA_LB_SFT 9 188733ada14aSBard Liao 188833ada14aSBard Liao /* Stereo Noise Gate Control 1 (0x0160) */ 188933ada14aSBard Liao #define RT5665_NG2_EN_MASK (0x1 << 15) 189033ada14aSBard Liao #define RT5665_NG2_EN (0x1 << 15) 189133ada14aSBard Liao #define RT5665_NG2_DIS (0x0 << 15) 189233ada14aSBard Liao 189333ada14aSBard Liao /* Stereo1 DAC Silence Detection Control (0x0190) */ 189433ada14aSBard Liao #define RT5665_DEB_STO_DAC_MASK (0x7 << 4) 189533ada14aSBard Liao #define RT5665_DEB_80_MS (0x0 << 4) 189633ada14aSBard Liao 189733ada14aSBard Liao /* SAR ADC Inline Command Control 1 (0x0210) */ 189833ada14aSBard Liao #define RT5665_SAR_BUTT_DET_MASK (0x1 << 15) 189933ada14aSBard Liao #define RT5665_SAR_BUTT_DET_EN (0x1 << 15) 190033ada14aSBard Liao #define RT5665_SAR_BUTT_DET_DIS (0x0 << 15) 190133ada14aSBard Liao #define RT5665_SAR_BUTDET_MODE_MASK (0x1 << 14) 190233ada14aSBard Liao #define RT5665_SAR_BUTDET_POW_SAV (0x1 << 14) 190333ada14aSBard Liao #define RT5665_SAR_BUTDET_POW_NORM (0x0 << 14) 190433ada14aSBard Liao #define RT5665_SAR_BUTDET_RST_MASK (0x1 << 13) 190533ada14aSBard Liao #define RT5665_SAR_BUTDET_RST_NORMAL (0x1 << 13) 190633ada14aSBard Liao #define RT5665_SAR_BUTDET_RST (0x0 << 13) 190733ada14aSBard Liao #define RT5665_SAR_POW_MASK (0x1 << 12) 190833ada14aSBard Liao #define RT5665_SAR_POW_EN (0x1 << 12) 190933ada14aSBard Liao #define RT5665_SAR_POW_DIS (0x0 << 12) 191033ada14aSBard Liao #define RT5665_SAR_RST_MASK (0x1 << 11) 191133ada14aSBard Liao #define RT5665_SAR_RST_NORMAL (0x1 << 11) 191233ada14aSBard Liao #define RT5665_SAR_RST (0x0 << 11) 191333ada14aSBard Liao #define RT5665_SAR_BYPASS_MASK (0x1 << 10) 191433ada14aSBard Liao #define RT5665_SAR_BYPASS_EN (0x1 << 10) 191533ada14aSBard Liao #define RT5665_SAR_BYPASS_DIS (0x0 << 10) 191633ada14aSBard Liao #define RT5665_SAR_SEL_MB1_MASK (0x1 << 9) 191733ada14aSBard Liao #define RT5665_SAR_SEL_MB1_SEL (0x1 << 9) 191833ada14aSBard Liao #define RT5665_SAR_SEL_MB1_NOSEL (0x0 << 9) 191933ada14aSBard Liao #define RT5665_SAR_SEL_MB2_MASK (0x1 << 8) 192033ada14aSBard Liao #define RT5665_SAR_SEL_MB2_SEL (0x1 << 8) 192133ada14aSBard Liao #define RT5665_SAR_SEL_MB2_NOSEL (0x0 << 8) 192233ada14aSBard Liao #define RT5665_SAR_SEL_MODE_MASK (0x1 << 7) 192333ada14aSBard Liao #define RT5665_SAR_SEL_MODE_CMP (0x1 << 7) 192433ada14aSBard Liao #define RT5665_SAR_SEL_MODE_ADC (0x0 << 7) 192533ada14aSBard Liao #define RT5665_SAR_SEL_MB1_MB2_MASK (0x1 << 5) 192633ada14aSBard Liao #define RT5665_SAR_SEL_MB1_MB2_AUTO (0x1 << 5) 192733ada14aSBard Liao #define RT5665_SAR_SEL_MB1_MB2_MANU (0x0 << 5) 192833ada14aSBard Liao #define RT5665_SAR_SEL_SIGNAL_MASK (0x1 << 4) 192933ada14aSBard Liao #define RT5665_SAR_SEL_SIGNAL_AUTO (0x1 << 4) 193033ada14aSBard Liao #define RT5665_SAR_SEL_SIGNAL_MANU (0x0 << 4) 193133ada14aSBard Liao 193233ada14aSBard Liao /* System Clock Source */ 193333ada14aSBard Liao enum { 193433ada14aSBard Liao RT5665_SCLK_S_MCLK, 193533ada14aSBard Liao RT5665_SCLK_S_PLL1, 193633ada14aSBard Liao RT5665_SCLK_S_RCCLK, 193733ada14aSBard Liao }; 193833ada14aSBard Liao 193933ada14aSBard Liao /* PLL1 Source */ 194033ada14aSBard Liao enum { 194133ada14aSBard Liao RT5665_PLL1_S_MCLK, 194233ada14aSBard Liao RT5665_PLL1_S_BCLK1, 194333ada14aSBard Liao RT5665_PLL1_S_BCLK2, 194433ada14aSBard Liao RT5665_PLL1_S_BCLK3, 194533ada14aSBard Liao RT5665_PLL1_S_BCLK4, 194633ada14aSBard Liao }; 194733ada14aSBard Liao 194833ada14aSBard Liao enum { 194933ada14aSBard Liao RT5665_AIF1_1, 195033ada14aSBard Liao RT5665_AIF1_2, 195133ada14aSBard Liao RT5665_AIF2_1, 195233ada14aSBard Liao RT5665_AIF2_2, 195333ada14aSBard Liao RT5665_AIF3, 195433ada14aSBard Liao RT5665_AIFS 195533ada14aSBard Liao }; 195633ada14aSBard Liao 195733ada14aSBard Liao enum { 195833ada14aSBard Liao CODEC_5665, 195933ada14aSBard Liao CODEC_5666, 196033ada14aSBard Liao CODEC_5668, 196133ada14aSBard Liao }; 196233ada14aSBard Liao 196333ada14aSBard Liao /* filter mask */ 196433ada14aSBard Liao enum { 196533ada14aSBard Liao RT5665_DA_STEREO1_FILTER = 0x1, 196633ada14aSBard Liao RT5665_DA_STEREO2_FILTER = (0x1 << 1), 196733ada14aSBard Liao RT5665_DA_MONO_L_FILTER = (0x1 << 2), 196833ada14aSBard Liao RT5665_DA_MONO_R_FILTER = (0x1 << 3), 196933ada14aSBard Liao RT5665_AD_STEREO1_FILTER = (0x1 << 4), 197033ada14aSBard Liao RT5665_AD_STEREO2_FILTER = (0x1 << 5), 197133ada14aSBard Liao RT5665_AD_MONO_L_FILTER = (0x1 << 6), 197233ada14aSBard Liao RT5665_AD_MONO_R_FILTER = (0x1 << 7), 197333ada14aSBard Liao }; 197433ada14aSBard Liao 197533ada14aSBard Liao enum { 197633ada14aSBard Liao RT5665_CLK_SEL_SYS, 197733ada14aSBard Liao RT5665_CLK_SEL_I2S1_ASRC, 197833ada14aSBard Liao RT5665_CLK_SEL_I2S2_ASRC, 197933ada14aSBard Liao RT5665_CLK_SEL_I2S3_ASRC, 198033ada14aSBard Liao RT5665_CLK_SEL_SYS2, 198133ada14aSBard Liao RT5665_CLK_SEL_SYS3, 198233ada14aSBard Liao RT5665_CLK_SEL_SYS4, 198333ada14aSBard Liao }; 198433ada14aSBard Liao 198533ada14aSBard Liao int rt5665_sel_asrc_clk_src(struct snd_soc_codec *codec, 198633ada14aSBard Liao unsigned int filter_mask, unsigned int clk_src); 198733ada14aSBard Liao int rt5665_set_jack_detect(struct snd_soc_codec *codec, 198833ada14aSBard Liao struct snd_soc_jack *hs_jack); 198933ada14aSBard Liao 199033ada14aSBard Liao #endif /* __RT5665_H__ */ 1991