xref: /linux/sound/soc/codecs/rt5640.h (revision 148f9bb87745ed45f7a11b2cbd3bc0f017d5d257)
1 /*
2  * rt5640.h  --  RT5640 ALSA SoC audio driver
3  *
4  * Copyright 2011 Realtek Microelectronics
5  * Author: Johnny Hsu <johnnyhsu@realtek.com>
6  *
7  * This program is free software; you can redistribute it and/or modify
8  * it under the terms of the GNU General Public License version 2 as
9  * published by the Free Software Foundation.
10  */
11 
12 #ifndef _RT5640_H
13 #define _RT5640_H
14 
15 #include <sound/rt5640.h>
16 
17 /* Info */
18 #define RT5640_RESET				0x00
19 #define RT5640_VENDOR_ID			0xfd
20 #define RT5640_VENDOR_ID1			0xfe
21 #define RT5640_VENDOR_ID2			0xff
22 /*  I/O - Output */
23 #define RT5640_SPK_VOL				0x01
24 #define RT5640_HP_VOL				0x02
25 #define RT5640_OUTPUT				0x03
26 #define RT5640_MONO_OUT				0x04
27 /* I/O - Input */
28 #define RT5640_IN1_IN2				0x0d
29 #define RT5640_IN3_IN4				0x0e
30 #define RT5640_INL_INR_VOL			0x0f
31 /* I/O - ADC/DAC/DMIC */
32 #define RT5640_DAC1_DIG_VOL			0x19
33 #define RT5640_DAC2_DIG_VOL			0x1a
34 #define RT5640_DAC2_CTRL			0x1b
35 #define RT5640_ADC_DIG_VOL			0x1c
36 #define RT5640_ADC_DATA				0x1d
37 #define RT5640_ADC_BST_VOL			0x1e
38 /* Mixer - D-D */
39 #define RT5640_STO_ADC_MIXER			0x27
40 #define RT5640_MONO_ADC_MIXER			0x28
41 #define RT5640_AD_DA_MIXER			0x29
42 #define RT5640_STO_DAC_MIXER			0x2a
43 #define RT5640_MONO_DAC_MIXER			0x2b
44 #define RT5640_DIG_MIXER			0x2c
45 #define RT5640_DSP_PATH1			0x2d
46 #define RT5640_DSP_PATH2			0x2e
47 #define RT5640_DIG_INF_DATA			0x2f
48 /* Mixer - ADC */
49 #define RT5640_REC_L1_MIXER			0x3b
50 #define RT5640_REC_L2_MIXER			0x3c
51 #define RT5640_REC_R1_MIXER			0x3d
52 #define RT5640_REC_R2_MIXER			0x3e
53 /* Mixer - DAC */
54 #define RT5640_HPO_MIXER			0x45
55 #define RT5640_SPK_L_MIXER			0x46
56 #define RT5640_SPK_R_MIXER			0x47
57 #define RT5640_SPO_L_MIXER			0x48
58 #define RT5640_SPO_R_MIXER			0x49
59 #define RT5640_SPO_CLSD_RATIO			0x4a
60 #define RT5640_MONO_MIXER			0x4c
61 #define RT5640_OUT_L1_MIXER			0x4d
62 #define RT5640_OUT_L2_MIXER			0x4e
63 #define RT5640_OUT_L3_MIXER			0x4f
64 #define RT5640_OUT_R1_MIXER			0x50
65 #define RT5640_OUT_R2_MIXER			0x51
66 #define RT5640_OUT_R3_MIXER			0x52
67 #define RT5640_LOUT_MIXER			0x53
68 /* Power */
69 #define RT5640_PWR_DIG1				0x61
70 #define RT5640_PWR_DIG2				0x62
71 #define RT5640_PWR_ANLG1			0x63
72 #define RT5640_PWR_ANLG2			0x64
73 #define RT5640_PWR_MIXER			0x65
74 #define RT5640_PWR_VOL				0x66
75 /* Private Register Control */
76 #define RT5640_PRIV_INDEX			0x6a
77 #define RT5640_PRIV_DATA			0x6c
78 /* Format - ADC/DAC */
79 #define RT5640_I2S1_SDP				0x70
80 #define RT5640_I2S2_SDP				0x71
81 #define RT5640_ADDA_CLK1			0x73
82 #define RT5640_ADDA_CLK2			0x74
83 #define RT5640_DMIC				0x75
84 /* Function - Analog */
85 #define RT5640_GLB_CLK				0x80
86 #define RT5640_PLL_CTRL1			0x81
87 #define RT5640_PLL_CTRL2			0x82
88 #define RT5640_ASRC_1				0x83
89 #define RT5640_ASRC_2				0x84
90 #define RT5640_ASRC_3				0x85
91 #define RT5640_ASRC_4				0x89
92 #define RT5640_ASRC_5				0x8a
93 #define RT5640_HP_OVCD				0x8b
94 #define RT5640_CLS_D_OVCD			0x8c
95 #define RT5640_CLS_D_OUT			0x8d
96 #define RT5640_DEPOP_M1				0x8e
97 #define RT5640_DEPOP_M2				0x8f
98 #define RT5640_DEPOP_M3				0x90
99 #define RT5640_CHARGE_PUMP			0x91
100 #define RT5640_PV_DET_SPK_G			0x92
101 #define RT5640_MICBIAS				0x93
102 /* Function - Digital */
103 #define RT5640_EQ_CTRL1				0xb0
104 #define RT5640_EQ_CTRL2				0xb1
105 #define RT5640_WIND_FILTER			0xb2
106 #define RT5640_DRC_AGC_1			0xb4
107 #define RT5640_DRC_AGC_2			0xb5
108 #define RT5640_DRC_AGC_3			0xb6
109 #define RT5640_SVOL_ZC				0xb7
110 #define RT5640_ANC_CTRL1			0xb8
111 #define RT5640_ANC_CTRL2			0xb9
112 #define RT5640_ANC_CTRL3			0xba
113 #define RT5640_JD_CTRL				0xbb
114 #define RT5640_ANC_JD				0xbc
115 #define RT5640_IRQ_CTRL1			0xbd
116 #define RT5640_IRQ_CTRL2			0xbe
117 #define RT5640_INT_IRQ_ST			0xbf
118 #define RT5640_GPIO_CTRL1			0xc0
119 #define RT5640_GPIO_CTRL2			0xc1
120 #define RT5640_GPIO_CTRL3			0xc2
121 #define RT5640_DSP_CTRL1			0xc4
122 #define RT5640_DSP_CTRL2			0xc5
123 #define RT5640_DSP_CTRL3			0xc6
124 #define RT5640_DSP_CTRL4			0xc7
125 #define RT5640_PGM_REG_ARR1			0xc8
126 #define RT5640_PGM_REG_ARR2			0xc9
127 #define RT5640_PGM_REG_ARR3			0xca
128 #define RT5640_PGM_REG_ARR4			0xcb
129 #define RT5640_PGM_REG_ARR5			0xcc
130 #define RT5640_SCB_FUNC				0xcd
131 #define RT5640_SCB_CTRL				0xce
132 #define RT5640_BASE_BACK			0xcf
133 #define RT5640_MP3_PLUS1			0xd0
134 #define RT5640_MP3_PLUS2			0xd1
135 #define RT5640_3D_HP				0xd2
136 #define RT5640_ADJ_HPF				0xd3
137 #define RT5640_HP_CALIB_AMP_DET			0xd6
138 #define RT5640_HP_CALIB2			0xd7
139 #define RT5640_SV_ZCD1				0xd9
140 #define RT5640_SV_ZCD2				0xda
141 /* Dummy Register */
142 #define RT5640_DUMMY1				0xfa
143 #define RT5640_DUMMY2				0xfb
144 #define RT5640_DUMMY3				0xfc
145 
146 
147 /* Index of Codec Private Register definition */
148 #define RT5640_3D_SPK				0x63
149 #define RT5640_WND_1				0x6c
150 #define RT5640_WND_2				0x6d
151 #define RT5640_WND_3				0x6e
152 #define RT5640_WND_4				0x6f
153 #define RT5640_WND_5				0x70
154 #define RT5640_WND_8				0x73
155 #define RT5640_DIP_SPK_INF			0x75
156 #define RT5640_EQ_BW_LOP			0xa0
157 #define RT5640_EQ_GN_LOP			0xa1
158 #define RT5640_EQ_FC_BP1			0xa2
159 #define RT5640_EQ_BW_BP1			0xa3
160 #define RT5640_EQ_GN_BP1			0xa4
161 #define RT5640_EQ_FC_BP2			0xa5
162 #define RT5640_EQ_BW_BP2			0xa6
163 #define RT5640_EQ_GN_BP2			0xa7
164 #define RT5640_EQ_FC_BP3			0xa8
165 #define RT5640_EQ_BW_BP3			0xa9
166 #define RT5640_EQ_GN_BP3			0xaa
167 #define RT5640_EQ_FC_BP4			0xab
168 #define RT5640_EQ_BW_BP4			0xac
169 #define RT5640_EQ_GN_BP4			0xad
170 #define RT5640_EQ_FC_HIP1			0xae
171 #define RT5640_EQ_GN_HIP1			0xaf
172 #define RT5640_EQ_FC_HIP2			0xb0
173 #define RT5640_EQ_BW_HIP2			0xb1
174 #define RT5640_EQ_GN_HIP2			0xb2
175 #define RT5640_EQ_PRE_VOL			0xb3
176 #define RT5640_EQ_PST_VOL			0xb4
177 
178 /* global definition */
179 #define RT5640_L_MUTE				(0x1 << 15)
180 #define RT5640_L_MUTE_SFT			15
181 #define RT5640_VOL_L_MUTE			(0x1 << 14)
182 #define RT5640_VOL_L_SFT			14
183 #define RT5640_R_MUTE				(0x1 << 7)
184 #define RT5640_R_MUTE_SFT			7
185 #define RT5640_VOL_R_MUTE			(0x1 << 6)
186 #define RT5640_VOL_R_SFT			6
187 #define RT5640_L_VOL_MASK			(0x3f << 8)
188 #define RT5640_L_VOL_SFT			8
189 #define RT5640_R_VOL_MASK			(0x3f)
190 #define RT5640_R_VOL_SFT			0
191 
192 /* IN1 and IN2 Control (0x0d) */
193 /* IN3 and IN4 Control (0x0e) */
194 #define RT5640_BST_SFT1				12
195 #define RT5640_BST_SFT2				8
196 #define RT5640_IN_DF1				(0x1 << 7)
197 #define RT5640_IN_SFT1				7
198 #define RT5640_IN_DF2				(0x1 << 6)
199 #define RT5640_IN_SFT2				6
200 
201 /* INL and INR Volume Control (0x0f) */
202 #define RT5640_INL_SEL_MASK			(0x1 << 15)
203 #define RT5640_INL_SEL_SFT			15
204 #define RT5640_INL_SEL_IN4P			(0x0 << 15)
205 #define RT5640_INL_SEL_MONOP			(0x1 << 15)
206 #define RT5640_INL_VOL_MASK			(0x1f << 8)
207 #define RT5640_INL_VOL_SFT			8
208 #define RT5640_INR_SEL_MASK			(0x1 << 7)
209 #define RT5640_INR_SEL_SFT			7
210 #define RT5640_INR_SEL_IN4N			(0x0 << 7)
211 #define RT5640_INR_SEL_MONON			(0x1 << 7)
212 #define RT5640_INR_VOL_MASK			(0x1f)
213 #define RT5640_INR_VOL_SFT			0
214 
215 /* DAC1 Digital Volume (0x19) */
216 #define RT5640_DAC_L1_VOL_MASK			(0xff << 8)
217 #define RT5640_DAC_L1_VOL_SFT			8
218 #define RT5640_DAC_R1_VOL_MASK			(0xff)
219 #define RT5640_DAC_R1_VOL_SFT			0
220 
221 /* DAC2 Digital Volume (0x1a) */
222 #define RT5640_DAC_L2_VOL_MASK			(0xff << 8)
223 #define RT5640_DAC_L2_VOL_SFT			8
224 #define RT5640_DAC_R2_VOL_MASK			(0xff)
225 #define RT5640_DAC_R2_VOL_SFT			0
226 
227 /* DAC2 Control (0x1b) */
228 #define RT5640_M_DAC_L2_VOL			(0x1 << 13)
229 #define RT5640_M_DAC_L2_VOL_SFT			13
230 #define RT5640_M_DAC_R2_VOL			(0x1 << 12)
231 #define RT5640_M_DAC_R2_VOL_SFT			12
232 
233 /* ADC Digital Volume Control (0x1c) */
234 #define RT5640_ADC_L_VOL_MASK			(0x7f << 8)
235 #define RT5640_ADC_L_VOL_SFT			8
236 #define RT5640_ADC_R_VOL_MASK			(0x7f)
237 #define RT5640_ADC_R_VOL_SFT			0
238 
239 /* Mono ADC Digital Volume Control (0x1d) */
240 #define RT5640_MONO_ADC_L_VOL_MASK		(0x7f << 8)
241 #define RT5640_MONO_ADC_L_VOL_SFT		8
242 #define RT5640_MONO_ADC_R_VOL_MASK		(0x7f)
243 #define RT5640_MONO_ADC_R_VOL_SFT		0
244 
245 /* ADC Boost Volume Control (0x1e) */
246 #define RT5640_ADC_L_BST_MASK			(0x3 << 14)
247 #define RT5640_ADC_L_BST_SFT			14
248 #define RT5640_ADC_R_BST_MASK			(0x3 << 12)
249 #define RT5640_ADC_R_BST_SFT			12
250 #define RT5640_ADC_COMP_MASK			(0x3 << 10)
251 #define RT5640_ADC_COMP_SFT			10
252 
253 /* Stereo ADC Mixer Control (0x27) */
254 #define RT5640_M_ADC_L1				(0x1 << 14)
255 #define RT5640_M_ADC_L1_SFT			14
256 #define RT5640_M_ADC_L2				(0x1 << 13)
257 #define RT5640_M_ADC_L2_SFT			13
258 #define RT5640_ADC_1_SRC_MASK			(0x1 << 12)
259 #define RT5640_ADC_1_SRC_SFT			12
260 #define RT5640_ADC_1_SRC_ADC			(0x1 << 12)
261 #define RT5640_ADC_1_SRC_DACMIX			(0x0 << 12)
262 #define RT5640_ADC_2_SRC_MASK			(0x3 << 10)
263 #define RT5640_ADC_2_SRC_SFT			10
264 #define RT5640_ADC_2_SRC_DMIC1			(0x0 << 10)
265 #define RT5640_ADC_2_SRC_DMIC2			(0x1 << 10)
266 #define RT5640_ADC_2_SRC_DACMIX			(0x2 << 10)
267 #define RT5640_M_ADC_R1				(0x1 << 6)
268 #define RT5640_M_ADC_R1_SFT			6
269 #define RT5640_M_ADC_R2				(0x1 << 5)
270 #define RT5640_M_ADC_R2_SFT			5
271 
272 /* Mono ADC Mixer Control (0x28) */
273 #define RT5640_M_MONO_ADC_L1			(0x1 << 14)
274 #define RT5640_M_MONO_ADC_L1_SFT		14
275 #define RT5640_M_MONO_ADC_L2			(0x1 << 13)
276 #define RT5640_M_MONO_ADC_L2_SFT		13
277 #define RT5640_MONO_ADC_L1_SRC_MASK		(0x1 << 12)
278 #define RT5640_MONO_ADC_L1_SRC_SFT		12
279 #define RT5640_MONO_ADC_L1_SRC_DACMIXL		(0x0 << 12)
280 #define RT5640_MONO_ADC_L1_SRC_ADCL		(0x1 << 12)
281 #define RT5640_MONO_ADC_L2_SRC_MASK		(0x3 << 10)
282 #define RT5640_MONO_ADC_L2_SRC_SFT		10
283 #define RT5640_MONO_ADC_L2_SRC_DMIC_L1		(0x0 << 10)
284 #define RT5640_MONO_ADC_L2_SRC_DMIC_L2		(0x1 << 10)
285 #define RT5640_MONO_ADC_L2_SRC_DACMIXL		(0x2 << 10)
286 #define RT5640_M_MONO_ADC_R1			(0x1 << 6)
287 #define RT5640_M_MONO_ADC_R1_SFT		6
288 #define RT5640_M_MONO_ADC_R2			(0x1 << 5)
289 #define RT5640_M_MONO_ADC_R2_SFT		5
290 #define RT5640_MONO_ADC_R1_SRC_MASK		(0x1 << 4)
291 #define RT5640_MONO_ADC_R1_SRC_SFT		4
292 #define RT5640_MONO_ADC_R1_SRC_ADCR		(0x1 << 4)
293 #define RT5640_MONO_ADC_R1_SRC_DACMIXR		(0x0 << 4)
294 #define RT5640_MONO_ADC_R2_SRC_MASK		(0x3 << 2)
295 #define RT5640_MONO_ADC_R2_SRC_SFT		2
296 #define RT5640_MONO_ADC_R2_SRC_DMIC_R1		(0x0 << 2)
297 #define RT5640_MONO_ADC_R2_SRC_DMIC_R2		(0x1 << 2)
298 #define RT5640_MONO_ADC_R2_SRC_DACMIXR		(0x2 << 2)
299 
300 /* ADC Mixer to DAC Mixer Control (0x29) */
301 #define RT5640_M_ADCMIX_L			(0x1 << 15)
302 #define RT5640_M_ADCMIX_L_SFT			15
303 #define RT5640_M_IF1_DAC_L			(0x1 << 14)
304 #define RT5640_M_IF1_DAC_L_SFT			14
305 #define RT5640_M_ADCMIX_R			(0x1 << 7)
306 #define RT5640_M_ADCMIX_R_SFT			7
307 #define RT5640_M_IF1_DAC_R			(0x1 << 6)
308 #define RT5640_M_IF1_DAC_R_SFT			6
309 
310 /* Stereo DAC Mixer Control (0x2a) */
311 #define RT5640_M_DAC_L1				(0x1 << 14)
312 #define RT5640_M_DAC_L1_SFT			14
313 #define RT5640_DAC_L1_STO_L_VOL_MASK		(0x1 << 13)
314 #define RT5640_DAC_L1_STO_L_VOL_SFT		13
315 #define RT5640_M_DAC_L2				(0x1 << 12)
316 #define RT5640_M_DAC_L2_SFT			12
317 #define RT5640_DAC_L2_STO_L_VOL_MASK		(0x1 << 11)
318 #define RT5640_DAC_L2_STO_L_VOL_SFT		11
319 #define RT5640_M_ANC_DAC_L			(0x1 << 10)
320 #define RT5640_M_ANC_DAC_L_SFT			10
321 #define RT5640_M_DAC_R1				(0x1 << 6)
322 #define RT5640_M_DAC_R1_SFT			6
323 #define RT5640_DAC_R1_STO_R_VOL_MASK		(0x1 << 5)
324 #define RT5640_DAC_R1_STO_R_VOL_SFT		5
325 #define RT5640_M_DAC_R2				(0x1 << 4)
326 #define RT5640_M_DAC_R2_SFT			4
327 #define RT5640_DAC_R2_STO_R_VOL_MASK		(0x1 << 3)
328 #define RT5640_DAC_R2_STO_R_VOL_SFT		3
329 #define RT5640_M_ANC_DAC_R			(0x1 << 2)
330 #define RT5640_M_ANC_DAC_R_SFT		2
331 
332 /* Mono DAC Mixer Control (0x2b) */
333 #define RT5640_M_DAC_L1_MONO_L			(0x1 << 14)
334 #define RT5640_M_DAC_L1_MONO_L_SFT		14
335 #define RT5640_DAC_L1_MONO_L_VOL_MASK		(0x1 << 13)
336 #define RT5640_DAC_L1_MONO_L_VOL_SFT		13
337 #define RT5640_M_DAC_L2_MONO_L			(0x1 << 12)
338 #define RT5640_M_DAC_L2_MONO_L_SFT		12
339 #define RT5640_DAC_L2_MONO_L_VOL_MASK		(0x1 << 11)
340 #define RT5640_DAC_L2_MONO_L_VOL_SFT		11
341 #define RT5640_M_DAC_R2_MONO_L			(0x1 << 10)
342 #define RT5640_M_DAC_R2_MONO_L_SFT		10
343 #define RT5640_DAC_R2_MONO_L_VOL_MASK		(0x1 << 9)
344 #define RT5640_DAC_R2_MONO_L_VOL_SFT		9
345 #define RT5640_M_DAC_R1_MONO_R			(0x1 << 6)
346 #define RT5640_M_DAC_R1_MONO_R_SFT		6
347 #define RT5640_DAC_R1_MONO_R_VOL_MASK		(0x1 << 5)
348 #define RT5640_DAC_R1_MONO_R_VOL_SFT		5
349 #define RT5640_M_DAC_R2_MONO_R			(0x1 << 4)
350 #define RT5640_M_DAC_R2_MONO_R_SFT		4
351 #define RT5640_DAC_R2_MONO_R_VOL_MASK		(0x1 << 3)
352 #define RT5640_DAC_R2_MONO_R_VOL_SFT		3
353 #define RT5640_M_DAC_L2_MONO_R			(0x1 << 2)
354 #define RT5640_M_DAC_L2_MONO_R_SFT		2
355 #define RT5640_DAC_L2_MONO_R_VOL_MASK		(0x1 << 1)
356 #define RT5640_DAC_L2_MONO_R_VOL_SFT		1
357 
358 /* Digital Mixer Control (0x2c) */
359 #define RT5640_M_STO_L_DAC_L			(0x1 << 15)
360 #define RT5640_M_STO_L_DAC_L_SFT		15
361 #define RT5640_STO_L_DAC_L_VOL_MASK		(0x1 << 14)
362 #define RT5640_STO_L_DAC_L_VOL_SFT		14
363 #define RT5640_M_DAC_L2_DAC_L			(0x1 << 13)
364 #define RT5640_M_DAC_L2_DAC_L_SFT		13
365 #define RT5640_DAC_L2_DAC_L_VOL_MASK		(0x1 << 12)
366 #define RT5640_DAC_L2_DAC_L_VOL_SFT		12
367 #define RT5640_M_STO_R_DAC_R			(0x1 << 11)
368 #define RT5640_M_STO_R_DAC_R_SFT		11
369 #define RT5640_STO_R_DAC_R_VOL_MASK		(0x1 << 10)
370 #define RT5640_STO_R_DAC_R_VOL_SFT		10
371 #define RT5640_M_DAC_R2_DAC_R			(0x1 << 9)
372 #define RT5640_M_DAC_R2_DAC_R_SFT		9
373 #define RT5640_DAC_R2_DAC_R_VOL_MASK		(0x1 << 8)
374 #define RT5640_DAC_R2_DAC_R_VOL_SFT		8
375 
376 /* DSP Path Control 1 (0x2d) */
377 #define RT5640_RXDP_SRC_MASK			(0x1 << 15)
378 #define RT5640_RXDP_SRC_SFT			15
379 #define RT5640_RXDP_SRC_NOR			(0x0 << 15)
380 #define RT5640_RXDP_SRC_DIV3			(0x1 << 15)
381 #define RT5640_TXDP_SRC_MASK			(0x1 << 14)
382 #define RT5640_TXDP_SRC_SFT			14
383 #define RT5640_TXDP_SRC_NOR			(0x0 << 14)
384 #define RT5640_TXDP_SRC_DIV3			(0x1 << 14)
385 
386 /* DSP Path Control 2 (0x2e) */
387 #define RT5640_DAC_L2_SEL_MASK			(0x3 << 14)
388 #define RT5640_DAC_L2_SEL_SFT			14
389 #define RT5640_DAC_L2_SEL_IF2			(0x0 << 14)
390 #define RT5640_DAC_L2_SEL_IF3			(0x1 << 14)
391 #define RT5640_DAC_L2_SEL_TXDC			(0x2 << 14)
392 #define RT5640_DAC_L2_SEL_BASS			(0x3 << 14)
393 #define RT5640_DAC_R2_SEL_MASK			(0x3 << 12)
394 #define RT5640_DAC_R2_SEL_SFT			12
395 #define RT5640_DAC_R2_SEL_IF2			(0x0 << 12)
396 #define RT5640_DAC_R2_SEL_IF3			(0x1 << 12)
397 #define RT5640_DAC_R2_SEL_TXDC			(0x2 << 12)
398 #define RT5640_IF2_ADC_L_SEL_MASK		(0x1 << 11)
399 #define RT5640_IF2_ADC_L_SEL_SFT		11
400 #define RT5640_IF2_ADC_L_SEL_TXDP		(0x0 << 11)
401 #define RT5640_IF2_ADC_L_SEL_PASS		(0x1 << 11)
402 #define RT5640_IF2_ADC_R_SEL_MASK		(0x1 << 10)
403 #define RT5640_IF2_ADC_R_SEL_SFT		10
404 #define RT5640_IF2_ADC_R_SEL_TXDP		(0x0 << 10)
405 #define RT5640_IF2_ADC_R_SEL_PASS		(0x1 << 10)
406 #define RT5640_RXDC_SEL_MASK			(0x3 << 8)
407 #define RT5640_RXDC_SEL_SFT			8
408 #define RT5640_RXDC_SEL_NOR			(0x0 << 8)
409 #define RT5640_RXDC_SEL_L2R			(0x1 << 8)
410 #define RT5640_RXDC_SEL_R2L			(0x2 << 8)
411 #define RT5640_RXDC_SEL_SWAP			(0x3 << 8)
412 #define RT5640_RXDP_SEL_MASK			(0x3 << 6)
413 #define RT5640_RXDP_SEL_SFT			6
414 #define RT5640_RXDP_SEL_NOR			(0x0 << 6)
415 #define RT5640_RXDP_SEL_L2R			(0x1 << 6)
416 #define RT5640_RXDP_SEL_R2L			(0x2 << 6)
417 #define RT5640_RXDP_SEL_SWAP			(0x3 << 6)
418 #define RT5640_TXDC_SEL_MASK			(0x3 << 4)
419 #define RT5640_TXDC_SEL_SFT			4
420 #define RT5640_TXDC_SEL_NOR			(0x0 << 4)
421 #define RT5640_TXDC_SEL_L2R			(0x1 << 4)
422 #define RT5640_TXDC_SEL_R2L			(0x2 << 4)
423 #define RT5640_TXDC_SEL_SWAP			(0x3 << 4)
424 #define RT5640_TXDP_SEL_MASK			(0x3 << 2)
425 #define RT5640_TXDP_SEL_SFT			2
426 #define RT5640_TXDP_SEL_NOR			(0x0 << 2)
427 #define RT5640_TXDP_SEL_L2R			(0x1 << 2)
428 #define RT5640_TXDP_SEL_R2L			(0x2 << 2)
429 #define RT5640_TRXDP_SEL_SWAP			(0x3 << 2)
430 
431 /* Digital Interface Data Control (0x2f) */
432 #define RT5640_IF1_DAC_SEL_MASK			(0x3 << 14)
433 #define RT5640_IF1_DAC_SEL_SFT			14
434 #define RT5640_IF1_DAC_SEL_NOR			(0x0 << 14)
435 #define RT5640_IF1_DAC_SEL_L2R			(0x1 << 14)
436 #define RT5640_IF1_DAC_SEL_R2L			(0x2 << 14)
437 #define RT5640_IF1_DAC_SEL_SWAP			(0x3 << 14)
438 #define RT5640_IF1_ADC_SEL_MASK			(0x3 << 12)
439 #define RT5640_IF1_ADC_SEL_SFT			12
440 #define RT5640_IF1_ADC_SEL_NOR			(0x0 << 12)
441 #define RT5640_IF1_ADC_SEL_L2R			(0x1 << 12)
442 #define RT5640_IF1_ADC_SEL_R2L			(0x2 << 12)
443 #define RT5640_IF1_ADC_SEL_SWAP			(0x3 << 12)
444 #define RT5640_IF2_DAC_SEL_MASK			(0x3 << 10)
445 #define RT5640_IF2_DAC_SEL_SFT			10
446 #define RT5640_IF2_DAC_SEL_NOR			(0x0 << 10)
447 #define RT5640_IF2_DAC_SEL_L2R			(0x1 << 10)
448 #define RT5640_IF2_DAC_SEL_R2L			(0x2 << 10)
449 #define RT5640_IF2_DAC_SEL_SWAP			(0x3 << 10)
450 #define RT5640_IF2_ADC_SEL_MASK			(0x3 << 8)
451 #define RT5640_IF2_ADC_SEL_SFT			8
452 #define RT5640_IF2_ADC_SEL_NOR			(0x0 << 8)
453 #define RT5640_IF2_ADC_SEL_L2R			(0x1 << 8)
454 #define RT5640_IF2_ADC_SEL_R2L			(0x2 << 8)
455 #define RT5640_IF2_ADC_SEL_SWAP			(0x3 << 8)
456 #define RT5640_IF3_DAC_SEL_MASK			(0x3 << 6)
457 #define RT5640_IF3_DAC_SEL_SFT			6
458 #define RT5640_IF3_DAC_SEL_NOR			(0x0 << 6)
459 #define RT5640_IF3_DAC_SEL_L2R			(0x1 << 6)
460 #define RT5640_IF3_DAC_SEL_R2L			(0x2 << 6)
461 #define RT5640_IF3_DAC_SEL_SWAP			(0x3 << 6)
462 #define RT5640_IF3_ADC_SEL_MASK			(0x3 << 4)
463 #define RT5640_IF3_ADC_SEL_SFT			4
464 #define RT5640_IF3_ADC_SEL_NOR			(0x0 << 4)
465 #define RT5640_IF3_ADC_SEL_L2R			(0x1 << 4)
466 #define RT5640_IF3_ADC_SEL_R2L			(0x2 << 4)
467 #define RT5640_IF3_ADC_SEL_SWAP			(0x3 << 4)
468 
469 /* REC Left Mixer Control 1 (0x3b) */
470 #define RT5640_G_HP_L_RM_L_MASK			(0x7 << 13)
471 #define RT5640_G_HP_L_RM_L_SFT			13
472 #define RT5640_G_IN_L_RM_L_MASK			(0x7 << 10)
473 #define RT5640_G_IN_L_RM_L_SFT			10
474 #define RT5640_G_BST4_RM_L_MASK			(0x7 << 7)
475 #define RT5640_G_BST4_RM_L_SFT			7
476 #define RT5640_G_BST3_RM_L_MASK			(0x7 << 4)
477 #define RT5640_G_BST3_RM_L_SFT			4
478 #define RT5640_G_BST2_RM_L_MASK			(0x7 << 1)
479 #define RT5640_G_BST2_RM_L_SFT			1
480 
481 /* REC Left Mixer Control 2 (0x3c) */
482 #define RT5640_G_BST1_RM_L_MASK			(0x7 << 13)
483 #define RT5640_G_BST1_RM_L_SFT			13
484 #define RT5640_G_OM_L_RM_L_MASK			(0x7 << 10)
485 #define RT5640_G_OM_L_RM_L_SFT			10
486 #define RT5640_M_HP_L_RM_L			(0x1 << 6)
487 #define RT5640_M_HP_L_RM_L_SFT			6
488 #define RT5640_M_IN_L_RM_L			(0x1 << 5)
489 #define RT5640_M_IN_L_RM_L_SFT			5
490 #define RT5640_M_BST4_RM_L			(0x1 << 4)
491 #define RT5640_M_BST4_RM_L_SFT			4
492 #define RT5640_M_BST3_RM_L			(0x1 << 3)
493 #define RT5640_M_BST3_RM_L_SFT			3
494 #define RT5640_M_BST2_RM_L			(0x1 << 2)
495 #define RT5640_M_BST2_RM_L_SFT			2
496 #define RT5640_M_BST1_RM_L			(0x1 << 1)
497 #define RT5640_M_BST1_RM_L_SFT			1
498 #define RT5640_M_OM_L_RM_L			(0x1)
499 #define RT5640_M_OM_L_RM_L_SFT			0
500 
501 /* REC Right Mixer Control 1 (0x3d) */
502 #define RT5640_G_HP_R_RM_R_MASK			(0x7 << 13)
503 #define RT5640_G_HP_R_RM_R_SFT			13
504 #define RT5640_G_IN_R_RM_R_MASK			(0x7 << 10)
505 #define RT5640_G_IN_R_RM_R_SFT			10
506 #define RT5640_G_BST4_RM_R_MASK			(0x7 << 7)
507 #define RT5640_G_BST4_RM_R_SFT			7
508 #define RT5640_G_BST3_RM_R_MASK			(0x7 << 4)
509 #define RT5640_G_BST3_RM_R_SFT			4
510 #define RT5640_G_BST2_RM_R_MASK			(0x7 << 1)
511 #define RT5640_G_BST2_RM_R_SFT			1
512 
513 /* REC Right Mixer Control 2 (0x3e) */
514 #define RT5640_G_BST1_RM_R_MASK			(0x7 << 13)
515 #define RT5640_G_BST1_RM_R_SFT			13
516 #define RT5640_G_OM_R_RM_R_MASK			(0x7 << 10)
517 #define RT5640_G_OM_R_RM_R_SFT			10
518 #define RT5640_M_HP_R_RM_R			(0x1 << 6)
519 #define RT5640_M_HP_R_RM_R_SFT			6
520 #define RT5640_M_IN_R_RM_R			(0x1 << 5)
521 #define RT5640_M_IN_R_RM_R_SFT			5
522 #define RT5640_M_BST4_RM_R			(0x1 << 4)
523 #define RT5640_M_BST4_RM_R_SFT			4
524 #define RT5640_M_BST3_RM_R			(0x1 << 3)
525 #define RT5640_M_BST3_RM_R_SFT			3
526 #define RT5640_M_BST2_RM_R			(0x1 << 2)
527 #define RT5640_M_BST2_RM_R_SFT			2
528 #define RT5640_M_BST1_RM_R			(0x1 << 1)
529 #define RT5640_M_BST1_RM_R_SFT			1
530 #define RT5640_M_OM_R_RM_R			(0x1)
531 #define RT5640_M_OM_R_RM_R_SFT			0
532 
533 /* HPMIX Control (0x45) */
534 #define RT5640_M_DAC2_HM			(0x1 << 15)
535 #define RT5640_M_DAC2_HM_SFT			15
536 #define RT5640_M_DAC1_HM			(0x1 << 14)
537 #define RT5640_M_DAC1_HM_SFT			14
538 #define RT5640_M_HPVOL_HM			(0x1 << 13)
539 #define RT5640_M_HPVOL_HM_SFT			13
540 #define RT5640_G_HPOMIX_MASK			(0x1 << 12)
541 #define RT5640_G_HPOMIX_SFT			12
542 
543 /* SPK Left Mixer Control (0x46) */
544 #define RT5640_G_RM_L_SM_L_MASK			(0x3 << 14)
545 #define RT5640_G_RM_L_SM_L_SFT			14
546 #define RT5640_G_IN_L_SM_L_MASK			(0x3 << 12)
547 #define RT5640_G_IN_L_SM_L_SFT			12
548 #define RT5640_G_DAC_L1_SM_L_MASK		(0x3 << 10)
549 #define RT5640_G_DAC_L1_SM_L_SFT		10
550 #define RT5640_G_DAC_L2_SM_L_MASK		(0x3 << 8)
551 #define RT5640_G_DAC_L2_SM_L_SFT		8
552 #define RT5640_G_OM_L_SM_L_MASK			(0x3 << 6)
553 #define RT5640_G_OM_L_SM_L_SFT			6
554 #define RT5640_M_RM_L_SM_L			(0x1 << 5)
555 #define RT5640_M_RM_L_SM_L_SFT			5
556 #define RT5640_M_IN_L_SM_L			(0x1 << 4)
557 #define RT5640_M_IN_L_SM_L_SFT			4
558 #define RT5640_M_DAC_L1_SM_L			(0x1 << 3)
559 #define RT5640_M_DAC_L1_SM_L_SFT		3
560 #define RT5640_M_DAC_L2_SM_L			(0x1 << 2)
561 #define RT5640_M_DAC_L2_SM_L_SFT		2
562 #define RT5640_M_OM_L_SM_L			(0x1 << 1)
563 #define RT5640_M_OM_L_SM_L_SFT		1
564 
565 /* SPK Right Mixer Control (0x47) */
566 #define RT5640_G_RM_R_SM_R_MASK			(0x3 << 14)
567 #define RT5640_G_RM_R_SM_R_SFT			14
568 #define RT5640_G_IN_R_SM_R_MASK			(0x3 << 12)
569 #define RT5640_G_IN_R_SM_R_SFT			12
570 #define RT5640_G_DAC_R1_SM_R_MASK		(0x3 << 10)
571 #define RT5640_G_DAC_R1_SM_R_SFT		10
572 #define RT5640_G_DAC_R2_SM_R_MASK		(0x3 << 8)
573 #define RT5640_G_DAC_R2_SM_R_SFT		8
574 #define RT5640_G_OM_R_SM_R_MASK			(0x3 << 6)
575 #define RT5640_G_OM_R_SM_R_SFT			6
576 #define RT5640_M_RM_R_SM_R			(0x1 << 5)
577 #define RT5640_M_RM_R_SM_R_SFT			5
578 #define RT5640_M_IN_R_SM_R			(0x1 << 4)
579 #define RT5640_M_IN_R_SM_R_SFT			4
580 #define RT5640_M_DAC_R1_SM_R			(0x1 << 3)
581 #define RT5640_M_DAC_R1_SM_R_SFT		3
582 #define RT5640_M_DAC_R2_SM_R			(0x1 << 2)
583 #define RT5640_M_DAC_R2_SM_R_SFT		2
584 #define RT5640_M_OM_R_SM_R			(0x1 << 1)
585 #define RT5640_M_OM_R_SM_R_SFT			1
586 
587 /* SPOLMIX Control (0x48) */
588 #define RT5640_M_DAC_R1_SPM_L			(0x1 << 15)
589 #define RT5640_M_DAC_R1_SPM_L_SFT		15
590 #define RT5640_M_DAC_L1_SPM_L			(0x1 << 14)
591 #define RT5640_M_DAC_L1_SPM_L_SFT		14
592 #define RT5640_M_SV_R_SPM_L			(0x1 << 13)
593 #define RT5640_M_SV_R_SPM_L_SFT			13
594 #define RT5640_M_SV_L_SPM_L			(0x1 << 12)
595 #define RT5640_M_SV_L_SPM_L_SFT			12
596 #define RT5640_M_BST1_SPM_L			(0x1 << 11)
597 #define RT5640_M_BST1_SPM_L_SFT			11
598 
599 /* SPORMIX Control (0x49) */
600 #define RT5640_M_DAC_R1_SPM_R			(0x1 << 13)
601 #define RT5640_M_DAC_R1_SPM_R_SFT		13
602 #define RT5640_M_SV_R_SPM_R			(0x1 << 12)
603 #define RT5640_M_SV_R_SPM_R_SFT			12
604 #define RT5640_M_BST1_SPM_R			(0x1 << 11)
605 #define RT5640_M_BST1_SPM_R_SFT			11
606 
607 /* SPOLMIX / SPORMIX Ratio Control (0x4a) */
608 #define RT5640_SPO_CLSD_RATIO_MASK		(0x7)
609 #define RT5640_SPO_CLSD_RATIO_SFT		0
610 
611 /* Mono Output Mixer Control (0x4c) */
612 #define RT5640_M_DAC_R2_MM			(0x1 << 15)
613 #define RT5640_M_DAC_R2_MM_SFT			15
614 #define RT5640_M_DAC_L2_MM			(0x1 << 14)
615 #define RT5640_M_DAC_L2_MM_SFT			14
616 #define RT5640_M_OV_R_MM			(0x1 << 13)
617 #define RT5640_M_OV_R_MM_SFT			13
618 #define RT5640_M_OV_L_MM			(0x1 << 12)
619 #define RT5640_M_OV_L_MM_SFT			12
620 #define RT5640_M_BST1_MM			(0x1 << 11)
621 #define RT5640_M_BST1_MM_SFT			11
622 #define RT5640_G_MONOMIX_MASK			(0x1 << 10)
623 #define RT5640_G_MONOMIX_SFT			10
624 
625 /* Output Left Mixer Control 1 (0x4d) */
626 #define RT5640_G_BST3_OM_L_MASK			(0x7 << 13)
627 #define RT5640_G_BST3_OM_L_SFT			13
628 #define RT5640_G_BST2_OM_L_MASK			(0x7 << 10)
629 #define RT5640_G_BST2_OM_L_SFT			10
630 #define RT5640_G_BST1_OM_L_MASK			(0x7 << 7)
631 #define RT5640_G_BST1_OM_L_SFT			7
632 #define RT5640_G_IN_L_OM_L_MASK			(0x7 << 4)
633 #define RT5640_G_IN_L_OM_L_SFT			4
634 #define RT5640_G_RM_L_OM_L_MASK			(0x7 << 1)
635 #define RT5640_G_RM_L_OM_L_SFT			1
636 
637 /* Output Left Mixer Control 2 (0x4e) */
638 #define RT5640_G_DAC_R2_OM_L_MASK		(0x7 << 13)
639 #define RT5640_G_DAC_R2_OM_L_SFT		13
640 #define RT5640_G_DAC_L2_OM_L_MASK		(0x7 << 10)
641 #define RT5640_G_DAC_L2_OM_L_SFT		10
642 #define RT5640_G_DAC_L1_OM_L_MASK		(0x7 << 7)
643 #define RT5640_G_DAC_L1_OM_L_SFT		7
644 
645 /* Output Left Mixer Control 3 (0x4f) */
646 #define RT5640_M_SM_L_OM_L			(0x1 << 8)
647 #define RT5640_M_SM_L_OM_L_SFT			8
648 #define RT5640_M_BST3_OM_L			(0x1 << 7)
649 #define RT5640_M_BST3_OM_L_SFT			7
650 #define RT5640_M_BST2_OM_L			(0x1 << 6)
651 #define RT5640_M_BST2_OM_L_SFT			6
652 #define RT5640_M_BST1_OM_L			(0x1 << 5)
653 #define RT5640_M_BST1_OM_L_SFT			5
654 #define RT5640_M_IN_L_OM_L			(0x1 << 4)
655 #define RT5640_M_IN_L_OM_L_SFT			4
656 #define RT5640_M_RM_L_OM_L			(0x1 << 3)
657 #define RT5640_M_RM_L_OM_L_SFT			3
658 #define RT5640_M_DAC_R2_OM_L			(0x1 << 2)
659 #define RT5640_M_DAC_R2_OM_L_SFT		2
660 #define RT5640_M_DAC_L2_OM_L			(0x1 << 1)
661 #define RT5640_M_DAC_L2_OM_L_SFT		1
662 #define RT5640_M_DAC_L1_OM_L			(0x1)
663 #define RT5640_M_DAC_L1_OM_L_SFT		0
664 
665 /* Output Right Mixer Control 1 (0x50) */
666 #define RT5640_G_BST4_OM_R_MASK			(0x7 << 13)
667 #define RT5640_G_BST4_OM_R_SFT			13
668 #define RT5640_G_BST2_OM_R_MASK			(0x7 << 10)
669 #define RT5640_G_BST2_OM_R_SFT			10
670 #define RT5640_G_BST1_OM_R_MASK			(0x7 << 7)
671 #define RT5640_G_BST1_OM_R_SFT			7
672 #define RT5640_G_IN_R_OM_R_MASK			(0x7 << 4)
673 #define RT5640_G_IN_R_OM_R_SFT			4
674 #define RT5640_G_RM_R_OM_R_MASK			(0x7 << 1)
675 #define RT5640_G_RM_R_OM_R_SFT			1
676 
677 /* Output Right Mixer Control 2 (0x51) */
678 #define RT5640_G_DAC_L2_OM_R_MASK		(0x7 << 13)
679 #define RT5640_G_DAC_L2_OM_R_SFT		13
680 #define RT5640_G_DAC_R2_OM_R_MASK		(0x7 << 10)
681 #define RT5640_G_DAC_R2_OM_R_SFT		10
682 #define RT5640_G_DAC_R1_OM_R_MASK		(0x7 << 7)
683 #define RT5640_G_DAC_R1_OM_R_SFT		7
684 
685 /* Output Right Mixer Control 3 (0x52) */
686 #define RT5640_M_SM_L_OM_R			(0x1 << 8)
687 #define RT5640_M_SM_L_OM_R_SFT			8
688 #define RT5640_M_BST4_OM_R			(0x1 << 7)
689 #define RT5640_M_BST4_OM_R_SFT			7
690 #define RT5640_M_BST2_OM_R			(0x1 << 6)
691 #define RT5640_M_BST2_OM_R_SFT			6
692 #define RT5640_M_BST1_OM_R			(0x1 << 5)
693 #define RT5640_M_BST1_OM_R_SFT			5
694 #define RT5640_M_IN_R_OM_R			(0x1 << 4)
695 #define RT5640_M_IN_R_OM_R_SFT			4
696 #define RT5640_M_RM_R_OM_R			(0x1 << 3)
697 #define RT5640_M_RM_R_OM_R_SFT			3
698 #define RT5640_M_DAC_L2_OM_R			(0x1 << 2)
699 #define RT5640_M_DAC_L2_OM_R_SFT		2
700 #define RT5640_M_DAC_R2_OM_R			(0x1 << 1)
701 #define RT5640_M_DAC_R2_OM_R_SFT		1
702 #define RT5640_M_DAC_R1_OM_R			(0x1)
703 #define RT5640_M_DAC_R1_OM_R_SFT		0
704 
705 /* LOUT Mixer Control (0x53) */
706 #define RT5640_M_DAC_L1_LM			(0x1 << 15)
707 #define RT5640_M_DAC_L1_LM_SFT			15
708 #define RT5640_M_DAC_R1_LM			(0x1 << 14)
709 #define RT5640_M_DAC_R1_LM_SFT			14
710 #define RT5640_M_OV_L_LM			(0x1 << 13)
711 #define RT5640_M_OV_L_LM_SFT			13
712 #define RT5640_M_OV_R_LM			(0x1 << 12)
713 #define RT5640_M_OV_R_LM_SFT			12
714 #define RT5640_G_LOUTMIX_MASK			(0x1 << 11)
715 #define RT5640_G_LOUTMIX_SFT			11
716 
717 /* Power Management for Digital 1 (0x61) */
718 #define RT5640_PWR_I2S1				(0x1 << 15)
719 #define RT5640_PWR_I2S1_BIT			15
720 #define RT5640_PWR_I2S2				(0x1 << 14)
721 #define RT5640_PWR_I2S2_BIT			14
722 #define RT5640_PWR_DAC_L1			(0x1 << 12)
723 #define RT5640_PWR_DAC_L1_BIT			12
724 #define RT5640_PWR_DAC_R1			(0x1 << 11)
725 #define RT5640_PWR_DAC_R1_BIT			11
726 #define RT5640_PWR_DAC_L2			(0x1 << 7)
727 #define RT5640_PWR_DAC_L2_BIT			7
728 #define RT5640_PWR_DAC_R2			(0x1 << 6)
729 #define RT5640_PWR_DAC_R2_BIT			6
730 #define RT5640_PWR_ADC_L			(0x1 << 2)
731 #define RT5640_PWR_ADC_L_BIT			2
732 #define RT5640_PWR_ADC_R			(0x1 << 1)
733 #define RT5640_PWR_ADC_R_BIT			1
734 #define RT5640_PWR_CLS_D			(0x1)
735 #define RT5640_PWR_CLS_D_BIT			0
736 
737 /* Power Management for Digital 2 (0x62) */
738 #define RT5640_PWR_ADC_SF			(0x1 << 15)
739 #define RT5640_PWR_ADC_SF_BIT			15
740 #define RT5640_PWR_ADC_MF_L			(0x1 << 14)
741 #define RT5640_PWR_ADC_MF_L_BIT			14
742 #define RT5640_PWR_ADC_MF_R			(0x1 << 13)
743 #define RT5640_PWR_ADC_MF_R_BIT			13
744 #define RT5640_PWR_I2S_DSP			(0x1 << 12)
745 #define RT5640_PWR_I2S_DSP_BIT			12
746 
747 /* Power Management for Analog 1 (0x63) */
748 #define RT5640_PWR_VREF1			(0x1 << 15)
749 #define RT5640_PWR_VREF1_BIT			15
750 #define RT5640_PWR_FV1				(0x1 << 14)
751 #define RT5640_PWR_FV1_BIT			14
752 #define RT5640_PWR_MB				(0x1 << 13)
753 #define RT5640_PWR_MB_BIT			13
754 #define RT5640_PWR_LM				(0x1 << 12)
755 #define RT5640_PWR_LM_BIT			12
756 #define RT5640_PWR_BG				(0x1 << 11)
757 #define RT5640_PWR_BG_BIT			11
758 #define RT5640_PWR_MM				(0x1 << 10)
759 #define RT5640_PWR_MM_BIT			10
760 #define RT5640_PWR_MA				(0x1 << 8)
761 #define RT5640_PWR_MA_BIT			8
762 #define RT5640_PWR_HP_L				(0x1 << 7)
763 #define RT5640_PWR_HP_L_BIT			7
764 #define RT5640_PWR_HP_R				(0x1 << 6)
765 #define RT5640_PWR_HP_R_BIT			6
766 #define RT5640_PWR_HA				(0x1 << 5)
767 #define RT5640_PWR_HA_BIT			5
768 #define RT5640_PWR_VREF2			(0x1 << 4)
769 #define RT5640_PWR_VREF2_BIT			4
770 #define RT5640_PWR_FV2				(0x1 << 3)
771 #define RT5640_PWR_FV2_BIT			3
772 #define RT5640_PWR_LDO2				(0x1 << 2)
773 #define RT5640_PWR_LDO2_BIT			2
774 
775 /* Power Management for Analog 2 (0x64) */
776 #define RT5640_PWR_BST1				(0x1 << 15)
777 #define RT5640_PWR_BST1_BIT			15
778 #define RT5640_PWR_BST2				(0x1 << 14)
779 #define RT5640_PWR_BST2_BIT			14
780 #define RT5640_PWR_BST3				(0x1 << 13)
781 #define RT5640_PWR_BST3_BIT			13
782 #define RT5640_PWR_BST4				(0x1 << 12)
783 #define RT5640_PWR_BST4_BIT			12
784 #define RT5640_PWR_MB1				(0x1 << 11)
785 #define RT5640_PWR_MB1_BIT			11
786 #define RT5640_PWR_PLL				(0x1 << 9)
787 #define RT5640_PWR_PLL_BIT			9
788 
789 /* Power Management for Mixer (0x65) */
790 #define RT5640_PWR_OM_L				(0x1 << 15)
791 #define RT5640_PWR_OM_L_BIT			15
792 #define RT5640_PWR_OM_R				(0x1 << 14)
793 #define RT5640_PWR_OM_R_BIT			14
794 #define RT5640_PWR_SM_L				(0x1 << 13)
795 #define RT5640_PWR_SM_L_BIT			13
796 #define RT5640_PWR_SM_R				(0x1 << 12)
797 #define RT5640_PWR_SM_R_BIT			12
798 #define RT5640_PWR_RM_L				(0x1 << 11)
799 #define RT5640_PWR_RM_L_BIT			11
800 #define RT5640_PWR_RM_R				(0x1 << 10)
801 #define RT5640_PWR_RM_R_BIT			10
802 
803 /* Power Management for Volume (0x66) */
804 #define RT5640_PWR_SV_L				(0x1 << 15)
805 #define RT5640_PWR_SV_L_BIT			15
806 #define RT5640_PWR_SV_R				(0x1 << 14)
807 #define RT5640_PWR_SV_R_BIT			14
808 #define RT5640_PWR_OV_L				(0x1 << 13)
809 #define RT5640_PWR_OV_L_BIT			13
810 #define RT5640_PWR_OV_R				(0x1 << 12)
811 #define RT5640_PWR_OV_R_BIT			12
812 #define RT5640_PWR_HV_L				(0x1 << 11)
813 #define RT5640_PWR_HV_L_BIT			11
814 #define RT5640_PWR_HV_R				(0x1 << 10)
815 #define RT5640_PWR_HV_R_BIT			10
816 #define RT5640_PWR_IN_L				(0x1 << 9)
817 #define RT5640_PWR_IN_L_BIT			9
818 #define RT5640_PWR_IN_R				(0x1 << 8)
819 #define RT5640_PWR_IN_R_BIT			8
820 
821 /* I2S1/2/3 Audio Serial Data Port Control (0x70 0x71 0x72) */
822 #define RT5640_I2S_MS_MASK			(0x1 << 15)
823 #define RT5640_I2S_MS_SFT			15
824 #define RT5640_I2S_MS_M				(0x0 << 15)
825 #define RT5640_I2S_MS_S				(0x1 << 15)
826 #define RT5640_I2S_IF_MASK			(0x7 << 12)
827 #define RT5640_I2S_IF_SFT			12
828 #define RT5640_I2S_O_CP_MASK			(0x3 << 10)
829 #define RT5640_I2S_O_CP_SFT			10
830 #define RT5640_I2S_O_CP_OFF			(0x0 << 10)
831 #define RT5640_I2S_O_CP_U_LAW			(0x1 << 10)
832 #define RT5640_I2S_O_CP_A_LAW			(0x2 << 10)
833 #define RT5640_I2S_I_CP_MASK			(0x3 << 8)
834 #define RT5640_I2S_I_CP_SFT			8
835 #define RT5640_I2S_I_CP_OFF			(0x0 << 8)
836 #define RT5640_I2S_I_CP_U_LAW			(0x1 << 8)
837 #define RT5640_I2S_I_CP_A_LAW			(0x2 << 8)
838 #define RT5640_I2S_BP_MASK			(0x1 << 7)
839 #define RT5640_I2S_BP_SFT			7
840 #define RT5640_I2S_BP_NOR			(0x0 << 7)
841 #define RT5640_I2S_BP_INV			(0x1 << 7)
842 #define RT5640_I2S_DL_MASK			(0x3 << 2)
843 #define RT5640_I2S_DL_SFT			2
844 #define RT5640_I2S_DL_16			(0x0 << 2)
845 #define RT5640_I2S_DL_20			(0x1 << 2)
846 #define RT5640_I2S_DL_24			(0x2 << 2)
847 #define RT5640_I2S_DL_8				(0x3 << 2)
848 #define RT5640_I2S_DF_MASK			(0x3)
849 #define RT5640_I2S_DF_SFT			0
850 #define RT5640_I2S_DF_I2S			(0x0)
851 #define RT5640_I2S_DF_LEFT			(0x1)
852 #define RT5640_I2S_DF_PCM_A			(0x2)
853 #define RT5640_I2S_DF_PCM_B			(0x3)
854 
855 /* I2S2 Audio Serial Data Port Control (0x71) */
856 #define RT5640_I2S2_SDI_MASK			(0x1 << 6)
857 #define RT5640_I2S2_SDI_SFT			6
858 #define RT5640_I2S2_SDI_I2S1			(0x0 << 6)
859 #define RT5640_I2S2_SDI_I2S2			(0x1 << 6)
860 
861 /* ADC/DAC Clock Control 1 (0x73) */
862 #define RT5640_I2S_BCLK_MS1_MASK		(0x1 << 15)
863 #define RT5640_I2S_BCLK_MS1_SFT			15
864 #define RT5640_I2S_BCLK_MS1_32			(0x0 << 15)
865 #define RT5640_I2S_BCLK_MS1_64			(0x1 << 15)
866 #define RT5640_I2S_PD1_MASK			(0x7 << 12)
867 #define RT5640_I2S_PD1_SFT			12
868 #define RT5640_I2S_PD1_1			(0x0 << 12)
869 #define RT5640_I2S_PD1_2			(0x1 << 12)
870 #define RT5640_I2S_PD1_3			(0x2 << 12)
871 #define RT5640_I2S_PD1_4			(0x3 << 12)
872 #define RT5640_I2S_PD1_6			(0x4 << 12)
873 #define RT5640_I2S_PD1_8			(0x5 << 12)
874 #define RT5640_I2S_PD1_12			(0x6 << 12)
875 #define RT5640_I2S_PD1_16			(0x7 << 12)
876 #define RT5640_I2S_BCLK_MS2_MASK		(0x1 << 11)
877 #define RT5640_I2S_BCLK_MS2_SFT			11
878 #define RT5640_I2S_BCLK_MS2_32			(0x0 << 11)
879 #define RT5640_I2S_BCLK_MS2_64			(0x1 << 11)
880 #define RT5640_I2S_PD2_MASK			(0x7 << 8)
881 #define RT5640_I2S_PD2_SFT			8
882 #define RT5640_I2S_PD2_1			(0x0 << 8)
883 #define RT5640_I2S_PD2_2			(0x1 << 8)
884 #define RT5640_I2S_PD2_3			(0x2 << 8)
885 #define RT5640_I2S_PD2_4			(0x3 << 8)
886 #define RT5640_I2S_PD2_6			(0x4 << 8)
887 #define RT5640_I2S_PD2_8			(0x5 << 8)
888 #define RT5640_I2S_PD2_12			(0x6 << 8)
889 #define RT5640_I2S_PD2_16			(0x7 << 8)
890 #define RT5640_I2S_BCLK_MS3_MASK		(0x1 << 7)
891 #define RT5640_I2S_BCLK_MS3_SFT			7
892 #define RT5640_I2S_BCLK_MS3_32			(0x0 << 7)
893 #define RT5640_I2S_BCLK_MS3_64			(0x1 << 7)
894 #define RT5640_I2S_PD3_MASK			(0x7 << 4)
895 #define RT5640_I2S_PD3_SFT			4
896 #define RT5640_I2S_PD3_1			(0x0 << 4)
897 #define RT5640_I2S_PD3_2			(0x1 << 4)
898 #define RT5640_I2S_PD3_3			(0x2 << 4)
899 #define RT5640_I2S_PD3_4			(0x3 << 4)
900 #define RT5640_I2S_PD3_6			(0x4 << 4)
901 #define RT5640_I2S_PD3_8			(0x5 << 4)
902 #define RT5640_I2S_PD3_12			(0x6 << 4)
903 #define RT5640_I2S_PD3_16			(0x7 << 4)
904 #define RT5640_DAC_OSR_MASK			(0x3 << 2)
905 #define RT5640_DAC_OSR_SFT			2
906 #define RT5640_DAC_OSR_128			(0x0 << 2)
907 #define RT5640_DAC_OSR_64			(0x1 << 2)
908 #define RT5640_DAC_OSR_32			(0x2 << 2)
909 #define RT5640_DAC_OSR_16			(0x3 << 2)
910 #define RT5640_ADC_OSR_MASK			(0x3)
911 #define RT5640_ADC_OSR_SFT			0
912 #define RT5640_ADC_OSR_128			(0x0)
913 #define RT5640_ADC_OSR_64			(0x1)
914 #define RT5640_ADC_OSR_32			(0x2)
915 #define RT5640_ADC_OSR_16			(0x3)
916 
917 /* ADC/DAC Clock Control 2 (0x74) */
918 #define RT5640_DAC_L_OSR_MASK			(0x3 << 14)
919 #define RT5640_DAC_L_OSR_SFT			14
920 #define RT5640_DAC_L_OSR_128			(0x0 << 14)
921 #define RT5640_DAC_L_OSR_64			(0x1 << 14)
922 #define RT5640_DAC_L_OSR_32			(0x2 << 14)
923 #define RT5640_DAC_L_OSR_16			(0x3 << 14)
924 #define RT5640_ADC_R_OSR_MASK			(0x3 << 12)
925 #define RT5640_ADC_R_OSR_SFT			12
926 #define RT5640_ADC_R_OSR_128			(0x0 << 12)
927 #define RT5640_ADC_R_OSR_64			(0x1 << 12)
928 #define RT5640_ADC_R_OSR_32			(0x2 << 12)
929 #define RT5640_ADC_R_OSR_16			(0x3 << 12)
930 #define RT5640_DAHPF_EN				(0x1 << 11)
931 #define RT5640_DAHPF_EN_SFT			11
932 #define RT5640_ADHPF_EN				(0x1 << 10)
933 #define RT5640_ADHPF_EN_SFT			10
934 
935 /* Digital Microphone Control (0x75) */
936 #define RT5640_DMIC_1_EN_MASK			(0x1 << 15)
937 #define RT5640_DMIC_1_EN_SFT			15
938 #define RT5640_DMIC_1_DIS			(0x0 << 15)
939 #define RT5640_DMIC_1_EN			(0x1 << 15)
940 #define RT5640_DMIC_2_EN_MASK			(0x1 << 14)
941 #define RT5640_DMIC_2_EN_SFT			14
942 #define RT5640_DMIC_2_DIS			(0x0 << 14)
943 #define RT5640_DMIC_2_EN			(0x1 << 14)
944 #define RT5640_DMIC_1L_LH_MASK			(0x1 << 13)
945 #define RT5640_DMIC_1L_LH_SFT			13
946 #define RT5640_DMIC_1L_LH_FALLING		(0x0 << 13)
947 #define RT5640_DMIC_1L_LH_RISING		(0x1 << 13)
948 #define RT5640_DMIC_1R_LH_MASK			(0x1 << 12)
949 #define RT5640_DMIC_1R_LH_SFT			12
950 #define RT5640_DMIC_1R_LH_FALLING		(0x0 << 12)
951 #define RT5640_DMIC_1R_LH_RISING		(0x1 << 12)
952 #define RT5640_DMIC_1_DP_MASK			(0x1 << 11)
953 #define RT5640_DMIC_1_DP_SFT			11
954 #define RT5640_DMIC_1_DP_GPIO3			(0x0 << 11)
955 #define RT5640_DMIC_1_DP_IN1P			(0x1 << 11)
956 #define RT5640_DMIC_2_DP_MASK			(0x1 << 10)
957 #define RT5640_DMIC_2_DP_SFT			10
958 #define RT5640_DMIC_2_DP_GPIO4			(0x0 << 10)
959 #define RT5640_DMIC_2_DP_IN1N			(0x1 << 10)
960 #define RT5640_DMIC_2L_LH_MASK			(0x1 << 9)
961 #define RT5640_DMIC_2L_LH_SFT			9
962 #define RT5640_DMIC_2L_LH_FALLING		(0x0 << 9)
963 #define RT5640_DMIC_2L_LH_RISING		(0x1 << 9)
964 #define RT5640_DMIC_2R_LH_MASK			(0x1 << 8)
965 #define RT5640_DMIC_2R_LH_SFT			8
966 #define RT5640_DMIC_2R_LH_FALLING		(0x0 << 8)
967 #define RT5640_DMIC_2R_LH_RISING		(0x1 << 8)
968 #define RT5640_DMIC_CLK_MASK			(0x7 << 5)
969 #define RT5640_DMIC_CLK_SFT			5
970 
971 /* Global Clock Control (0x80) */
972 #define RT5640_SCLK_SRC_MASK			(0x3 << 14)
973 #define RT5640_SCLK_SRC_SFT			14
974 #define RT5640_SCLK_SRC_MCLK			(0x0 << 14)
975 #define RT5640_SCLK_SRC_PLL1			(0x1 << 14)
976 #define RT5640_SCLK_SRC_PLL1T			(0x2 << 14)
977 #define RT5640_SCLK_SRC_RCCLK			(0x3 << 14) /* 15MHz */
978 #define RT5640_PLL1_SRC_MASK			(0x3 << 12)
979 #define RT5640_PLL1_SRC_SFT			12
980 #define RT5640_PLL1_SRC_MCLK			(0x0 << 12)
981 #define RT5640_PLL1_SRC_BCLK1			(0x1 << 12)
982 #define RT5640_PLL1_SRC_BCLK2			(0x2 << 12)
983 #define RT5640_PLL1_SRC_BCLK3			(0x3 << 12)
984 #define RT5640_PLL1_PD_MASK			(0x1 << 3)
985 #define RT5640_PLL1_PD_SFT			3
986 #define RT5640_PLL1_PD_1			(0x0 << 3)
987 #define RT5640_PLL1_PD_2			(0x1 << 3)
988 
989 #define RT5640_PLL_INP_MAX			40000000
990 #define RT5640_PLL_INP_MIN			256000
991 /* PLL M/N/K Code Control 1 (0x81) */
992 #define RT5640_PLL_N_MAX			0x1ff
993 #define RT5640_PLL_N_MASK			(RT5640_PLL_N_MAX << 7)
994 #define RT5640_PLL_N_SFT			7
995 #define RT5640_PLL_K_MAX			0x1f
996 #define RT5640_PLL_K_MASK			(RT5640_PLL_K_MAX)
997 #define RT5640_PLL_K_SFT			0
998 
999 /* PLL M/N/K Code Control 2 (0x82) */
1000 #define RT5640_PLL_M_MAX			0xf
1001 #define RT5640_PLL_M_MASK			(RT5640_PLL_M_MAX << 12)
1002 #define RT5640_PLL_M_SFT			12
1003 #define RT5640_PLL_M_BP				(0x1 << 11)
1004 #define RT5640_PLL_M_BP_SFT			11
1005 
1006 /* ASRC Control 1 (0x83) */
1007 #define RT5640_STO_T_MASK			(0x1 << 15)
1008 #define RT5640_STO_T_SFT			15
1009 #define RT5640_STO_T_SCLK			(0x0 << 15)
1010 #define RT5640_STO_T_LRCK1			(0x1 << 15)
1011 #define RT5640_M1_T_MASK			(0x1 << 14)
1012 #define RT5640_M1_T_SFT				14
1013 #define RT5640_M1_T_I2S2			(0x0 << 14)
1014 #define RT5640_M1_T_I2S2_D3			(0x1 << 14)
1015 #define RT5640_I2S2_F_MASK			(0x1 << 12)
1016 #define RT5640_I2S2_F_SFT			12
1017 #define RT5640_I2S2_F_I2S2_D2			(0x0 << 12)
1018 #define RT5640_I2S2_F_I2S1_TCLK			(0x1 << 12)
1019 #define RT5640_DMIC_1_M_MASK			(0x1 << 9)
1020 #define RT5640_DMIC_1_M_SFT			9
1021 #define RT5640_DMIC_1_M_NOR			(0x0 << 9)
1022 #define RT5640_DMIC_1_M_ASYN			(0x1 << 9)
1023 #define RT5640_DMIC_2_M_MASK			(0x1 << 8)
1024 #define RT5640_DMIC_2_M_SFT			8
1025 #define RT5640_DMIC_2_M_NOR			(0x0 << 8)
1026 #define RT5640_DMIC_2_M_ASYN			(0x1 << 8)
1027 
1028 /* ASRC Control 2 (0x84) */
1029 #define RT5640_MDA_L_M_MASK			(0x1 << 15)
1030 #define RT5640_MDA_L_M_SFT			15
1031 #define RT5640_MDA_L_M_NOR			(0x0 << 15)
1032 #define RT5640_MDA_L_M_ASYN			(0x1 << 15)
1033 #define RT5640_MDA_R_M_MASK			(0x1 << 14)
1034 #define RT5640_MDA_R_M_SFT			14
1035 #define RT5640_MDA_R_M_NOR			(0x0 << 14)
1036 #define RT5640_MDA_R_M_ASYN			(0x1 << 14)
1037 #define RT5640_MAD_L_M_MASK			(0x1 << 13)
1038 #define RT5640_MAD_L_M_SFT			13
1039 #define RT5640_MAD_L_M_NOR			(0x0 << 13)
1040 #define RT5640_MAD_L_M_ASYN			(0x1 << 13)
1041 #define RT5640_MAD_R_M_MASK			(0x1 << 12)
1042 #define RT5640_MAD_R_M_SFT			12
1043 #define RT5640_MAD_R_M_NOR			(0x0 << 12)
1044 #define RT5640_MAD_R_M_ASYN			(0x1 << 12)
1045 #define RT5640_ADC_M_MASK			(0x1 << 11)
1046 #define RT5640_ADC_M_SFT			11
1047 #define RT5640_ADC_M_NOR			(0x0 << 11)
1048 #define RT5640_ADC_M_ASYN			(0x1 << 11)
1049 #define RT5640_STO_DAC_M_MASK			(0x1 << 5)
1050 #define RT5640_STO_DAC_M_SFT			5
1051 #define RT5640_STO_DAC_M_NOR			(0x0 << 5)
1052 #define RT5640_STO_DAC_M_ASYN			(0x1 << 5)
1053 #define RT5640_I2S1_R_D_MASK			(0x1 << 4)
1054 #define RT5640_I2S1_R_D_SFT			4
1055 #define RT5640_I2S1_R_D_DIS			(0x0 << 4)
1056 #define RT5640_I2S1_R_D_EN			(0x1 << 4)
1057 #define RT5640_I2S2_R_D_MASK			(0x1 << 3)
1058 #define RT5640_I2S2_R_D_SFT			3
1059 #define RT5640_I2S2_R_D_DIS			(0x0 << 3)
1060 #define RT5640_I2S2_R_D_EN			(0x1 << 3)
1061 #define RT5640_PRE_SCLK_MASK			(0x3)
1062 #define RT5640_PRE_SCLK_SFT			0
1063 #define RT5640_PRE_SCLK_512			(0x0)
1064 #define RT5640_PRE_SCLK_1024			(0x1)
1065 #define RT5640_PRE_SCLK_2048			(0x2)
1066 
1067 /* ASRC Control 3 (0x85) */
1068 #define RT5640_I2S1_RATE_MASK			(0xf << 12)
1069 #define RT5640_I2S1_RATE_SFT			12
1070 #define RT5640_I2S2_RATE_MASK			(0xf << 8)
1071 #define RT5640_I2S2_RATE_SFT			8
1072 
1073 /* ASRC Control 4 (0x89) */
1074 #define RT5640_I2S1_PD_MASK			(0x7 << 12)
1075 #define RT5640_I2S1_PD_SFT			12
1076 #define RT5640_I2S2_PD_MASK			(0x7 << 8)
1077 #define RT5640_I2S2_PD_SFT			8
1078 
1079 /* HPOUT Over Current Detection (0x8b) */
1080 #define RT5640_HP_OVCD_MASK			(0x1 << 10)
1081 #define RT5640_HP_OVCD_SFT			10
1082 #define RT5640_HP_OVCD_DIS			(0x0 << 10)
1083 #define RT5640_HP_OVCD_EN			(0x1 << 10)
1084 #define RT5640_HP_OC_TH_MASK			(0x3 << 8)
1085 #define RT5640_HP_OC_TH_SFT			8
1086 #define RT5640_HP_OC_TH_90			(0x0 << 8)
1087 #define RT5640_HP_OC_TH_105			(0x1 << 8)
1088 #define RT5640_HP_OC_TH_120			(0x2 << 8)
1089 #define RT5640_HP_OC_TH_135			(0x3 << 8)
1090 
1091 /* Class D Over Current Control (0x8c) */
1092 #define RT5640_CLSD_OC_MASK			(0x1 << 9)
1093 #define RT5640_CLSD_OC_SFT			9
1094 #define RT5640_CLSD_OC_PU			(0x0 << 9)
1095 #define RT5640_CLSD_OC_PD			(0x1 << 9)
1096 #define RT5640_AUTO_PD_MASK			(0x1 << 8)
1097 #define RT5640_AUTO_PD_SFT			8
1098 #define RT5640_AUTO_PD_DIS			(0x0 << 8)
1099 #define RT5640_AUTO_PD_EN			(0x1 << 8)
1100 #define RT5640_CLSD_OC_TH_MASK			(0x3f)
1101 #define RT5640_CLSD_OC_TH_SFT			0
1102 
1103 /* Class D Output Control (0x8d) */
1104 #define RT5640_CLSD_RATIO_MASK			(0xf << 12)
1105 #define RT5640_CLSD_RATIO_SFT			12
1106 #define RT5640_CLSD_OM_MASK			(0x1 << 11)
1107 #define RT5640_CLSD_OM_SFT			11
1108 #define RT5640_CLSD_OM_MONO			(0x0 << 11)
1109 #define RT5640_CLSD_OM_STO			(0x1 << 11)
1110 #define RT5640_CLSD_SCH_MASK			(0x1 << 10)
1111 #define RT5640_CLSD_SCH_SFT			10
1112 #define RT5640_CLSD_SCH_L			(0x0 << 10)
1113 #define RT5640_CLSD_SCH_S			(0x1 << 10)
1114 
1115 /* Depop Mode Control 1 (0x8e) */
1116 #define RT5640_SMT_TRIG_MASK			(0x1 << 15)
1117 #define RT5640_SMT_TRIG_SFT			15
1118 #define RT5640_SMT_TRIG_DIS			(0x0 << 15)
1119 #define RT5640_SMT_TRIG_EN			(0x1 << 15)
1120 #define RT5640_HP_L_SMT_MASK			(0x1 << 9)
1121 #define RT5640_HP_L_SMT_SFT			9
1122 #define RT5640_HP_L_SMT_DIS			(0x0 << 9)
1123 #define RT5640_HP_L_SMT_EN			(0x1 << 9)
1124 #define RT5640_HP_R_SMT_MASK			(0x1 << 8)
1125 #define RT5640_HP_R_SMT_SFT			8
1126 #define RT5640_HP_R_SMT_DIS			(0x0 << 8)
1127 #define RT5640_HP_R_SMT_EN			(0x1 << 8)
1128 #define RT5640_HP_CD_PD_MASK			(0x1 << 7)
1129 #define RT5640_HP_CD_PD_SFT			7
1130 #define RT5640_HP_CD_PD_DIS			(0x0 << 7)
1131 #define RT5640_HP_CD_PD_EN			(0x1 << 7)
1132 #define RT5640_RSTN_MASK			(0x1 << 6)
1133 #define RT5640_RSTN_SFT				6
1134 #define RT5640_RSTN_DIS				(0x0 << 6)
1135 #define RT5640_RSTN_EN				(0x1 << 6)
1136 #define RT5640_RSTP_MASK			(0x1 << 5)
1137 #define RT5640_RSTP_SFT				5
1138 #define RT5640_RSTP_DIS				(0x0 << 5)
1139 #define RT5640_RSTP_EN				(0x1 << 5)
1140 #define RT5640_HP_CO_MASK			(0x1 << 4)
1141 #define RT5640_HP_CO_SFT			4
1142 #define RT5640_HP_CO_DIS			(0x0 << 4)
1143 #define RT5640_HP_CO_EN				(0x1 << 4)
1144 #define RT5640_HP_CP_MASK			(0x1 << 3)
1145 #define RT5640_HP_CP_SFT			3
1146 #define RT5640_HP_CP_PD				(0x0 << 3)
1147 #define RT5640_HP_CP_PU				(0x1 << 3)
1148 #define RT5640_HP_SG_MASK			(0x1 << 2)
1149 #define RT5640_HP_SG_SFT			2
1150 #define RT5640_HP_SG_DIS			(0x0 << 2)
1151 #define RT5640_HP_SG_EN				(0x1 << 2)
1152 #define RT5640_HP_DP_MASK			(0x1 << 1)
1153 #define RT5640_HP_DP_SFT			1
1154 #define RT5640_HP_DP_PD				(0x0 << 1)
1155 #define RT5640_HP_DP_PU				(0x1 << 1)
1156 #define RT5640_HP_CB_MASK			(0x1)
1157 #define RT5640_HP_CB_SFT			0
1158 #define RT5640_HP_CB_PD				(0x0)
1159 #define RT5640_HP_CB_PU				(0x1)
1160 
1161 /* Depop Mode Control 2 (0x8f) */
1162 #define RT5640_DEPOP_MASK			(0x1 << 13)
1163 #define RT5640_DEPOP_SFT			13
1164 #define RT5640_DEPOP_AUTO			(0x0 << 13)
1165 #define RT5640_DEPOP_MAN			(0x1 << 13)
1166 #define RT5640_RAMP_MASK			(0x1 << 12)
1167 #define RT5640_RAMP_SFT				12
1168 #define RT5640_RAMP_DIS				(0x0 << 12)
1169 #define RT5640_RAMP_EN				(0x1 << 12)
1170 #define RT5640_BPS_MASK				(0x1 << 11)
1171 #define RT5640_BPS_SFT				11
1172 #define RT5640_BPS_DIS				(0x0 << 11)
1173 #define RT5640_BPS_EN				(0x1 << 11)
1174 #define RT5640_FAST_UPDN_MASK			(0x1 << 10)
1175 #define RT5640_FAST_UPDN_SFT			10
1176 #define RT5640_FAST_UPDN_DIS			(0x0 << 10)
1177 #define RT5640_FAST_UPDN_EN			(0x1 << 10)
1178 #define RT5640_MRES_MASK			(0x3 << 8)
1179 #define RT5640_MRES_SFT				8
1180 #define RT5640_MRES_15MO			(0x0 << 8)
1181 #define RT5640_MRES_25MO			(0x1 << 8)
1182 #define RT5640_MRES_35MO			(0x2 << 8)
1183 #define RT5640_MRES_45MO			(0x3 << 8)
1184 #define RT5640_VLO_MASK				(0x1 << 7)
1185 #define RT5640_VLO_SFT				7
1186 #define RT5640_VLO_3V				(0x0 << 7)
1187 #define RT5640_VLO_32V				(0x1 << 7)
1188 #define RT5640_DIG_DP_MASK			(0x1 << 6)
1189 #define RT5640_DIG_DP_SFT			6
1190 #define RT5640_DIG_DP_DIS			(0x0 << 6)
1191 #define RT5640_DIG_DP_EN			(0x1 << 6)
1192 #define RT5640_DP_TH_MASK			(0x3 << 4)
1193 #define RT5640_DP_TH_SFT			4
1194 
1195 /* Depop Mode Control 3 (0x90) */
1196 #define RT5640_CP_SYS_MASK			(0x7 << 12)
1197 #define RT5640_CP_SYS_SFT			12
1198 #define RT5640_CP_FQ1_MASK			(0x7 << 8)
1199 #define RT5640_CP_FQ1_SFT			8
1200 #define RT5640_CP_FQ2_MASK			(0x7 << 4)
1201 #define RT5640_CP_FQ2_SFT			4
1202 #define RT5640_CP_FQ3_MASK			(0x7)
1203 #define RT5640_CP_FQ3_SFT			0
1204 
1205 /* HPOUT charge pump (0x91) */
1206 #define RT5640_OSW_L_MASK			(0x1 << 11)
1207 #define RT5640_OSW_L_SFT			11
1208 #define RT5640_OSW_L_DIS			(0x0 << 11)
1209 #define RT5640_OSW_L_EN				(0x1 << 11)
1210 #define RT5640_OSW_R_MASK			(0x1 << 10)
1211 #define RT5640_OSW_R_SFT			10
1212 #define RT5640_OSW_R_DIS			(0x0 << 10)
1213 #define RT5640_OSW_R_EN				(0x1 << 10)
1214 #define RT5640_PM_HP_MASK			(0x3 << 8)
1215 #define RT5640_PM_HP_SFT			8
1216 #define RT5640_PM_HP_LV				(0x0 << 8)
1217 #define RT5640_PM_HP_MV				(0x1 << 8)
1218 #define RT5640_PM_HP_HV				(0x2 << 8)
1219 #define RT5640_IB_HP_MASK			(0x3 << 6)
1220 #define RT5640_IB_HP_SFT			6
1221 #define RT5640_IB_HP_125IL			(0x0 << 6)
1222 #define RT5640_IB_HP_25IL			(0x1 << 6)
1223 #define RT5640_IB_HP_5IL			(0x2 << 6)
1224 #define RT5640_IB_HP_1IL			(0x3 << 6)
1225 
1226 /* PV detection and SPK gain control (0x92) */
1227 #define RT5640_PVDD_DET_MASK			(0x1 << 15)
1228 #define RT5640_PVDD_DET_SFT			15
1229 #define RT5640_PVDD_DET_DIS			(0x0 << 15)
1230 #define RT5640_PVDD_DET_EN			(0x1 << 15)
1231 #define RT5640_SPK_AG_MASK			(0x1 << 14)
1232 #define RT5640_SPK_AG_SFT			14
1233 #define RT5640_SPK_AG_DIS			(0x0 << 14)
1234 #define RT5640_SPK_AG_EN			(0x1 << 14)
1235 
1236 /* Micbias Control (0x93) */
1237 #define RT5640_MIC1_BS_MASK			(0x1 << 15)
1238 #define RT5640_MIC1_BS_SFT			15
1239 #define RT5640_MIC1_BS_9AV			(0x0 << 15)
1240 #define RT5640_MIC1_BS_75AV			(0x1 << 15)
1241 #define RT5640_MIC2_BS_MASK			(0x1 << 14)
1242 #define RT5640_MIC2_BS_SFT			14
1243 #define RT5640_MIC2_BS_9AV			(0x0 << 14)
1244 #define RT5640_MIC2_BS_75AV			(0x1 << 14)
1245 #define RT5640_MIC1_CLK_MASK			(0x1 << 13)
1246 #define RT5640_MIC1_CLK_SFT			13
1247 #define RT5640_MIC1_CLK_DIS			(0x0 << 13)
1248 #define RT5640_MIC1_CLK_EN			(0x1 << 13)
1249 #define RT5640_MIC2_CLK_MASK			(0x1 << 12)
1250 #define RT5640_MIC2_CLK_SFT			12
1251 #define RT5640_MIC2_CLK_DIS			(0x0 << 12)
1252 #define RT5640_MIC2_CLK_EN			(0x1 << 12)
1253 #define RT5640_MIC1_OVCD_MASK			(0x1 << 11)
1254 #define RT5640_MIC1_OVCD_SFT			11
1255 #define RT5640_MIC1_OVCD_DIS			(0x0 << 11)
1256 #define RT5640_MIC1_OVCD_EN			(0x1 << 11)
1257 #define RT5640_MIC1_OVTH_MASK			(0x3 << 9)
1258 #define RT5640_MIC1_OVTH_SFT			9
1259 #define RT5640_MIC1_OVTH_600UA			(0x0 << 9)
1260 #define RT5640_MIC1_OVTH_1500UA			(0x1 << 9)
1261 #define RT5640_MIC1_OVTH_2000UA			(0x2 << 9)
1262 #define RT5640_MIC2_OVCD_MASK			(0x1 << 8)
1263 #define RT5640_MIC2_OVCD_SFT			8
1264 #define RT5640_MIC2_OVCD_DIS			(0x0 << 8)
1265 #define RT5640_MIC2_OVCD_EN			(0x1 << 8)
1266 #define RT5640_MIC2_OVTH_MASK			(0x3 << 6)
1267 #define RT5640_MIC2_OVTH_SFT			6
1268 #define RT5640_MIC2_OVTH_600UA			(0x0 << 6)
1269 #define RT5640_MIC2_OVTH_1500UA			(0x1 << 6)
1270 #define RT5640_MIC2_OVTH_2000UA			(0x2 << 6)
1271 #define RT5640_PWR_MB_MASK			(0x1 << 5)
1272 #define RT5640_PWR_MB_SFT			5
1273 #define RT5640_PWR_MB_PD			(0x0 << 5)
1274 #define RT5640_PWR_MB_PU			(0x1 << 5)
1275 #define RT5640_PWR_CLK25M_MASK			(0x1 << 4)
1276 #define RT5640_PWR_CLK25M_SFT			4
1277 #define RT5640_PWR_CLK25M_PD			(0x0 << 4)
1278 #define RT5640_PWR_CLK25M_PU			(0x1 << 4)
1279 
1280 /* EQ Control 1 (0xb0) */
1281 #define RT5640_EQ_SRC_MASK			(0x1 << 15)
1282 #define RT5640_EQ_SRC_SFT			15
1283 #define RT5640_EQ_SRC_DAC			(0x0 << 15)
1284 #define RT5640_EQ_SRC_ADC			(0x1 << 15)
1285 #define RT5640_EQ_UPD				(0x1 << 14)
1286 #define RT5640_EQ_UPD_BIT			14
1287 #define RT5640_EQ_CD_MASK			(0x1 << 13)
1288 #define RT5640_EQ_CD_SFT			13
1289 #define RT5640_EQ_CD_DIS			(0x0 << 13)
1290 #define RT5640_EQ_CD_EN				(0x1 << 13)
1291 #define RT5640_EQ_DITH_MASK			(0x3 << 8)
1292 #define RT5640_EQ_DITH_SFT			8
1293 #define RT5640_EQ_DITH_NOR			(0x0 << 8)
1294 #define RT5640_EQ_DITH_LSB			(0x1 << 8)
1295 #define RT5640_EQ_DITH_LSB_1			(0x2 << 8)
1296 #define RT5640_EQ_DITH_LSB_2			(0x3 << 8)
1297 
1298 /* EQ Control 2 (0xb1) */
1299 #define RT5640_EQ_HPF1_M_MASK			(0x1 << 8)
1300 #define RT5640_EQ_HPF1_M_SFT			8
1301 #define RT5640_EQ_HPF1_M_HI			(0x0 << 8)
1302 #define RT5640_EQ_HPF1_M_1ST			(0x1 << 8)
1303 #define RT5640_EQ_LPF1_M_MASK			(0x1 << 7)
1304 #define RT5640_EQ_LPF1_M_SFT			7
1305 #define RT5640_EQ_LPF1_M_LO			(0x0 << 7)
1306 #define RT5640_EQ_LPF1_M_1ST			(0x1 << 7)
1307 #define RT5640_EQ_HPF2_MASK			(0x1 << 6)
1308 #define RT5640_EQ_HPF2_SFT			6
1309 #define RT5640_EQ_HPF2_DIS			(0x0 << 6)
1310 #define RT5640_EQ_HPF2_EN			(0x1 << 6)
1311 #define RT5640_EQ_HPF1_MASK			(0x1 << 5)
1312 #define RT5640_EQ_HPF1_SFT			5
1313 #define RT5640_EQ_HPF1_DIS			(0x0 << 5)
1314 #define RT5640_EQ_HPF1_EN			(0x1 << 5)
1315 #define RT5640_EQ_BPF4_MASK			(0x1 << 4)
1316 #define RT5640_EQ_BPF4_SFT			4
1317 #define RT5640_EQ_BPF4_DIS			(0x0 << 4)
1318 #define RT5640_EQ_BPF4_EN			(0x1 << 4)
1319 #define RT5640_EQ_BPF3_MASK			(0x1 << 3)
1320 #define RT5640_EQ_BPF3_SFT			3
1321 #define RT5640_EQ_BPF3_DIS			(0x0 << 3)
1322 #define RT5640_EQ_BPF3_EN			(0x1 << 3)
1323 #define RT5640_EQ_BPF2_MASK			(0x1 << 2)
1324 #define RT5640_EQ_BPF2_SFT			2
1325 #define RT5640_EQ_BPF2_DIS			(0x0 << 2)
1326 #define RT5640_EQ_BPF2_EN			(0x1 << 2)
1327 #define RT5640_EQ_BPF1_MASK			(0x1 << 1)
1328 #define RT5640_EQ_BPF1_SFT			1
1329 #define RT5640_EQ_BPF1_DIS			(0x0 << 1)
1330 #define RT5640_EQ_BPF1_EN			(0x1 << 1)
1331 #define RT5640_EQ_LPF_MASK			(0x1)
1332 #define RT5640_EQ_LPF_SFT			0
1333 #define RT5640_EQ_LPF_DIS			(0x0)
1334 #define RT5640_EQ_LPF_EN			(0x1)
1335 
1336 /* Memory Test (0xb2) */
1337 #define RT5640_MT_MASK				(0x1 << 15)
1338 #define RT5640_MT_SFT				15
1339 #define RT5640_MT_DIS				(0x0 << 15)
1340 #define RT5640_MT_EN				(0x1 << 15)
1341 
1342 /* DRC/AGC Control 1 (0xb4) */
1343 #define RT5640_DRC_AGC_P_MASK			(0x1 << 15)
1344 #define RT5640_DRC_AGC_P_SFT			15
1345 #define RT5640_DRC_AGC_P_DAC			(0x0 << 15)
1346 #define RT5640_DRC_AGC_P_ADC			(0x1 << 15)
1347 #define RT5640_DRC_AGC_MASK			(0x1 << 14)
1348 #define RT5640_DRC_AGC_SFT			14
1349 #define RT5640_DRC_AGC_DIS			(0x0 << 14)
1350 #define RT5640_DRC_AGC_EN			(0x1 << 14)
1351 #define RT5640_DRC_AGC_UPD			(0x1 << 13)
1352 #define RT5640_DRC_AGC_UPD_BIT			13
1353 #define RT5640_DRC_AGC_AR_MASK			(0x1f << 8)
1354 #define RT5640_DRC_AGC_AR_SFT			8
1355 #define RT5640_DRC_AGC_R_MASK			(0x7 << 5)
1356 #define RT5640_DRC_AGC_R_SFT			5
1357 #define RT5640_DRC_AGC_R_48K			(0x1 << 5)
1358 #define RT5640_DRC_AGC_R_96K			(0x2 << 5)
1359 #define RT5640_DRC_AGC_R_192K			(0x3 << 5)
1360 #define RT5640_DRC_AGC_R_441K			(0x5 << 5)
1361 #define RT5640_DRC_AGC_R_882K			(0x6 << 5)
1362 #define RT5640_DRC_AGC_R_1764K			(0x7 << 5)
1363 #define RT5640_DRC_AGC_RC_MASK			(0x1f)
1364 #define RT5640_DRC_AGC_RC_SFT			0
1365 
1366 /* DRC/AGC Control 2 (0xb5) */
1367 #define RT5640_DRC_AGC_POB_MASK			(0x3f << 8)
1368 #define RT5640_DRC_AGC_POB_SFT			8
1369 #define RT5640_DRC_AGC_CP_MASK			(0x1 << 7)
1370 #define RT5640_DRC_AGC_CP_SFT			7
1371 #define RT5640_DRC_AGC_CP_DIS			(0x0 << 7)
1372 #define RT5640_DRC_AGC_CP_EN			(0x1 << 7)
1373 #define RT5640_DRC_AGC_CPR_MASK			(0x3 << 5)
1374 #define RT5640_DRC_AGC_CPR_SFT			5
1375 #define RT5640_DRC_AGC_CPR_1_1			(0x0 << 5)
1376 #define RT5640_DRC_AGC_CPR_1_2			(0x1 << 5)
1377 #define RT5640_DRC_AGC_CPR_1_3			(0x2 << 5)
1378 #define RT5640_DRC_AGC_CPR_1_4			(0x3 << 5)
1379 #define RT5640_DRC_AGC_PRB_MASK			(0x1f)
1380 #define RT5640_DRC_AGC_PRB_SFT			0
1381 
1382 /* DRC/AGC Control 3 (0xb6) */
1383 #define RT5640_DRC_AGC_NGB_MASK			(0xf << 12)
1384 #define RT5640_DRC_AGC_NGB_SFT			12
1385 #define RT5640_DRC_AGC_TAR_MASK			(0x1f << 7)
1386 #define RT5640_DRC_AGC_TAR_SFT			7
1387 #define RT5640_DRC_AGC_NG_MASK			(0x1 << 6)
1388 #define RT5640_DRC_AGC_NG_SFT			6
1389 #define RT5640_DRC_AGC_NG_DIS			(0x0 << 6)
1390 #define RT5640_DRC_AGC_NG_EN			(0x1 << 6)
1391 #define RT5640_DRC_AGC_NGH_MASK			(0x1 << 5)
1392 #define RT5640_DRC_AGC_NGH_SFT			5
1393 #define RT5640_DRC_AGC_NGH_DIS			(0x0 << 5)
1394 #define RT5640_DRC_AGC_NGH_EN			(0x1 << 5)
1395 #define RT5640_DRC_AGC_NGT_MASK			(0x1f)
1396 #define RT5640_DRC_AGC_NGT_SFT			0
1397 
1398 /* ANC Control 1 (0xb8) */
1399 #define RT5640_ANC_M_MASK			(0x1 << 15)
1400 #define RT5640_ANC_M_SFT			15
1401 #define RT5640_ANC_M_NOR			(0x0 << 15)
1402 #define RT5640_ANC_M_REV			(0x1 << 15)
1403 #define RT5640_ANC_MASK				(0x1 << 14)
1404 #define RT5640_ANC_SFT				14
1405 #define RT5640_ANC_DIS				(0x0 << 14)
1406 #define RT5640_ANC_EN				(0x1 << 14)
1407 #define RT5640_ANC_MD_MASK			(0x3 << 12)
1408 #define RT5640_ANC_MD_SFT			12
1409 #define RT5640_ANC_MD_DIS			(0x0 << 12)
1410 #define RT5640_ANC_MD_67MS			(0x1 << 12)
1411 #define RT5640_ANC_MD_267MS			(0x2 << 12)
1412 #define RT5640_ANC_MD_1067MS			(0x3 << 12)
1413 #define RT5640_ANC_SN_MASK			(0x1 << 11)
1414 #define RT5640_ANC_SN_SFT			11
1415 #define RT5640_ANC_SN_DIS			(0x0 << 11)
1416 #define RT5640_ANC_SN_EN			(0x1 << 11)
1417 #define RT5640_ANC_CLK_MASK			(0x1 << 10)
1418 #define RT5640_ANC_CLK_SFT			10
1419 #define RT5640_ANC_CLK_ANC			(0x0 << 10)
1420 #define RT5640_ANC_CLK_REG			(0x1 << 10)
1421 #define RT5640_ANC_ZCD_MASK			(0x3 << 8)
1422 #define RT5640_ANC_ZCD_SFT			8
1423 #define RT5640_ANC_ZCD_DIS			(0x0 << 8)
1424 #define RT5640_ANC_ZCD_T1			(0x1 << 8)
1425 #define RT5640_ANC_ZCD_T2			(0x2 << 8)
1426 #define RT5640_ANC_ZCD_WT			(0x3 << 8)
1427 #define RT5640_ANC_CS_MASK			(0x1 << 7)
1428 #define RT5640_ANC_CS_SFT			7
1429 #define RT5640_ANC_CS_DIS			(0x0 << 7)
1430 #define RT5640_ANC_CS_EN			(0x1 << 7)
1431 #define RT5640_ANC_SW_MASK			(0x1 << 6)
1432 #define RT5640_ANC_SW_SFT			6
1433 #define RT5640_ANC_SW_NOR			(0x0 << 6)
1434 #define RT5640_ANC_SW_AUTO			(0x1 << 6)
1435 #define RT5640_ANC_CO_L_MASK			(0x3f)
1436 #define RT5640_ANC_CO_L_SFT			0
1437 
1438 /* ANC Control 2 (0xb6) */
1439 #define RT5640_ANC_FG_R_MASK			(0xf << 12)
1440 #define RT5640_ANC_FG_R_SFT			12
1441 #define RT5640_ANC_FG_L_MASK			(0xf << 8)
1442 #define RT5640_ANC_FG_L_SFT			8
1443 #define RT5640_ANC_CG_R_MASK			(0xf << 4)
1444 #define RT5640_ANC_CG_R_SFT			4
1445 #define RT5640_ANC_CG_L_MASK			(0xf)
1446 #define RT5640_ANC_CG_L_SFT			0
1447 
1448 /* ANC Control 3 (0xb6) */
1449 #define RT5640_ANC_CD_MASK			(0x1 << 6)
1450 #define RT5640_ANC_CD_SFT			6
1451 #define RT5640_ANC_CD_BOTH			(0x0 << 6)
1452 #define RT5640_ANC_CD_IND			(0x1 << 6)
1453 #define RT5640_ANC_CO_R_MASK			(0x3f)
1454 #define RT5640_ANC_CO_R_SFT			0
1455 
1456 /* Jack Detect Control (0xbb) */
1457 #define RT5640_JD_MASK				(0x7 << 13)
1458 #define RT5640_JD_SFT				13
1459 #define RT5640_JD_DIS				(0x0 << 13)
1460 #define RT5640_JD_GPIO1				(0x1 << 13)
1461 #define RT5640_JD_JD1_IN4P			(0x2 << 13)
1462 #define RT5640_JD_JD2_IN4N			(0x3 << 13)
1463 #define RT5640_JD_GPIO2				(0x4 << 13)
1464 #define RT5640_JD_GPIO3				(0x5 << 13)
1465 #define RT5640_JD_GPIO4				(0x6 << 13)
1466 #define RT5640_JD_HP_MASK			(0x1 << 11)
1467 #define RT5640_JD_HP_SFT			11
1468 #define RT5640_JD_HP_DIS			(0x0 << 11)
1469 #define RT5640_JD_HP_EN				(0x1 << 11)
1470 #define RT5640_JD_HP_TRG_MASK			(0x1 << 10)
1471 #define RT5640_JD_HP_TRG_SFT			10
1472 #define RT5640_JD_HP_TRG_LO			(0x0 << 10)
1473 #define RT5640_JD_HP_TRG_HI			(0x1 << 10)
1474 #define RT5640_JD_SPL_MASK			(0x1 << 9)
1475 #define RT5640_JD_SPL_SFT			9
1476 #define RT5640_JD_SPL_DIS			(0x0 << 9)
1477 #define RT5640_JD_SPL_EN			(0x1 << 9)
1478 #define RT5640_JD_SPL_TRG_MASK			(0x1 << 8)
1479 #define RT5640_JD_SPL_TRG_SFT			8
1480 #define RT5640_JD_SPL_TRG_LO			(0x0 << 8)
1481 #define RT5640_JD_SPL_TRG_HI			(0x1 << 8)
1482 #define RT5640_JD_SPR_MASK			(0x1 << 7)
1483 #define RT5640_JD_SPR_SFT			7
1484 #define RT5640_JD_SPR_DIS			(0x0 << 7)
1485 #define RT5640_JD_SPR_EN			(0x1 << 7)
1486 #define RT5640_JD_SPR_TRG_MASK			(0x1 << 6)
1487 #define RT5640_JD_SPR_TRG_SFT			6
1488 #define RT5640_JD_SPR_TRG_LO			(0x0 << 6)
1489 #define RT5640_JD_SPR_TRG_HI			(0x1 << 6)
1490 #define RT5640_JD_MO_MASK			(0x1 << 5)
1491 #define RT5640_JD_MO_SFT			5
1492 #define RT5640_JD_MO_DIS			(0x0 << 5)
1493 #define RT5640_JD_MO_EN				(0x1 << 5)
1494 #define RT5640_JD_MO_TRG_MASK			(0x1 << 4)
1495 #define RT5640_JD_MO_TRG_SFT			4
1496 #define RT5640_JD_MO_TRG_LO			(0x0 << 4)
1497 #define RT5640_JD_MO_TRG_HI			(0x1 << 4)
1498 #define RT5640_JD_LO_MASK			(0x1 << 3)
1499 #define RT5640_JD_LO_SFT			3
1500 #define RT5640_JD_LO_DIS			(0x0 << 3)
1501 #define RT5640_JD_LO_EN				(0x1 << 3)
1502 #define RT5640_JD_LO_TRG_MASK			(0x1 << 2)
1503 #define RT5640_JD_LO_TRG_SFT			2
1504 #define RT5640_JD_LO_TRG_LO			(0x0 << 2)
1505 #define RT5640_JD_LO_TRG_HI			(0x1 << 2)
1506 #define RT5640_JD1_IN4P_MASK			(0x1 << 1)
1507 #define RT5640_JD1_IN4P_SFT			1
1508 #define RT5640_JD1_IN4P_DIS			(0x0 << 1)
1509 #define RT5640_JD1_IN4P_EN			(0x1 << 1)
1510 #define RT5640_JD2_IN4N_MASK			(0x1)
1511 #define RT5640_JD2_IN4N_SFT			0
1512 #define RT5640_JD2_IN4N_DIS			(0x0)
1513 #define RT5640_JD2_IN4N_EN			(0x1)
1514 
1515 /* Jack detect for ANC (0xbc) */
1516 #define RT5640_ANC_DET_MASK			(0x3 << 4)
1517 #define RT5640_ANC_DET_SFT			4
1518 #define RT5640_ANC_DET_DIS			(0x0 << 4)
1519 #define RT5640_ANC_DET_MB1			(0x1 << 4)
1520 #define RT5640_ANC_DET_MB2			(0x2 << 4)
1521 #define RT5640_ANC_DET_JD			(0x3 << 4)
1522 #define RT5640_AD_TRG_MASK			(0x1 << 3)
1523 #define RT5640_AD_TRG_SFT			3
1524 #define RT5640_AD_TRG_LO			(0x0 << 3)
1525 #define RT5640_AD_TRG_HI			(0x1 << 3)
1526 #define RT5640_ANCM_DET_MASK			(0x3 << 4)
1527 #define RT5640_ANCM_DET_SFT			4
1528 #define RT5640_ANCM_DET_DIS			(0x0 << 4)
1529 #define RT5640_ANCM_DET_MB1			(0x1 << 4)
1530 #define RT5640_ANCM_DET_MB2			(0x2 << 4)
1531 #define RT5640_ANCM_DET_JD			(0x3 << 4)
1532 #define RT5640_AMD_TRG_MASK			(0x1 << 3)
1533 #define RT5640_AMD_TRG_SFT			3
1534 #define RT5640_AMD_TRG_LO			(0x0 << 3)
1535 #define RT5640_AMD_TRG_HI			(0x1 << 3)
1536 
1537 /* IRQ Control 1 (0xbd) */
1538 #define RT5640_IRQ_JD_MASK			(0x1 << 15)
1539 #define RT5640_IRQ_JD_SFT			15
1540 #define RT5640_IRQ_JD_BP			(0x0 << 15)
1541 #define RT5640_IRQ_JD_NOR			(0x1 << 15)
1542 #define RT5640_IRQ_OT_MASK			(0x1 << 14)
1543 #define RT5640_IRQ_OT_SFT			14
1544 #define RT5640_IRQ_OT_BP			(0x0 << 14)
1545 #define RT5640_IRQ_OT_NOR			(0x1 << 14)
1546 #define RT5640_JD_STKY_MASK			(0x1 << 13)
1547 #define RT5640_JD_STKY_SFT			13
1548 #define RT5640_JD_STKY_DIS			(0x0 << 13)
1549 #define RT5640_JD_STKY_EN			(0x1 << 13)
1550 #define RT5640_OT_STKY_MASK			(0x1 << 12)
1551 #define RT5640_OT_STKY_SFT			12
1552 #define RT5640_OT_STKY_DIS			(0x0 << 12)
1553 #define RT5640_OT_STKY_EN			(0x1 << 12)
1554 #define RT5640_JD_P_MASK			(0x1 << 11)
1555 #define RT5640_JD_P_SFT				11
1556 #define RT5640_JD_P_NOR				(0x0 << 11)
1557 #define RT5640_JD_P_INV				(0x1 << 11)
1558 #define RT5640_OT_P_MASK			(0x1 << 10)
1559 #define RT5640_OT_P_SFT				10
1560 #define RT5640_OT_P_NOR				(0x0 << 10)
1561 #define RT5640_OT_P_INV				(0x1 << 10)
1562 
1563 /* IRQ Control 2 (0xbe) */
1564 #define RT5640_IRQ_MB1_OC_MASK			(0x1 << 15)
1565 #define RT5640_IRQ_MB1_OC_SFT			15
1566 #define RT5640_IRQ_MB1_OC_BP			(0x0 << 15)
1567 #define RT5640_IRQ_MB1_OC_NOR			(0x1 << 15)
1568 #define RT5640_IRQ_MB2_OC_MASK			(0x1 << 14)
1569 #define RT5640_IRQ_MB2_OC_SFT			14
1570 #define RT5640_IRQ_MB2_OC_BP			(0x0 << 14)
1571 #define RT5640_IRQ_MB2_OC_NOR			(0x1 << 14)
1572 #define RT5640_MB1_OC_STKY_MASK			(0x1 << 11)
1573 #define RT5640_MB1_OC_STKY_SFT			11
1574 #define RT5640_MB1_OC_STKY_DIS			(0x0 << 11)
1575 #define RT5640_MB1_OC_STKY_EN			(0x1 << 11)
1576 #define RT5640_MB2_OC_STKY_MASK			(0x1 << 10)
1577 #define RT5640_MB2_OC_STKY_SFT			10
1578 #define RT5640_MB2_OC_STKY_DIS			(0x0 << 10)
1579 #define RT5640_MB2_OC_STKY_EN			(0x1 << 10)
1580 #define RT5640_MB1_OC_P_MASK			(0x1 << 7)
1581 #define RT5640_MB1_OC_P_SFT			7
1582 #define RT5640_MB1_OC_P_NOR			(0x0 << 7)
1583 #define RT5640_MB1_OC_P_INV			(0x1 << 7)
1584 #define RT5640_MB2_OC_P_MASK			(0x1 << 6)
1585 #define RT5640_MB2_OC_P_SFT			6
1586 #define RT5640_MB2_OC_P_NOR			(0x0 << 6)
1587 #define RT5640_MB2_OC_P_INV			(0x1 << 6)
1588 #define RT5640_MB1_OC_CLR			(0x1 << 3)
1589 #define RT5640_MB1_OC_CLR_SFT			3
1590 #define RT5640_MB2_OC_CLR			(0x1 << 2)
1591 #define RT5640_MB2_OC_CLR_SFT			2
1592 
1593 /* GPIO Control 1 (0xc0) */
1594 #define RT5640_GP1_PIN_MASK			(0x1 << 15)
1595 #define RT5640_GP1_PIN_SFT			15
1596 #define RT5640_GP1_PIN_GPIO1			(0x0 << 15)
1597 #define RT5640_GP1_PIN_IRQ			(0x1 << 15)
1598 #define RT5640_GP2_PIN_MASK			(0x1 << 14)
1599 #define RT5640_GP2_PIN_SFT			14
1600 #define RT5640_GP2_PIN_GPIO2			(0x0 << 14)
1601 #define RT5640_GP2_PIN_DMIC1_SCL		(0x1 << 14)
1602 #define RT5640_GP3_PIN_MASK			(0x3 << 12)
1603 #define RT5640_GP3_PIN_SFT			12
1604 #define RT5640_GP3_PIN_GPIO3			(0x0 << 12)
1605 #define RT5640_GP3_PIN_DMIC1_SDA		(0x1 << 12)
1606 #define RT5640_GP3_PIN_IRQ			(0x2 << 12)
1607 #define RT5640_GP4_PIN_MASK			(0x1 << 11)
1608 #define RT5640_GP4_PIN_SFT			11
1609 #define RT5640_GP4_PIN_GPIO4			(0x0 << 11)
1610 #define RT5640_GP4_PIN_DMIC2_SDA		(0x1 << 11)
1611 #define RT5640_DP_SIG_MASK			(0x1 << 10)
1612 #define RT5640_DP_SIG_SFT			10
1613 #define RT5640_DP_SIG_TEST			(0x0 << 10)
1614 #define RT5640_DP_SIG_AP			(0x1 << 10)
1615 #define RT5640_GPIO_M_MASK			(0x1 << 9)
1616 #define RT5640_GPIO_M_SFT			9
1617 #define RT5640_GPIO_M_FLT			(0x0 << 9)
1618 #define RT5640_GPIO_M_PH			(0x1 << 9)
1619 
1620 /* GPIO Control 3 (0xc2) */
1621 #define RT5640_GP4_PF_MASK			(0x1 << 11)
1622 #define RT5640_GP4_PF_SFT			11
1623 #define RT5640_GP4_PF_IN			(0x0 << 11)
1624 #define RT5640_GP4_PF_OUT			(0x1 << 11)
1625 #define RT5640_GP4_OUT_MASK			(0x1 << 10)
1626 #define RT5640_GP4_OUT_SFT			10
1627 #define RT5640_GP4_OUT_LO			(0x0 << 10)
1628 #define RT5640_GP4_OUT_HI			(0x1 << 10)
1629 #define RT5640_GP4_P_MASK			(0x1 << 9)
1630 #define RT5640_GP4_P_SFT			9
1631 #define RT5640_GP4_P_NOR			(0x0 << 9)
1632 #define RT5640_GP4_P_INV			(0x1 << 9)
1633 #define RT5640_GP3_PF_MASK			(0x1 << 8)
1634 #define RT5640_GP3_PF_SFT			8
1635 #define RT5640_GP3_PF_IN			(0x0 << 8)
1636 #define RT5640_GP3_PF_OUT			(0x1 << 8)
1637 #define RT5640_GP3_OUT_MASK			(0x1 << 7)
1638 #define RT5640_GP3_OUT_SFT			7
1639 #define RT5640_GP3_OUT_LO			(0x0 << 7)
1640 #define RT5640_GP3_OUT_HI			(0x1 << 7)
1641 #define RT5640_GP3_P_MASK			(0x1 << 6)
1642 #define RT5640_GP3_P_SFT			6
1643 #define RT5640_GP3_P_NOR			(0x0 << 6)
1644 #define RT5640_GP3_P_INV			(0x1 << 6)
1645 #define RT5640_GP2_PF_MASK			(0x1 << 5)
1646 #define RT5640_GP2_PF_SFT			5
1647 #define RT5640_GP2_PF_IN			(0x0 << 5)
1648 #define RT5640_GP2_PF_OUT			(0x1 << 5)
1649 #define RT5640_GP2_OUT_MASK			(0x1 << 4)
1650 #define RT5640_GP2_OUT_SFT			4
1651 #define RT5640_GP2_OUT_LO			(0x0 << 4)
1652 #define RT5640_GP2_OUT_HI			(0x1 << 4)
1653 #define RT5640_GP2_P_MASK			(0x1 << 3)
1654 #define RT5640_GP2_P_SFT			3
1655 #define RT5640_GP2_P_NOR			(0x0 << 3)
1656 #define RT5640_GP2_P_INV			(0x1 << 3)
1657 #define RT5640_GP1_PF_MASK			(0x1 << 2)
1658 #define RT5640_GP1_PF_SFT			2
1659 #define RT5640_GP1_PF_IN			(0x0 << 2)
1660 #define RT5640_GP1_PF_OUT			(0x1 << 2)
1661 #define RT5640_GP1_OUT_MASK			(0x1 << 1)
1662 #define RT5640_GP1_OUT_SFT			1
1663 #define RT5640_GP1_OUT_LO			(0x0 << 1)
1664 #define RT5640_GP1_OUT_HI			(0x1 << 1)
1665 #define RT5640_GP1_P_MASK			(0x1)
1666 #define RT5640_GP1_P_SFT			0
1667 #define RT5640_GP1_P_NOR			(0x0)
1668 #define RT5640_GP1_P_INV			(0x1)
1669 
1670 /* FM34-500 Register Control 1 (0xc4) */
1671 #define RT5640_DSP_ADD_SFT			0
1672 
1673 /* FM34-500 Register Control 2 (0xc5) */
1674 #define RT5640_DSP_DAT_SFT			0
1675 
1676 /* FM34-500 Register Control 3 (0xc6) */
1677 #define RT5640_DSP_BUSY_MASK			(0x1 << 15)
1678 #define RT5640_DSP_BUSY_BIT			15
1679 #define RT5640_DSP_DS_MASK			(0x1 << 14)
1680 #define RT5640_DSP_DS_SFT			14
1681 #define RT5640_DSP_DS_FM3010			(0x1 << 14)
1682 #define RT5640_DSP_DS_TEMP			(0x1 << 14)
1683 #define RT5640_DSP_CLK_MASK			(0x3 << 12)
1684 #define RT5640_DSP_CLK_SFT			12
1685 #define RT5640_DSP_CLK_384K			(0x0 << 12)
1686 #define RT5640_DSP_CLK_192K			(0x1 << 12)
1687 #define RT5640_DSP_CLK_96K			(0x2 << 12)
1688 #define RT5640_DSP_CLK_64K			(0x3 << 12)
1689 #define RT5640_DSP_PD_PIN_MASK			(0x1 << 11)
1690 #define RT5640_DSP_PD_PIN_SFT			11
1691 #define RT5640_DSP_PD_PIN_LO			(0x0 << 11)
1692 #define RT5640_DSP_PD_PIN_HI			(0x1 << 11)
1693 #define RT5640_DSP_RST_PIN_MASK			(0x1 << 10)
1694 #define RT5640_DSP_RST_PIN_SFT			10
1695 #define RT5640_DSP_RST_PIN_LO			(0x0 << 10)
1696 #define RT5640_DSP_RST_PIN_HI			(0x1 << 10)
1697 #define RT5640_DSP_R_EN				(0x1 << 9)
1698 #define RT5640_DSP_R_EN_BIT			9
1699 #define RT5640_DSP_W_EN				(0x1 << 8)
1700 #define RT5640_DSP_W_EN_BIT			8
1701 #define RT5640_DSP_CMD_MASK			(0xff)
1702 #define RT5640_DSP_CMD_SFT			0
1703 #define RT5640_DSP_CMD_MW			(0x3B)	/* Memory Write */
1704 #define RT5640_DSP_CMD_MR			(0x37)	/* Memory Read */
1705 #define RT5640_DSP_CMD_RR			(0x60)	/* Register Read */
1706 #define RT5640_DSP_CMD_RW			(0x68)	/* Register Write */
1707 
1708 /* Programmable Register Array Control 1 (0xc8) */
1709 #define RT5640_REG_SEQ_MASK			(0xf << 12)
1710 #define RT5640_REG_SEQ_SFT			12
1711 #define RT5640_SEQ1_ST_MASK			(0x1 << 11) /*RO*/
1712 #define RT5640_SEQ1_ST_SFT			11
1713 #define RT5640_SEQ1_ST_RUN			(0x0 << 11)
1714 #define RT5640_SEQ1_ST_FIN			(0x1 << 11)
1715 #define RT5640_SEQ2_ST_MASK			(0x1 << 10) /*RO*/
1716 #define RT5640_SEQ2_ST_SFT			10
1717 #define RT5640_SEQ2_ST_RUN			(0x0 << 10)
1718 #define RT5640_SEQ2_ST_FIN			(0x1 << 10)
1719 #define RT5640_REG_LV_MASK			(0x1 << 9)
1720 #define RT5640_REG_LV_SFT			9
1721 #define RT5640_REG_LV_MX			(0x0 << 9)
1722 #define RT5640_REG_LV_PR			(0x1 << 9)
1723 #define RT5640_SEQ_2_PT_MASK			(0x1 << 8)
1724 #define RT5640_SEQ_2_PT_BIT			8
1725 #define RT5640_REG_IDX_MASK			(0xff)
1726 #define RT5640_REG_IDX_SFT			0
1727 
1728 /* Programmable Register Array Control 2 (0xc9) */
1729 #define RT5640_REG_DAT_MASK			(0xffff)
1730 #define RT5640_REG_DAT_SFT			0
1731 
1732 /* Programmable Register Array Control 3 (0xca) */
1733 #define RT5640_SEQ_DLY_MASK			(0xff << 8)
1734 #define RT5640_SEQ_DLY_SFT			8
1735 #define RT5640_PROG_MASK			(0x1 << 7)
1736 #define RT5640_PROG_SFT				7
1737 #define RT5640_PROG_DIS				(0x0 << 7)
1738 #define RT5640_PROG_EN				(0x1 << 7)
1739 #define RT5640_SEQ1_PT_RUN			(0x1 << 6)
1740 #define RT5640_SEQ1_PT_RUN_BIT			6
1741 #define RT5640_SEQ2_PT_RUN			(0x1 << 5)
1742 #define RT5640_SEQ2_PT_RUN_BIT			5
1743 
1744 /* Programmable Register Array Control 4 (0xcb) */
1745 #define RT5640_SEQ1_START_MASK			(0xf << 8)
1746 #define RT5640_SEQ1_START_SFT			8
1747 #define RT5640_SEQ1_END_MASK			(0xf)
1748 #define RT5640_SEQ1_END_SFT			0
1749 
1750 /* Programmable Register Array Control 5 (0xcc) */
1751 #define RT5640_SEQ2_START_MASK			(0xf << 8)
1752 #define RT5640_SEQ2_START_SFT			8
1753 #define RT5640_SEQ2_END_MASK			(0xf)
1754 #define RT5640_SEQ2_END_SFT			0
1755 
1756 /* Scramble Function (0xcd) */
1757 #define RT5640_SCB_KEY_MASK			(0xff)
1758 #define RT5640_SCB_KEY_SFT			0
1759 
1760 /* Scramble Control (0xce) */
1761 #define RT5640_SCB_SWAP_MASK			(0x1 << 15)
1762 #define RT5640_SCB_SWAP_SFT			15
1763 #define RT5640_SCB_SWAP_DIS			(0x0 << 15)
1764 #define RT5640_SCB_SWAP_EN			(0x1 << 15)
1765 #define RT5640_SCB_MASK				(0x1 << 14)
1766 #define RT5640_SCB_SFT				14
1767 #define RT5640_SCB_DIS				(0x0 << 14)
1768 #define RT5640_SCB_EN				(0x1 << 14)
1769 
1770 /* Baseback Control (0xcf) */
1771 #define RT5640_BB_MASK				(0x1 << 15)
1772 #define RT5640_BB_SFT				15
1773 #define RT5640_BB_DIS				(0x0 << 15)
1774 #define RT5640_BB_EN				(0x1 << 15)
1775 #define RT5640_BB_CT_MASK			(0x7 << 12)
1776 #define RT5640_BB_CT_SFT			12
1777 #define RT5640_BB_CT_A				(0x0 << 12)
1778 #define RT5640_BB_CT_B				(0x1 << 12)
1779 #define RT5640_BB_CT_C				(0x2 << 12)
1780 #define RT5640_BB_CT_D				(0x3 << 12)
1781 #define RT5640_M_BB_L_MASK			(0x1 << 9)
1782 #define RT5640_M_BB_L_SFT			9
1783 #define RT5640_M_BB_R_MASK			(0x1 << 8)
1784 #define RT5640_M_BB_R_SFT			8
1785 #define RT5640_M_BB_HPF_L_MASK			(0x1 << 7)
1786 #define RT5640_M_BB_HPF_L_SFT			7
1787 #define RT5640_M_BB_HPF_R_MASK			(0x1 << 6)
1788 #define RT5640_M_BB_HPF_R_SFT			6
1789 #define RT5640_G_BB_BST_MASK			(0x3f)
1790 #define RT5640_G_BB_BST_SFT			0
1791 
1792 /* MP3 Plus Control 1 (0xd0) */
1793 #define RT5640_M_MP3_L_MASK			(0x1 << 15)
1794 #define RT5640_M_MP3_L_SFT			15
1795 #define RT5640_M_MP3_R_MASK			(0x1 << 14)
1796 #define RT5640_M_MP3_R_SFT			14
1797 #define RT5640_M_MP3_MASK			(0x1 << 13)
1798 #define RT5640_M_MP3_SFT			13
1799 #define RT5640_M_MP3_DIS			(0x0 << 13)
1800 #define RT5640_M_MP3_EN				(0x1 << 13)
1801 #define RT5640_EG_MP3_MASK			(0x1f << 8)
1802 #define RT5640_EG_MP3_SFT			8
1803 #define RT5640_MP3_HLP_MASK			(0x1 << 7)
1804 #define RT5640_MP3_HLP_SFT			7
1805 #define RT5640_MP3_HLP_DIS			(0x0 << 7)
1806 #define RT5640_MP3_HLP_EN			(0x1 << 7)
1807 #define RT5640_M_MP3_ORG_L_MASK			(0x1 << 6)
1808 #define RT5640_M_MP3_ORG_L_SFT			6
1809 #define RT5640_M_MP3_ORG_R_MASK			(0x1 << 5)
1810 #define RT5640_M_MP3_ORG_R_SFT			5
1811 
1812 /* MP3 Plus Control 2 (0xd1) */
1813 #define RT5640_MP3_WT_MASK			(0x1 << 13)
1814 #define RT5640_MP3_WT_SFT			13
1815 #define RT5640_MP3_WT_1_4			(0x0 << 13)
1816 #define RT5640_MP3_WT_1_2			(0x1 << 13)
1817 #define RT5640_OG_MP3_MASK			(0x1f << 8)
1818 #define RT5640_OG_MP3_SFT			8
1819 #define RT5640_HG_MP3_MASK			(0x3f)
1820 #define RT5640_HG_MP3_SFT			0
1821 
1822 /* 3D HP Control 1 (0xd2) */
1823 #define RT5640_3D_CF_MASK			(0x1 << 15)
1824 #define RT5640_3D_CF_SFT			15
1825 #define RT5640_3D_CF_DIS			(0x0 << 15)
1826 #define RT5640_3D_CF_EN				(0x1 << 15)
1827 #define RT5640_3D_HP_MASK			(0x1 << 14)
1828 #define RT5640_3D_HP_SFT			14
1829 #define RT5640_3D_HP_DIS			(0x0 << 14)
1830 #define RT5640_3D_HP_EN				(0x1 << 14)
1831 #define RT5640_3D_BT_MASK			(0x1 << 13)
1832 #define RT5640_3D_BT_SFT			13
1833 #define RT5640_3D_BT_DIS			(0x0 << 13)
1834 #define RT5640_3D_BT_EN				(0x1 << 13)
1835 #define RT5640_3D_1F_MIX_MASK			(0x3 << 11)
1836 #define RT5640_3D_1F_MIX_SFT			11
1837 #define RT5640_3D_HP_M_MASK			(0x1 << 10)
1838 #define RT5640_3D_HP_M_SFT			10
1839 #define RT5640_3D_HP_M_SUR			(0x0 << 10)
1840 #define RT5640_3D_HP_M_FRO			(0x1 << 10)
1841 #define RT5640_M_3D_HRTF_MASK			(0x1 << 9)
1842 #define RT5640_M_3D_HRTF_SFT			9
1843 #define RT5640_M_3D_D2H_MASK			(0x1 << 8)
1844 #define RT5640_M_3D_D2H_SFT			8
1845 #define RT5640_M_3D_D2R_MASK			(0x1 << 7)
1846 #define RT5640_M_3D_D2R_SFT			7
1847 #define RT5640_M_3D_REVB_MASK			(0x1 << 6)
1848 #define RT5640_M_3D_REVB_SFT			6
1849 
1850 /* Adjustable high pass filter control 1 (0xd3) */
1851 #define RT5640_2ND_HPF_MASK			(0x1 << 15)
1852 #define RT5640_2ND_HPF_SFT			15
1853 #define RT5640_2ND_HPF_DIS			(0x0 << 15)
1854 #define RT5640_2ND_HPF_EN			(0x1 << 15)
1855 #define RT5640_HPF_CF_L_MASK			(0x7 << 12)
1856 #define RT5640_HPF_CF_L_SFT			12
1857 #define RT5640_1ST_HPF_MASK			(0x1 << 11)
1858 #define RT5640_1ST_HPF_SFT			11
1859 #define RT5640_1ST_HPF_DIS			(0x0 << 11)
1860 #define RT5640_1ST_HPF_EN			(0x1 << 11)
1861 #define RT5640_HPF_CF_R_MASK			(0x7 << 8)
1862 #define RT5640_HPF_CF_R_SFT			8
1863 #define RT5640_ZD_T_MASK			(0x3 << 6)
1864 #define RT5640_ZD_T_SFT				6
1865 #define RT5640_ZD_F_MASK			(0x3 << 4)
1866 #define RT5640_ZD_F_SFT				4
1867 #define RT5640_ZD_F_IM				(0x0 << 4)
1868 #define RT5640_ZD_F_ZC_IM			(0x1 << 4)
1869 #define RT5640_ZD_F_ZC_IOD			(0x2 << 4)
1870 #define RT5640_ZD_F_UN				(0x3 << 4)
1871 
1872 /* HP calibration control and Amp detection (0xd6) */
1873 #define RT5640_SI_DAC_MASK			(0x1 << 11)
1874 #define RT5640_SI_DAC_SFT			11
1875 #define RT5640_SI_DAC_AUTO			(0x0 << 11)
1876 #define RT5640_SI_DAC_TEST			(0x1 << 11)
1877 #define RT5640_DC_CAL_M_MASK			(0x1 << 10)
1878 #define RT5640_DC_CAL_M_SFT			10
1879 #define RT5640_DC_CAL_M_CAL			(0x0 << 10)
1880 #define RT5640_DC_CAL_M_NOR			(0x1 << 10)
1881 #define RT5640_DC_CAL_MASK			(0x1 << 9)
1882 #define RT5640_DC_CAL_SFT			9
1883 #define RT5640_DC_CAL_DIS			(0x0 << 9)
1884 #define RT5640_DC_CAL_EN			(0x1 << 9)
1885 #define RT5640_HPD_RCV_MASK			(0x7 << 6)
1886 #define RT5640_HPD_RCV_SFT			6
1887 #define RT5640_HPD_PS_MASK			(0x1 << 5)
1888 #define RT5640_HPD_PS_SFT			5
1889 #define RT5640_HPD_PS_DIS			(0x0 << 5)
1890 #define RT5640_HPD_PS_EN			(0x1 << 5)
1891 #define RT5640_CAL_M_MASK			(0x1 << 4)
1892 #define RT5640_CAL_M_SFT			4
1893 #define RT5640_CAL_M_DEP			(0x0 << 4)
1894 #define RT5640_CAL_M_CAL			(0x1 << 4)
1895 #define RT5640_CAL_MASK				(0x1 << 3)
1896 #define RT5640_CAL_SFT				3
1897 #define RT5640_CAL_DIS				(0x0 << 3)
1898 #define RT5640_CAL_EN				(0x1 << 3)
1899 #define RT5640_CAL_TEST_MASK			(0x1 << 2)
1900 #define RT5640_CAL_TEST_SFT			2
1901 #define RT5640_CAL_TEST_DIS			(0x0 << 2)
1902 #define RT5640_CAL_TEST_EN			(0x1 << 2)
1903 #define RT5640_CAL_P_MASK			(0x3)
1904 #define RT5640_CAL_P_SFT			0
1905 #define RT5640_CAL_P_NONE			(0x0)
1906 #define RT5640_CAL_P_CAL			(0x1)
1907 #define RT5640_CAL_P_DAC_CAL			(0x2)
1908 
1909 /* Soft volume and zero cross control 1 (0xd9) */
1910 #define RT5640_SV_MASK				(0x1 << 15)
1911 #define RT5640_SV_SFT				15
1912 #define RT5640_SV_DIS				(0x0 << 15)
1913 #define RT5640_SV_EN				(0x1 << 15)
1914 #define RT5640_SPO_SV_MASK			(0x1 << 14)
1915 #define RT5640_SPO_SV_SFT			14
1916 #define RT5640_SPO_SV_DIS			(0x0 << 14)
1917 #define RT5640_SPO_SV_EN			(0x1 << 14)
1918 #define RT5640_OUT_SV_MASK			(0x1 << 13)
1919 #define RT5640_OUT_SV_SFT			13
1920 #define RT5640_OUT_SV_DIS			(0x0 << 13)
1921 #define RT5640_OUT_SV_EN			(0x1 << 13)
1922 #define RT5640_HP_SV_MASK			(0x1 << 12)
1923 #define RT5640_HP_SV_SFT			12
1924 #define RT5640_HP_SV_DIS			(0x0 << 12)
1925 #define RT5640_HP_SV_EN				(0x1 << 12)
1926 #define RT5640_ZCD_DIG_MASK			(0x1 << 11)
1927 #define RT5640_ZCD_DIG_SFT			11
1928 #define RT5640_ZCD_DIG_DIS			(0x0 << 11)
1929 #define RT5640_ZCD_DIG_EN			(0x1 << 11)
1930 #define RT5640_ZCD_MASK				(0x1 << 10)
1931 #define RT5640_ZCD_SFT				10
1932 #define RT5640_ZCD_PD				(0x0 << 10)
1933 #define RT5640_ZCD_PU				(0x1 << 10)
1934 #define RT5640_M_ZCD_MASK			(0x3f << 4)
1935 #define RT5640_M_ZCD_SFT			4
1936 #define RT5640_M_ZCD_RM_L			(0x1 << 9)
1937 #define RT5640_M_ZCD_RM_R			(0x1 << 8)
1938 #define RT5640_M_ZCD_SM_L			(0x1 << 7)
1939 #define RT5640_M_ZCD_SM_R			(0x1 << 6)
1940 #define RT5640_M_ZCD_OM_L			(0x1 << 5)
1941 #define RT5640_M_ZCD_OM_R			(0x1 << 4)
1942 #define RT5640_SV_DLY_MASK			(0xf)
1943 #define RT5640_SV_DLY_SFT			0
1944 
1945 /* Soft volume and zero cross control 2 (0xda) */
1946 #define RT5640_ZCD_HP_MASK			(0x1 << 15)
1947 #define RT5640_ZCD_HP_SFT			15
1948 #define RT5640_ZCD_HP_DIS			(0x0 << 15)
1949 #define RT5640_ZCD_HP_EN			(0x1 << 15)
1950 
1951 
1952 /* Codec Private Register definition */
1953 /* 3D Speaker Control (0x63) */
1954 #define RT5640_3D_SPK_MASK			(0x1 << 15)
1955 #define RT5640_3D_SPK_SFT			15
1956 #define RT5640_3D_SPK_DIS			(0x0 << 15)
1957 #define RT5640_3D_SPK_EN			(0x1 << 15)
1958 #define RT5640_3D_SPK_M_MASK			(0x3 << 13)
1959 #define RT5640_3D_SPK_M_SFT			13
1960 #define RT5640_3D_SPK_CG_MASK			(0x1f << 8)
1961 #define RT5640_3D_SPK_CG_SFT			8
1962 #define RT5640_3D_SPK_SG_MASK			(0x1f)
1963 #define RT5640_3D_SPK_SG_SFT			0
1964 
1965 /* Wind Noise Detection Control 1 (0x6c) */
1966 #define RT5640_WND_MASK				(0x1 << 15)
1967 #define RT5640_WND_SFT				15
1968 #define RT5640_WND_DIS				(0x0 << 15)
1969 #define RT5640_WND_EN				(0x1 << 15)
1970 
1971 /* Wind Noise Detection Control 2 (0x6d) */
1972 #define RT5640_WND_FC_NW_MASK			(0x3f << 10)
1973 #define RT5640_WND_FC_NW_SFT			10
1974 #define RT5640_WND_FC_WK_MASK			(0x3f << 4)
1975 #define RT5640_WND_FC_WK_SFT			4
1976 
1977 /* Wind Noise Detection Control 3 (0x6e) */
1978 #define RT5640_HPF_FC_MASK			(0x3f << 6)
1979 #define RT5640_HPF_FC_SFT			6
1980 #define RT5640_WND_FC_ST_MASK			(0x3f)
1981 #define RT5640_WND_FC_ST_SFT			0
1982 
1983 /* Wind Noise Detection Control 4 (0x6f) */
1984 #define RT5640_WND_TH_LO_MASK			(0x3ff)
1985 #define RT5640_WND_TH_LO_SFT			0
1986 
1987 /* Wind Noise Detection Control 5 (0x70) */
1988 #define RT5640_WND_TH_HI_MASK			(0x3ff)
1989 #define RT5640_WND_TH_HI_SFT			0
1990 
1991 /* Wind Noise Detection Control 8 (0x73) */
1992 #define RT5640_WND_WIND_MASK			(0x1 << 13) /* Read-Only */
1993 #define RT5640_WND_WIND_SFT			13
1994 #define RT5640_WND_STRONG_MASK			(0x1 << 12) /* Read-Only */
1995 #define RT5640_WND_STRONG_SFT			12
1996 enum {
1997 	RT5640_NO_WIND,
1998 	RT5640_BREEZE,
1999 	RT5640_STORM,
2000 };
2001 
2002 /* Dipole Speaker Interface (0x75) */
2003 #define RT5640_DP_ATT_MASK			(0x3 << 14)
2004 #define RT5640_DP_ATT_SFT			14
2005 #define RT5640_DP_SPK_MASK			(0x1 << 10)
2006 #define RT5640_DP_SPK_SFT			10
2007 #define RT5640_DP_SPK_DIS			(0x0 << 10)
2008 #define RT5640_DP_SPK_EN			(0x1 << 10)
2009 
2010 /* EQ Pre Volume Control (0xb3) */
2011 #define RT5640_EQ_PRE_VOL_MASK			(0xffff)
2012 #define RT5640_EQ_PRE_VOL_SFT			0
2013 
2014 /* EQ Post Volume Control (0xb4) */
2015 #define RT5640_EQ_PST_VOL_MASK			(0xffff)
2016 #define RT5640_EQ_PST_VOL_SFT			0
2017 
2018 #define RT5640_NO_JACK		BIT(0)
2019 #define RT5640_HEADSET_DET	BIT(1)
2020 #define RT5640_HEADPHO_DET	BIT(2)
2021 
2022 /* System Clock Source */
2023 #define RT5640_SCLK_S_MCLK	0
2024 #define RT5640_SCLK_S_PLL1	1
2025 #define RT5640_SCLK_S_PLL1_TK	2
2026 #define RT5640_SCLK_S_RCCLK	3
2027 
2028 /* PLL1 Source */
2029 #define RT5640_PLL1_S_MCLK	0
2030 #define RT5640_PLL1_S_BCLK1	1
2031 #define RT5640_PLL1_S_BCLK2	2
2032 #define RT5640_PLL1_S_BCLK3	3
2033 
2034 
2035 enum {
2036 	RT5640_AIF1,
2037 	RT5640_AIF2,
2038 	RT5640_AIF3,
2039 	RT5640_AIFS,
2040 };
2041 
2042 enum {
2043 	RT5640_U_IF1 = 0x1,
2044 	RT5640_U_IF2 = 0x2,
2045 	RT5640_U_IF3 = 0x4,
2046 };
2047 
2048 enum {
2049 	RT5640_IF_123,
2050 	RT5640_IF_132,
2051 	RT5640_IF_312,
2052 	RT5640_IF_321,
2053 	RT5640_IF_231,
2054 	RT5640_IF_213,
2055 	RT5640_IF_113,
2056 	RT5640_IF_223,
2057 	RT5640_IF_ALL,
2058 };
2059 
2060 enum {
2061 	RT5640_DMIC_DIS,
2062 	RT5640_DMIC1,
2063 	RT5640_DMIC2,
2064 };
2065 
2066 struct rt5640_pll_code {
2067 	bool m_bp; /* Indicates bypass m code or not. */
2068 	int m_code;
2069 	int n_code;
2070 	int k_code;
2071 };
2072 
2073 struct rt5640_priv {
2074 	struct snd_soc_codec *codec;
2075 	struct rt5640_platform_data pdata;
2076 	struct regmap *regmap;
2077 
2078 	int sysclk;
2079 	int sysclk_src;
2080 	int lrck[RT5640_AIFS];
2081 	int bclk[RT5640_AIFS];
2082 	int master[RT5640_AIFS];
2083 
2084 	struct rt5640_pll_code pll_code;
2085 	int pll_src;
2086 	int pll_in;
2087 	int pll_out;
2088 
2089 	int dmic_en;
2090 };
2091 
2092 #endif
2093